# 1. Description

## 1.1. Project

| Project Name    | ETH                |
|-----------------|--------------------|
| Board Name      | ETH                |
| Generated with: | STM32CubeMX 4.19.0 |
| Date            | 03/17/2017         |

## 1.2. MCU

| MCU Series     | STM32F4       |
|----------------|---------------|
| MCU Line       | STM32F407/417 |
| MCU name       | STM32F407IGTx |
| MCU Package    | LQFP176       |
| MCU Pin number | 176           |

# 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number<br>LQFP176 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label |
|-----------------------|---------------------------------------|----------|--------------------------|-------|
| 6                     | VBAT                                  | Power    |                          |       |
| 7                     | PI8- ANTI TAMP2 *                     | I/O      | GPIO_Output              | LED3  |
| 12                    | PI10 *                                | I/O      | GPIO_Output              | LED4  |
| 14                    | VSS                                   | Power    |                          |       |
| 15                    | VDD                                   | Power    |                          |       |
| 22                    | VSS                                   | Power    |                          |       |
| 23                    | VDD                                   | Power    |                          |       |
| 29                    | PH0-OSC_IN                            | I/O      | RCC_OSC_IN               |       |
| 30                    | PH1-OSC_OUT                           | I/O      | RCC_OSC_OUT              |       |
| 31                    | NRST                                  | Reset    |                          |       |
| 33                    | PC1                                   | I/O      | ETH_MDC                  |       |
| 36                    | VDD                                   | Power    |                          |       |
| 37                    | VSSA                                  | Power    |                          |       |
| 38                    | VREF+                                 | Power    |                          |       |
| 39                    | VDDA                                  | Power    |                          |       |
| 41                    | PA1                                   | I/O      | ETH_REF_CLK              |       |
| 42                    | PA2                                   | I/O      | ETH_MDIO                 |       |
| 43                    | PH2 *                                 | I/O      | GPIO_Output              | LED1  |
| 44                    | PH3 *                                 | I/O      | GPIO_Output              | LED2  |
| 48                    | VSS                                   | Power    |                          |       |
| 49                    | VDD                                   | Power    |                          |       |
| 53                    | PA7                                   | I/O      | ETH_CRS_DV               |       |
| 54                    | PC4                                   | I/O      | ETH_RXD0                 |       |
| 55                    | PC5                                   | I/O      | ETH_RXD1                 |       |
| 61                    | VSS                                   | Power    |                          |       |
| 62                    | VDD                                   | Power    |                          |       |
| 71                    | VSS                                   | Power    |                          |       |
| 72                    | VDD                                   | Power    |                          |       |
| 81                    | VCAP_1                                | Power    |                          |       |
| 82                    | VDD                                   | Power    |                          |       |
| 90                    | VSS                                   | Power    |                          |       |
| 91                    | VDD                                   | Power    |                          |       |
| 102                   | VSS                                   | Power    |                          |       |
| 103                   | VDD                                   | Power    |                          |       |
| 113                   | VSS                                   | Power    |                          |       |
| 114                   | VDD                                   | Power    |                          |       |

| Pin Number<br>LQFP176 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label |
|-----------------------|---------------------------------------|----------|--------------------------|-------|
| 125                   | VCAP_2                                | Power    |                          |       |
| 126                   | VSS                                   | Power    |                          |       |
| 127                   | VDD                                   | Power    |                          |       |
| 135                   | VSS                                   | Power    |                          |       |
| 136                   | VDD                                   | Power    |                          |       |
| 139                   | PC10                                  | I/O      | USART3_TX                |       |
| 140                   | PC11                                  | I/O      | USART3_RX                |       |
| 148                   | VSS                                   | Power    |                          |       |
| 149                   | VDD                                   | Power    |                          |       |
| 154                   | PG11                                  | I/O      | ETH_TX_EN                |       |
| 156                   | PG13                                  | I/O      | ETH_TXD0                 |       |
| 157                   | PG14                                  | I/O      | ETH_TXD1                 |       |
| 158                   | VSS                                   | Power    |                          |       |
| 159                   | VDD                                   | Power    |                          |       |
| 166                   | воото                                 | Boot     |                          |       |
| 171                   | PDR_ON                                | Reset    |                          |       |
| 172                   | VDD                                   | Power    |                          |       |

<sup>\*</sup> The pin is affected with an I/O function

# 4. Clock Tree Configuration



## 5. IPs and Middleware Configuration

### 5.1. ETH

Mode: RMII

### 5.1.1. Parameter Settings:

**Advanced : Ethernet Media Configuration:** 

Auto Negotiation Enabled

**General: Ethernet Configuration:** 

Ethernet MAC Address 00:80:E1:00:00:00

PHY Address 1

**Ethernet Basic Configuration:** 

Rx Mode Polling Mode
TX IP Header Checksum Computation By hardware

#### 5.1.2. Advanced Parameters:

### **External PHY Configuration:**

PHY LAN8742A\_PHY\_ADDRESS

PHY Address Value 1

PHY Reset delay these values are based on a 1 ms

Systick interrupt

0x000000FF \*

PHY Configuration delay

PHY Read TimeOut

Ox0000FFF \*

PHY Write TimeOut

Ox0000FFF \*

### **Common: External PHY Configuration:**

Transceiver Basic Control Register 0x00 \*

Transceiver Basic Status Register 0x01 \*

PHY Reset 0x8000 \*

Select loop-back mode 0x4000 \*

Set the full-duplex mode at 100 Mb/s 0x2100 \*

Set the half-duplex mode at 100 Mb/s 0x2000 \*

Set the full-duplex mode at 10 Mb/s **0x0100** \*

Set the half-duplex mode at 10 Mb/s 0x0000 \*

Enable auto-negotiation function 0x1000 \*

Restart auto-negotiation function

Select the power down mode

Isolate PHY from MII

Auto-Negotiation process completed

Valid link established

Jabber condition detected

0x020 \*

0x0004 \*

#### **Extended: External PHY Configuration:**

PHY special control/status register Offset

Ox10 \*

PHY Speed mask

Ox0002 \*

PHY Duplex mask

Ox0004 \*

PHY Interrupt Source Flag register Offset

Ox000B \*

### 5.2. RCC

## High Speed Clock (HSE): Crystal/Ceramic Resonator

### 5.2.1. Parameter Settings:

#### **System Parameters:**

VDD voltage (V) 3.3
Instruction Cache Enabled
Prefetch Buffer Enabled
Data Cache Enabled

Flash Latency(WS) 5 WS (6 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16
HSE Startup Timout Value (ms) 100
LSE Startup Timout Value (ms) 5000

**Power Parameters:** 

Power Regulator Voltage Scale Power Regulator Voltage Scale 1

### 5.3. SYS

**Timebase Source: SysTick** 

### **5.4. USART3**

**Mode: Asynchronous** 

### 5.4.1. Parameter Settings:

#### **Basic Parameters:**

**Baud Rate** 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

## 5.5. LWIP

mode: Enabled

Advanced parameters are not listed except if modified by user.

### 5.5.1. General Settings:

#### **LwIP Version:**

LwIP Version (Version of LwIP supported by CubeMX \*\* CubeMX specific \*\*) 1.5.0\_RC0\_20160211

**DHCP Option:** 

LWIP\_DHCP (DHCP Module) Enabled

**RTOS Settings:** 

Disabled WITH\_RTOS (Use FREERTOS \*\* CubeMX specific \*\*)

**Protocols Options:** 

LWIP\_ICMP (ICMP Module Activation) Enabled Disabled LWIP\_IGMP (IGMP Module) LWIP\_DNS (DNS Module) Disabled LWIP\_UDP (UDP Module) Enabled MEMP\_NUM\_UDP\_PCB (Number of UDP Connections) LWIP\_TCP (TCP Module) Enabled

MEMP\_NUM\_TCP\_PCB (Number of TCP Connections) 5

### 5.5.2. Key Options:

1

**Platform Specific Locking:** 

SYS\_LIGHTWEIGHT\_PROT (Memory Functions Protection)

Disabled

NO\_SYS (LwIP Facilities)

LwIP Facilities Disabled

NO\_SYS\_NO\_TIMERS (Drop Support For sys\_timeout)

Disabled

**Memory Options:** 

MEM\_SIZE (Heap Memory Size) 1600

**Internal Memory Pool Sizes:** 

MEMP\_NUM\_PBUF (Number of Memory Pool struct Pbufs) 16

MEMP\_NUM\_RAW\_PCB (Number of Raw Protocol Control Blocks) 4

MEMP\_NUM\_TCP\_PCB\_LISTEN (Number of Listening TCP Connections) 8

MEMP\_NUM\_TCP\_SEG (Number of TCP Segments simultaneously queued) 16

**Pbuf Options:** 

PBUF\_POOL\_SIZE (Number of Buffers in the Pbuf Pool)

16
PBUF\_POOL\_BUFSIZE (Size of each pbuf in the pbuf pool)

592

MEMP\_NUM\_LOCALHOSTLIST (Number of Host Entries in the Local Host List)

**ARP Options:** 

LWIP\_ARP (ARP Functionality) Enabled

**TCP Options:** 

TCP\_TTL (Number of Time-To-Live Used by TCP Packets) 255
TCP\_WND (TCP Receive Window Maximum Size) 2144

TCP\_QUEUE\_OOSEQ (Allow Out-Of-Order Incoming Packets)

Disabled \*

TCP\_MSS (Maximum Segment Size) 536

TCP\_SND\_BUF (TCP Sender Buffer Space) 1072

TCP\_SND\_QUEUELEN (Number of Packet Buffers Allowed for TCP Sender) 9

**Network Interfaces Options:** 

LWIP\_NETIF\_STATUS\_CALLBACK (Callback Function on Interface Status Changes)

Disabled

LWIP\_NETIF\_LINK\_CALLBACK (Callback Function on Interface Link Changes)

Enabled \*

LWIP\_NETIF\_LOOPBACK (NETIF Loopback)

Disabled

**Socket Options:** 

LWIP\_SOCKET (Socket API) Disabled

5.5.3. IPv6:

**IPv6 Options:** 

LWIP\_IPV6 (IPv6 Protocol) Disabled

5.5.4. HTTPD:

**HTTPD Options:** 

LWIP\_HTTPD (LwIP HTTPD Support \*\* CubeMX specific \*\*)

Disabled

5.5.5. SNMP:

**SNMP Options:** 

LWIP\_SNMP (LwIP SNMP Agent)

Disabled

5.5.6. SNTP:

**SNTP Options:** 

LWIP\_SNTP (LWIP SNTP Support \*\* CubeMX specific \*\*)

Disabled

5.5.7. Perf/Checks:

**Sanity Checks:** 

LWIP\_DISABLE\_TCP\_SANITY\_CHECKS (TCP Sanity Checks)

LWIP\_DISABLE\_MEMP\_SANITY\_CHECKS (MEMP Sanity Checks)

Disabled Disabled

**Performance Options:** 

LWIP\_PERF (Performace Testing for LwIP)

Disabled

5.5.8. Statistics:

**Statistics Options:** 

LWIP\_STATS (Statictics Collection)

Disabled

5.5.9. Checksum:

**Checksum Options:** 

CHECKSUM\_BY\_HARDWARE (Hardware Checksum \*\* CubeMX specific \*\*) Disabled LWIP\_CHECKSUM\_CTRL\_PER\_NETIF (Generate/Check Checksum per Netif) Disabled Disabled CHECKSUM\_GEN\_IP (Generate Software Checksum for Outgoing IP Packets) CHECKSUM\_GEN\_UDP (Generate Software Checksum for Outgoing UDP Packets) Disabled CHECKSUM\_GEN\_TCP (Generate Software Checksum for Outgoing TCP Packets) Disabled CHECKSUM\_GEN\_ICMP (Generate Software Checksum for Outgoing ICMP Packets) Disabled CHECKSUM\_GEN\_ICMP6 (Generate Software Checksum for Outgoing ICMP6 Packets) Disabled CHECKSUM\_CHECK\_IP (Generate Software Checksum for Incoming IP Packets) Disabled

| CHECKSUM_CHECK_UDP (Generate Software Checksum for Incoming UDP Packets)     | Disabled |
|------------------------------------------------------------------------------|----------|
| CHECKSUM_CHECK_TCP (Generate Software Checksum for Incoming TCP Packets)     | Disabled |
| CHECKSUM_CHECK_ICMP (Generate Software Checksum for Incoming ICMP Packets)   | Disabled |
| CHECKSUM_CHECK_ICMP6 (Generate Software Checksum for Incoming ICMP6 Packets) | Disabled |

## 5.5.10. Debug:

## **Debugging Options:**

LWIP\_DBG\_MIN\_LEVEL (Minimum Level)

ΑII

<sup>\*</sup> User modified value

# 6. System Configuration

## 6.1. GPIO configuration

| IP     | Pin                | Signal      | GPIO mode                    | GPIO pull/up pull<br>down   | Max<br>Speed   | User Label |
|--------|--------------------|-------------|------------------------------|-----------------------------|----------------|------------|
| ETH    | PC1                | ETH_MDC     | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|        | PA1                | ETH_REF_CLK | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|        | PA2                | ETH_MDIO    | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|        | PA7                | ETH_CRS_DV  | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|        | PC4                | ETH_RXD0    | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|        | PC5                | ETH_RXD1    | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|        | PG11               | ETH_TX_EN   | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|        | PG13               | ETH_TXD0    | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|        | PG14               | ETH_TXD1    | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
| RCC    | PH0-<br>OSC_IN     | RCC_OSC_IN  | n/a                          | n/a                         | n/a            |            |
|        | PH1-<br>OSC_OUT    | RCC_OSC_OUT | n/a                          | n/a                         | n/a            |            |
| USART3 | PC10               | USART3_TX   | Alternate Function Push Pull | Pull-up                     | Very High<br>* |            |
|        | PC11               | USART3_RX   | Alternate Function Push Pull | Pull-up                     | Very High<br>* |            |
| GPIO   | PI8- ANTI<br>TAMP2 | GPIO_Output | Output Push Pull             | No pull-up and no pull-down | Low            | LED3       |
|        | PI10               | GPIO_Output | Output Push Pull             | No pull-up and no pull-down | Low            | LED4       |
|        | PH2                | GPIO_Output | Output Push Pull             | No pull-up and no pull-down | Low            | LED1       |
|        | PH3                | GPIO_Output | Output Push Pull             | No pull-up and no pull-down | Low            | LED2       |

## 6.2. DMA configuration

nothing configured in DMA service

## 6.3. NVIC configuration

| Interrupt Table                                 | Enable | Preenmption Priority | SubPriority |
|-------------------------------------------------|--------|----------------------|-------------|
| Non maskable interrupt                          | true   | 0                    | 0           |
| Hard fault interrupt                            | true   | 0                    | 0           |
| Memory management fault                         | true   | 0                    | 0           |
| Pre-fetch fault, memory access fault            | true   | 0                    | 0           |
| Undefined instruction or illegal state          | true   | 0                    | 0           |
| System service call via SWI instruction         | true   | 0                    | 0           |
| Debug monitor                                   | true   | 0                    | 0           |
| Pendable request for system service             | true   | 0                    | 0           |
| System tick timer                               | true   | 0                    | 0           |
| Ethernet global interrupt                       | true 0 |                      | 0           |
| PVD interrupt through EXTI line 16              | unused |                      |             |
| Flash global interrupt                          | unused |                      |             |
| RCC global interrupt                            | unused |                      |             |
| USART3 global interrupt                         | unused |                      |             |
| Ethernet wake-up interrupt through EXTI line 19 | unused |                      |             |
| FPU global interrupt                            | unused |                      |             |

<sup>\*</sup> User modified value

# 7. Power Consumption Calculator report

## 7.1. Microcontroller Selection

| Series    | STM32F4       |
|-----------|---------------|
| Line      | STM32F407/417 |
| MCU       | STM32F407IGTx |
| Datasheet | 022152 Rev7   |

## 7.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.3 |

# 8. Software Project

## 8.1. Project Settings

| Name                              | Value                          |
|-----------------------------------|--------------------------------|
| Project Name                      | ETH                            |
| Project Folder                    | E:\EVK407I-Demo-HAL\11.ETH\ETH |
| Toolchain / IDE                   | MDK-ARM V5                     |
| Firmware Package Name and Version | STM32Cube FW_F4 V1.14.0        |

## 8.2. Code Generation Settings

| Name                                                          | Value                                           |
|---------------------------------------------------------------|-------------------------------------------------|
| STM32Cube Firmware Library Package                            | Copy all used libraries into the project folder |
| Generate peripheral initialization as a pair of '.c/.h' files | Yes                                             |
| Backup previously generated files when re-generating          | No                                              |
| Delete previously generated files when not re-generated       | Yes                                             |
| Set all free pins as analog (to optimize the power            | No                                              |
| consumption)                                                  |                                                 |