# Peter W. Deutsch

Cambridge – Massachusetts

**L** +1 (617) 230 1114 • **□** pwd@mit.edu • **in** pwdeutsch

### **Education**

### Massachusetts Institute of Technology

PhD Student, Electrical Engineering and Computer Science 2022 – Present

Doctoral Supervisor: Prof. Mengjia Yan

### Massachusetts Institute of Technology

Master of Science, Electrical Engineering and Computer Science 2020 – 2022

Thesis: Mitigating Memory Controller Side-Channels

Masters Supervisor: Prof. Mengjia Yan University of British Columbia

Bachelor of Applied Science, Computer Engineering 2014 – 2020

Undergraduate Supervisors: Prof. Mieszko Lis & Prof. Prashant Nair

### **Research Interests**

Processor Reliability: Improving chip design processes in light of emergent failure modes.

**Side-Channel Classification and Defense**: Exploration of side-channel taxonomies, comparison schemes, and concrete leakage evaluations.

Memory Defenses: Making DRAM more resilient to timing side-channels and Rowhammer effects.

### **Publications**

Peter W Deutsch, Weon Taek Na, Thomas Bourgeat, Joel S Emer, and Mengjia Yan. Metior: A comprehensive model to evaluate obfuscating side-channel defense schemes. In *Proceedings of the 50th Annual International Symposium on Computer Architecture*, pages 1–16, 2023.

Peter W Deutsch\*, Yuheng Yang\*, Thomas Bourgeat, Jules Drean, Joel S Emer, and Mengjia Yan. DAGguise: Mitigating memory controller side-channels. In *Proceedings of the 27th ACM International Conference on Architectural Support for Programming Languages and Operating Systems*, pages 329–343, 2022.

Oliver Willers, Christopher Huth, Jorge Guajardo, Helmut Seidel, and Peter Deutsch. On the feasibility of deriving cryptographic keys from mems sensors. *Journal of Cryptographic Engineering*, 10(1):67–83, 2020.

### **Invited Talks**

#### **Modelling Obfuscating Side-Channel Defense Schemes**

Carnegie Mellon University - Special Topics in Hardware Security (17-715)

Sept. 2023

### **Academic Service**

## IEEE Transactions on Computers – Special Issue on Hardware Security

2022

Reviewer

### **Work Experience**

### Research & Academic.....

Cambridge, MA

### Massachusetts Institute of Technology

2022 - 2023

Teaching Assistant/Lab Assignment Developer

- Assisted in the development and testing of lab assignments for MIT's Secure Hardware Design course.
- Developed an assignment which guides students through performing and characterizing Rowhammer attacks on commodity hardware.

### **University of British Columbia**

Vancouver, Canada

Undergraduate Research Student

2019 - 2020

- Investigated methods to detect and mitigate speculative execution attacks which utilize cache and DRAM side-channels (ex. Spectre/Meltdown).
- Replicated attacks, benchmarked prior work, and explored new mitigations using SPEC CPU 2017 and gem5.

### **Bosch Corporate Research**

Stuttgart, Germany

Microsystems Engineering Student

- Researched the use of MEMS gyroscopes as Physical Unclonable Functions (PUFs), facilitating reliable secret key generation in IoT devices.
- Helped to devise and evaluate entropy extraction schemes to generate cryptographically secure keys from highly correlated device features.

### **University of British Columbia**

Vancouver, Canada

Undergraduate Teaching Assistant

2016 - 2020

- Conveyed Verilog-focused digital design content to hundreds of second and third-year undergraduate students.
- Taught CPEN 211 (Introduction to Microcomputers), CPEN 311 (Digital Systems Design), and CPEN 391 (Computer Engineering Design Studio II).

#### Industry.... **Intel Corporation** Vancouver, Canada

Verification Engineer Intern

2018 - 2019

- Verified system controller ASICs for Intel NAND devices using SystemVerilog and the Universal Verification Methodology (UVM).
- Designed end-to-end traffic tests to confirm compliance to internal architecture requirements and flash interface specifications, ensuring that comprehensive code coverage was achieved.

### Microsemi (Microchip)

Vancouver, Canada

Product Design Engineer Intern

- Designed and verified top-level RTL glue logic (SystemVerilog & VHDL) for SAS/SATA RAID controllers.
- Implemented appropriate pipelining and clock-domain-crossing synchronization strategies, ensuring that timing closure and MTBF thresholds were met.

### **Awards**

| Graduate                                                                                                                                       |         |
|------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| Google Research Scholar Grant Topic: Leveraging Accessible Signals for the Efficient Discovery of Corrupt Execution Errors                     | 2023    |
| Advanced Televison and Signal Processing Fellowship  Awarded on the recommendation of the Department Head of EECS                              | 2020    |
| Undergraduate                                                                                                                                  |         |
| Dean's Prize for Academic Excellence in Engineering  Awarded to the head of the graduating undergraduate class in Applied Science              | 2020    |
| ECE Capstone Faculty Award  Presented to the top ECE Capstone (final year) project teams in 2020                                               | 2020    |
| NSERC Undergraduate Student Research Award  Awarded on the recommendation of the Faculty of Applied Science                                    | 2019    |
| Trek Excellence Scholarship for Continuing Students  Awarded to students in the top 5% of their program  2015, 2016, 2017                      | 7, 2019 |
| PMC-Sierra Founders Award in Electrical and Computer Engineering  Awarded on the recommendation of the Department Head of Computer Engineering | 2019    |
| Elizabeth and Leslie Gould Scholarship in Engineering  Awarded on the recommendation of the Faculty of Applied Science                         | 2019    |
| J Fred Muir Memorial Scholarship in Engineering Awarded on the recommendation of the Faculty of Applied Science                                | 2017    |
| J K Zee Memorial Scholarship  Awarded on the recommendation of the Faculty of Applied Science                                                  | 2016    |
| Volunteerism                                                                                                                                   |         |

### MIT Graduate Application Assistance Program

Cambridge, MA

Treasurer/Graduate Student Volunteer

2021 - Present

- Worked with underrepresented MIT PhD applicants, providing advice and detailed feedback on personal and research statements.
- Coordinated finances for the program, raising funds to provide fee waivers for underprivileged applicants.

### BC COVID-19 3D Printing Group (BCC3D)

Vancouver, Canada

Printing / Distribution Volunteer

2020

- Personally manufactured 300+ 3D printed face shield visors and 'ear savers' for use at hospitals and clinics.
- Inspected, sanitized, and packed 10,000+ articles of PPE produced by local volunteers.

### University of British Columbia

Vancouver, Canada

Imagine Day Orientation Leader

2015, 2016, 2019

• Conducted informative tours for first year orientation, helping to build community relationships and increase the comfort level of new students.