# Experiment 9: Design and Implement a Synchronous BCD Counter with J-K flip-flops

Peter Dranishnikov U0000005258 EEL3702C Section 04

Professor: Dr. Balasubramaniyan Chandrasekaran

### Experiment No. 9: Design and Implement a Synchronous BCD Counterwith J-K flip-flops

## Objective:

After successfully completing this experiment, you will able to

- 1. Develop the excitation of of BCD counter
- 2. Design a synchronous BCD counter
- 3. Know how to generate clock signal using clock
- 4. Analyze and verify the correctness of your BCD counter

## **Experimental Equipment:**

- 1. 74LS32 TTL Logic (OR gate)
- 2. 74LS04TTLLogic(NOTgate)
- 3. 74LS08TTLlogic (AND gate)
- 4. 74LS76 J-Kflip-flop
- 5. Clock generator
- 6. Electrical wires
- 7. Breadboard
- 8. Power Supply (+5V)
- 9. Light Emitting Diode(LED)

#### Methods/ Procedures:

- 1. From the specification of the problem, develop the excitation table of BCD counter. Therefore, you need to know the excitation table of J-K flip-flop first.
- 2. Find out the inputs of J-K flip-flop using K-map.
- 3. Design BCD counter using J-K flip-flops
- 4. Implement the BCD counter in breadboard and verify the correctness of your design.





0

2

3

4

5

GND

6



# Results and Discussion:

Initially, the SN74LS76 IC was planned for use. However, supply constraints required use of the SN74LS73 IC as the J-K flip-flop. Additionally, the 555 timer used for the clock signal generator was initially tuned (schematic not shown) to 500 hz. However, it was nearly impossible to determine the correct sequence of the BCD output due to the LED switching quickly from the fast flip-flops and gate logic per clock cycle. Multiplying the capacitance by 10 and increasing the resistance between the discharge and the threshold/trigger pins to  $2 \text{ M}\Omega$ .

## Conclusion:

It is possible to design and construct a sequential circuit representing a finite state machine by determining the excitation table of the flip-flop(s) in use, applying that table to the full transition state table (modeled after a Moore state machine diagram) using previously-learned combinational design methods (K-maps, Boolean simplification) to determine the combinational logic and circuit between the flip-flop's I/O.

## References

Texas Instruments. (1988, March). *SN74LS73*. Retrieved from http://www.ti.com/lit/ds/symlink/sn74ls73a.pdf

Texas Instruments. (2015, January). *LM555*. Retrieved from http://www.ti.com/lit/ds/symlink/lm555.pdf

# EEL3702C Lab Check off Sheet

Please bring a print out of this sheet before demonstrating your working circuit. Attach this check off sheet with the Lab report.

Note: Lab check off sheet should be signed by the Instructor or TA. Lab reports without the check off sheet will not receive credit.

Name: Peter Dranishnikov

Section:

**Experiment:** 

Lab Demonstration Comments:

Signature of Instructor/TA:

Date:

