# **Part 1:**

### **Objectives of the Lab/Program. (1 point)**

The objectives of the first laboratory assignment is to design, implement, test, and simulate a behavioral model for a full adder using a standardized Hardware Description Language.

### **Verilog/VHDL Source Codes (4 points)**

```
--Lab 5:
--Write a VHDL/Verilog program and simulate the following modules:
--a) Full adder (behavioral)
--Due: 7/17 8:00 AM; lab report by 23:59 7/17
--Author: Peter Dranishnikov --Partner: NOT APPLICABLE
--"Veryhighhardwaredl"
library ieee;
use ieee.std logic 1164.all;
entity fulladder is
    port(a, b, cin : in STD LOGIC; s, cout : out STD LOGIC);
end entity fulladder;
architecture behavioral of fulladder is
    s <= a xor b xor cin;</pre>
    cout <= (a and b) or (a and cin) or (b and cin);</pre>
end architecture behavioral;
--TESTBENCH--TESTBENCH--TESTBENCH--TESTBENCH--TESTBENCH--
library ieee:
use ieee.std logic 1164.all;
entity t fulladder is
end entity t fulladder:
architecture behavioral of t fulladder is
    signal t a : std logic := '0';
    signal t_b : std_logic := '0';
    signal t cin : std logic := '0';
    signal t_s : std_logic;
    signal t cout : std logic;
    component fulladder is
        port(a, b, cin : in STD_LOGIC; s, cout : out STD_LOGIC);
    end component fulladder;
begin
    UUT : fulladder port map
```

```
(
    a => t_a,
    b => t_b,
    cin => t_cin,
    s => t_s,
    cout => t_cout
);
process begin
```

wait for 1 sec; t\_a <= '0'; t\_b <= '1'; t\_cin <= '1';</pre>

end architecture behavioral;

wait;
end process;



Note: Image is cropped to fit page.

#### **Conclusion and References. (1 point)**

The example applied for testing is setting the "b" and "cin" inputs for the full adder to std\_logic '1', and the rest of the inputs to '0', respectively. The simulation works as expected: the sum is '0' and the carryout is '1'. Therefore, it is possible to model combinational digital logic using a standardized HDL.

Dranishnikov, Peter A. "Experiment 5: Design and Implementation of Half Adder and Full Adder Circuit(s)"

Mano, M. Morris. & Ciletti, Michael D. *Digital Design* 6<sup>th</sup> edition Harris, David Money & Harris, Sarah L. *Digital Design and Computer Architecture* 2<sup>nd</sup> edition

## **Part 2:**

### **Objective of the Lab/Program. (1 point)**

The objectives of the second part of the first laboratory assignment is the structural definition and implementation of a 4-bit PIPO register with an enable line in a standardized Hardware Description Language.

## **Verilog/VHDL Source Codes (4 points)**

```
--Lab 5:
--Write a VHDL/Verilog program and simulate the following modules:
--b) 4 bit register with enable (structural)
--Due: 7/17 08:00; lab report by 23:59 7/17
--Author: Peter Dranishnikov --Partner: NOT APPLICABLE
--"Veryhighhardwaredl"
library ieee:
use ieee.std logic 1164.all;
entity d ff is
    port(d, clk : in std_logic; q : out std_logic);
end entity d ff;
architecture behavioral of d ff is
begin
    d flip flop: process(clk) begin
        if(rising edge(clk)) then
            q <= d;
        end if:
    end process;
end architecture behavioral;
library ieee;
use ieee.std logic 1164.all;
entity and gate is
```

```
port(a, b : in std logic; c : out std logic);
end entity and gate;
architecture behavioral of and gate is
begin
    enable line: c <= a and b;
end architecture behavioral;
library ieee;
use ieee.std logic 1164.all;
entity enableable 4bit register is
    port(clk, enable, d0, d1, d2, d3 : in std logic; q0, q1, q2, q3 :
out std logic):
end entity enableable 4bit register;
architecture structural of enableable 4bit register is
    component d_ff is
        port(d, clk : in std logic; q : out std logic);
    end component d ff;
    component and gate is
        port(a, b : in std logic; c : out std logic);
    end component and gate;
    signal m clk : std logic;
begin
    clk enable: and gate port map
            a => clk,
            b => enable.
            c => m clk
        );
    DR0: d ff port map
            d \Rightarrow d0.
            clk => m_clk,
            q => q0
        );
    DR1: d ff port map
            d \Rightarrow d1
            clk => m clk,
            q \Rightarrow q1
        );
    DR2: d ff port map
        (
            d \Rightarrow d2
            clk => m clk,
            q \Rightarrow q2
        );
```

```
DR3: d ff port map
            d => d3,
            clk => m_clk,
            q \Rightarrow q3
end architecture structural;
--TESTBENCH--TESTBENCH--TESTBENCH--TESTBENCH--TESTBENCH--
library ieee;
use ieee.std logic 1164.all;
entity t enableable 4bit register is
end entity t enableable 4bit register;
architecture behavioral of t enableable 4bit register is
    constant CLKCYCLE : time := 1 sec;
    signal t clk : std logic := '1';
    signal t_enable : std_logic := '0';
    signal t_d0, t_d1, t_d2, t_d3 : std_logic;
    signal t q0, t q1, t q2, t q3 : std logic;
    component enableable 4bit register is
        port(clk, enable, d0, d1, d2, d3 : in std logic; q0, q1, q2,
q3 : out std logic);
    end component enableable 4bit register;
begin
    UUT : enableable 4bit register port map
        clk => t_clk,
        enable => t enable,
        d0 \Rightarrow t d0,
        d1 => t d1,
        d2 \Rightarrow t d2,
        d3 \Rightarrow t_d3
        q0 \Rightarrow t q0,
        q1 => t_q1,
        q2 \Rightarrow t q2,
        q3 => t q3
    );
    CLK GEN: process is
    begin
        wait for CLKCYCLE / 2;
        t clk <= not t clk;
    end process CLK GEN;
    process begin
        wait for 900 ms;
        t enable <= '1';
        t d0 <= '0';
        t d1 <= '1';
```

```
t_d2 <= '0';
t_d3 <= '0';
wait for 1500 ms;
t_enable <= '0';
wait for 500 ms;
t_d0 <= 'X';
t_d1 <= 'X';
t_d2 <= 'X';
t_d3 <= 'X';
wait;
end process;
end architecture behavioral;</pre>
```

### Screen shot of the simulation (waveforms). (4 points)



Note: image is cropped to fit page.

## **Conclusion and References. (1 point)**

To test the structural implementation of the 4-bit PIPO register, the enable line was set to std\_logic '1' and the input of binary 0100 was written in parallel (d0 being the MSB). The enable line was then set to '0' and the input set to 'X' to verify that the register can hold data when not writing, i.e. readable. The register functioned as intended, therefore it is possible to design and simulate a sequential circuit using a standardized HDL.

Dranishnikov, Peter A. "Experiment 9: Design and Implement a Synchronous BCD Counter with J-K flip-flops"

Mano, M. Morris. & Ciletti, Michael D. *Digital Design* 6<sup>th</sup> edition Harris, David Money & Harris, Sarah L. *Digital Design and Computer Architecture* 2<sup>nd</sup> edition