



Peter H. Chen, Sunil Malkani, Chun-Mou Peng, and Geoffrey Ying



🌸 TeraLogic

#### Introduction

- Antenna explanations
- Antenna ratio definitions
- Antenna check out violation by verification tools
- Comparison of diode dropping and jumper insertion methods
- Diode characterizations and structures
- Diode dropping, jumper insertion, and diode dropping with extension wire
- Chip-level protection diode dropping for blocks
- Diode timing delay checking by RC extraction and SPICE Simulation
- Diode structure verification by slicing



**TeraLogic** 

Flow Chart for Fixing the Antenna Problem





🏇 TeraLogic

Antenna During Manufacturing





**TeraLogic** 

Antenna During Normal Operation





🌸 TeraLogic

#### Antenna Ratio Definition

The antenna ratio of a particular net is defined as:

Antenna Ratio = 
$$\frac{\text{Total Wire Area}}{\text{Total Input Port Area}}$$

Note that the antenna rule violation definition is foundry and process specific. For example, TSMC design rules (0.18  $\mu m$ ) uses total perimeter area of metal wire vs. gate area.



🌸 TeraLogic

#### Antenna Rule Checking

- The violated position of the wire: The (x, y) position of which the antenna ratio of the wire exceeds the specified antenna ratio, e.g, 400.
- Error flattened: Since the wire is connected to every module, it should not be hierarchical. Therefore, the errors should be flattened. Set the error flattened option if the tool is a hierarchical verification tool. If the verification tool is not hierarchical, you do not need to set this option.
- Chip level: At the chip level, since each block's antenna problem is fixed, we only need to consider the interconnection among the blocks. Since the whole chip may be very large (e.g., 1 million gates), to check the whole chip antenna violation might take a long time (several days on a

SUN<sup>®</sup> Ultra-SPARC workstation). If the chip is too big, chip-level antenna violations can be avoided by putting a protection diode on every input pin.



🏈 TeraLogic

#### Three Solutions for Antenna Problem

- Router options: Break signal wires and routes to upper levels.
- Embedded protection diode: Add protection diodes on every input port for every standard cell.
- Dynamic dropping diode after placement and route: Fixing only the wire with the antenna violation which will not waste routing resources.
   reverse diodes.



🏈 TeraLogic

The Leakage Current vs. Different Diode Area





🌸 TeraLogic

#### Different Approaches Comparison

Table 1: Comparison of three approaches

| Impact                   | Jumper | Embedded Diode | Dynamic Dropping Diode |
|--------------------------|--------|----------------|------------------------|
| Cell Area                | No     | Yes            | No                     |
| Routability/Chip<br>Size | Yes    | Yes            | No                     |
| Completeness             | No     | No             | Yes                    |
| Timing                   | Most   | More           | Least                  |



TeraLogic

• Jumper Insertion Timing Impact: Each jumper needs at least two vias. In the 0.35  $\mu$  technology, via resistance is around 10  $\Omega$ . In 0.25  $\mu$  technology or above, via resistance is around 100  $\Omega$  or more.

$$' = R_{\square} \times \frac{L}{W} \cong 60 \text{m}\Omega \times \frac{L}{W} \cong 3 - 10\Omega$$

Where:

 $\boldsymbol{R}_{\square}$  : The sheet resistance of metal.

R': The resistance of metal with length L.



**TeraLogic** 

#### Diode Insertion Timing Impact:

**Diode Capacitance** 

$$C' \cong C_{OX} = \frac{\varepsilon_{OX}}{t_{OX}} = \frac{34.5 \mu F/cm}{0.4 \times 10^{-5} cm} = 0.86 f F/\mu m^2$$

Where:

C' and  $C_{\mbox{\scriptsize OX}}$  : Capacitance of the diode

 $\epsilon_{_{OX}}$ : Permittivity of diode and  $t_{_{OX}}$ : Thickness of the diode

Time Constant:

$$\tau = (R + R') \times (C + C') = R \times C \times \left(1 + \frac{R'}{R}\right) \times \left(1 + \frac{C'}{C}\right)$$

Where:  $\tau$ : Time delay of metal with diode/via.



**TeraLogic** 

#### Timing Impact

For 0.35  $\mu m$  design with 350  $\mu m$  wire, the formula is as follows:

$$\frac{R'}{R} = \frac{5}{60} \times \frac{C'}{C} = \frac{1 fF}{10 pF}$$

Where:

 $\tau$ : Time delay of metal with diode/via.

For 0.35  $\mu m$  design with 350  $\mu m$  wire, the formula is as follows:

$$\frac{R'}{R} = \frac{5}{60} \times \frac{C'}{C} = \frac{1fF}{10pF}$$

From the Time Constant formula, we know the timing delay is negligible.

**TeraLogic** 

SPICE Simulation for Diode Insertion







- Advantages of The Dynamic Diode Dropping Approach
  - The designers may insert diodes within a given physical design tool flow.
     SLE's approach is post P&R. Its main advantage, flow-wise, are:
  - works with users' existing physical design flow
  - the only way to solve antenna violations for mixed-signal / analog designs. Since analog circuit design can not routed with P&R tool.
  - Least timing degradation (better than embedded)
  - Least waste of chip area during manufacturing
  - Least impact on routability. The jumper only approach is unusable on very dense chips.

TeraLogic

#### Diode Structure





**TeraLogic** 

• P-Diode with P-IMP (P implant)





**TeraLogic** 

• N-Diode with N-IMP (N<sup>+</sup> implant)





🌸 TeraLogic

- Procedures for Fixing Antenna Violations
- 1. Make the rule file specifications.
- 2. Bring up the tool for antenna fixing.
- 3. Create the new library and stream in GDSII file.
- 4. Import the P-Diode and the N-Diode and open the top level cell.
- 5. Drop diodes w/o extension wires per Step 1.
- 6. Insert the jumper for the rest of the violation
- 7. Increase the extension wire to accommodate a bigger area.
- 8. (Repeat previous step until all the violations are cleaned.)
- 9. Save the design in a GDSII format.
- 10. Visually check the diode insertion.



TeraLogic

Tapeout Chip Example





🏇 TeraLogic

Extension Wire Example



extension wire

🌸 TeraLogic

### Antenna Fixing Results

Table 2: Dynamic diode and jumper insertion

| Design names  | Violation | Diode insertion without extension wires | Add jumper | Diode insertion with 20 μm extension wires |
|---------------|-----------|-----------------------------------------|------------|--------------------------------------------|
| Design 1:     | M4: 0     | M4: 0                                   | M4: 0      | M4: 0                                      |
| dense design  | M3: 154   | M3: 21                                  | M3: 3      | M3: 0                                      |
|               | M2: 23    | M2: 0                                   | M2: 0      | M2: 0                                      |
|               | M1: 0     | M1: 0                                   | M1:0       | M1: 0                                      |
| Design 2:     | M4: 0     | M4: 0                                   | M4: 0      | N/A                                        |
| sparse design | M3: 788   | M3: 1                                   | M3: 0      |                                            |
|               | M2: 521   | M2: 0                                   | M2: 0      |                                            |
|               | M1: 0     | M1: 0                                   | M1: 0      |                                            |

🏈 TeraLogic

Diode Verification: Before Tungsten Plug insertion



TeraLogic

Diode Verification: After Tungsten Plug







#### Conclusions

For dense designs (core utilization of more than 90%), dynamic diode dropping, jumper insertion, and dropping diodes with extension wires are three approaches which can be used to solve antenna violations. For design engineers, try to loosen up core utilization 5% to 7%, in order to leave some margin for diode and jumper insertion approaches.

For sparse designs (core utilization less than 50%), diode dropping alone is flexible enough to solve antenna problem. The three approaches proposed in this paper can be used successfully to solve most antenna violation problem.



#### Recommendations

This article do not consider the effect of diode insertion for clock net and memory blocks. Since the clock net is balanced tree structure, diode insertion will affect the skew and timing degradation problem. Therefore, diode insertion to clock net and memory block are not recommended. SLE can be improved to avoid the clock and critical net diode insertion.

This paper's approach can be applied to both block level and top level's antenna fixing. Timing delay can be verified from the RC extraction and SPICE tools. The timing delay caused by diode insertion is within 0.02% for critical net (the longest nets in design, such as clock net). DRC and LVS are verified after fixing antenna problems. If the tool does not generate the transistor level netlist, diode insertion can not be checked. In LVS checking, just check for short circuits only.