



### Basic IP Characterizations: Static Powers & I/O Capacitances

Presented by David Chen,

davechen@faraday-tech.com

Authored by Peter H. Chen

Coauthored by Peter Pong, Jim Wang,

Alvin Chen, Harrison Liu,

**David Chen** 



#### Outlines of The Presentation



- Scope of Basic IP Characterization
- Current Challenges of Characterizing Complex IP's 2.
- 3. Abstract, Highline, and Flow of The Proposed Solution
- Details of New Static Power Characterization 4
- Details of New Input/Output Capacitance Characterization 5.
- Summary 6.
- 7. Q and A



#### Static Power, and Input/Output Capacitance Characterizations







#### Current Problems of Characterizing Complex IP's



- Becoming impractical or even impossible to characterize static powers due to state explosion.
  - $f(n) = O(2^n)$  for state-dependant leakages, while n is the number of input pins
- 2. Lack of automation for both static power and I/O capacitance characterizations.
- 3. Single entry result (state independent) of static power in Liberty Library does not meet the synthesis tool requirements.



#### Proposing Reduction Methodology



- Static (or leakage) Power Characterization: Reducing irrelevant input pins, with Automatic Macro Recognition and Knowledge-based State Reduction.
- Input / Output Capacitance Characterization: Reducing irrelevant circuits, with Graph Algorithm for Partial Circuit Extraction.



### The Reduction Methodology Is Validated with 2,000+ IP's



| No | IP  | Description                                 | No | IP          | Description                                 |
|----|-----|---------------------------------------------|----|-------------|---------------------------------------------|
| 1  | ADC | Analog-to-Digital Converter                 | 8  | OSC         | Oscillator                                  |
| 2  | DAC | Digital-to-Analog Converter                 | 9  | PLL         | Phase-Locked<br>Loop                        |
| 3  | BG  | Bandgap Voltage Reference                   | 10 | POR         | Power-On<br>High/Low Reset                  |
| 4  | СМР | Comparator                                  | 11 | PWM         | Charge Pump Circuit (Pulse Width Modulator) |
| 5  | DEL | Delay Cell                                  | 12 | VDT         | Voltage Detector                            |
| 6  | DLL | Delay-Locked Loop                           | 13 | USB/<br>OTG | Universal Serial<br>Bus / On The Go         |
| 7  | LVR | Low Voltage Differential<br>Signal Receiver |    |             |                                             |



#### The New IP Characterization Flow







#### Static Power Characterization with Automatic Macro Recognition



- Head off state explosion, by removing irrelevant inputs before test bench generations.
- Provide complete state-dependant static power information.
- Improve convergent rate from 60's % to 100 %, with automatic fixes of floating nodes.



#### Leakage Power Attributes in Liberty Library



```
cell (DAC010HA0L) {
  cell_leakage_power: 10.974;
  leakage_power () {
     when: "!VREF * !CLKIN * !PD * !VSL";
     value: 3.2169e+07;
  leakage_power () {
     when: "VREF * !CLKIN * !PD * !VSL";
     value: 10.974;
```



## "Automatic Macro Recognition" Identifies The MUX in The ADC





#### MUX features:

- 1. One Transmission Gate A\_TGATE
- 2. One pair of select signals SEL0 and SEL0B)



#### Merge Redundant States to Dramatically Reduce Run Time



| Methodology                                          | Input Pin                                                           | Total Test<br>Bench                                                           | Execution Time                                                                          |
|------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| Traditional characterization with Initial Conditions | 16 inputs:<br>COMP, RSET,<br>VREF, CLKIN,<br>DACIN[0-9],<br>PD, VSL | 196,608<br>(= 2 ** 16 * 3)<br>*3 to cover best,<br>nominal and worst<br>cases | More than 3<br>hours for a test<br>bench. More<br>than 589,824<br>hours to<br>complete. |
| Automatic<br>Macro<br>Recognition                    | 4 inputs:<br>VREF,<br>CLKIN,<br>PD,<br>VSL                          | 48 (= 2 ** 4 * 3)  *3 to cover best, nominal and worst cases                  | Parallel run. Finished within 1 minute for all test benches and 48 entries in liberty.  |



#### Automatically Fixes Floating Nodes







# I/O Capacitance Characterization with Netlist Extraction



- Accelerate characterization time, by using partial netlist.
- Extract partial netlist, by traversing SPICE netlist with a graph algorithm.
- Achieve 100+ times of characterization throughput, on complex IP's.



### Input/Output Capacitance Attributes in Liberty Library



```
cell (DAC010HA0L) {
  pin (VREF) {
     capacitance: 1;
  pin (Z) {
     capacitance: 0.1;
```



### Extracting Netlist with a Graph Algorithm







#### Graph Representation of buftehd



- Apply graph theory to traverse the connectivity.
- Consider each node as a vertex. Each device as an edge connecting the vertices. Then, buftehd is a graph.
- To view transistors as edges, ignore the gates.
   See source and drain as the connected vertex.



#### The buftehd Graph







### Connected Components of The buftehd Graph



 Use VCC and GND as the articulation points, to divide the graph into connected components.



### Connected Components of buftehd, with VCC and GND as cut vertices







# Extracted Netlist for Input/Output Capacitance Characterization





Input "I" as an example.





- 1. Complex IP's require new methodology to characterize.
- Exponential performance improvement is achieved for characterizing both static powers and input/output capacitances.
- 3. State reduction is for static power characterizations.
- 4. Netlist reduction is for I/O capacitance characterizations.
- 5. The reduction methodology delivers an accuracy of within 1%, compared against traditional methods.





### Basic IP Characterizations: Static Powers & I/O Capacitances

Presented by David Chen,

davechen@faraday-tech.com

Authored by Peter H. Chen

Coauthored by Peter Pong, Jim Wang,

Alvin Chen, Harrison Liu,

**David Chen**