# **1Gb NAND + 512MbmDDR Specification**

# PALA494AC



# **Deutron Electronics Corp.**

8F, 68, Sec. 3, NanKing E. RD., Taipei 104, Taiwan, R.O.C.

TEL: (886)-2-2517-7768 FAX: (886)-2-2517-4575

# 1.8V NAND Flash + 1.8V Mobile DDR SDRAM Multi-Chip Package

# **Product Features**

- Multi-Chip Package
  - NAND Flash Density: 1-Gbits
  - Mobile DDR SDRAM Density: 512-Mbit
- **Device Packaging** 
  - 130 balls BGA
  - Area: 8 x 9mm; Height: 1mm

- Operating Voltage
  - NAND: 1.7V to 1.95V
  - Mobile DDR SDRAM: 1.7V to 1.95V Operating Temperature :-25 °C to +85 °C

#### **NAND FLASH**

- Voltage Supply: 1.8V (1.7V ~ 1.95V)
- Organization
  - Memory Cell Array: (64M + 2M) x 16bit
  - Multiplexed address/ data
  - Data Register: (1K + 32) x 16bit
- Automatic Program and Erase
  - Page Program: (1K + 32) words
  - Block Erase: (64K + 2K) words
- Page Read Operation
  - Page Size: (1K + 32) words Random Read: 25us (Max.)

  - Serial Access: 45ns (Min.)
- Memory Cell: 1bit/Memory Cell
- Fast Write Cycle Time
  - Program time: 250us (Typ.)
  - Block Erase time: 2ms (Typ.)
- Command/Address/Data Multiplexed I/O Port
- Hardware Data Protection
  - Program/Erase Lockout During Power Transitions
- Reliable CMOS Floating Gate Technology
- Endurance:
  - 100K Program/Erase Cycles (with 1 bit/264 words ECC)
  - Data Retention: 10 Years
- Command Register Operation
- Automatic Page 0 Read at Power-Up Option
  - Boot from NAND support
  - Automatic Memory Download
- NOP: 4 cycles
- Cache Program/Read Operation
- Copy-Back Operation

**Deutron Electronics Corp.** 

- EDO mode
- **OTP Operation**

#### **Mobile DDR SDRAM**

- Density: 512M bits
- Organization: 8M words x16 bits x 4 banks
- Power supply: V<sub>DD</sub>/V<sub>DDQ</sub>= 1.70~1.95V
- Speed: 400Mbps (max.) for data rate
- 2KB page size
  - Row address: A0 to A12
  - Column address: A0 to A9
- Four internal banks for concurrent operation
- Interface: LVCMOS
- Burst Lengths: 2, 4,8 or 16
- Burst type: Sequential or interleave
- CAS# latency (CL): 3
- Precharge: auto precharge option for each burst access
- Drive Strength: normal, 1/2, 1/4, 1/8
- Refresh: auto Refresh and self-refresh
- Refresh cycles: 8192 cycles/64ms
- Optional Partial Array Self Refresh (PASR)
- Auto Temperature Compensated Self Refresh (ATCSR) by built-in temperature sensor
- Deep Power Down Mode
- Burst termination by burst stop command and precharge command
- DLL in not implemented
- Double-data rate architecture; two data transfer per clock
- The high-speed data transfer is realized by the 2 bits prefetch pipelined architecture
- Bidirectional data strobe (DQS) is transmitted/received with data for capturing data at the receiver
- DQS edge-aligned with data for READs; center-aligned with data for WRITEs
- Differential clock inputs (CK and CK#)
- Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS
- Data mask (DM) for write data

Publication Date: May. 2012 Revision: 0.2 1/94

# **Ordering Information**

| Product ID      | NAND Flash          |       | Mobile DDR SDRAM                  |        | Package      | Operation<br>Temperatur |  |
|-----------------|---------------------|-------|-----------------------------------|--------|--------------|-------------------------|--|
| Product ID      | Configuration       | Speed | Configuration                     | Speed  | Fackage      | e Range                 |  |
| PALA494AC -GMA5 | 1Gb (64M X 16 bits) | 45ns  | 512Mb (4 Banks<br>X 8M X 16 bits) | 200MHz | 130 ball BGA | Extended                |  |

# **MCP Block Diagram**



Publication Date: May. 2012 Revision: 0.2 2/94

# **Ball Configuration (Top View)**

(BGA 130 Ball, 8mmx9mmx1.0mm Body, 0.65mm Ball Pitch)



Publication Date: May. 2012 Revision: 0.2 3/94

# **Ball Descriptions**

| Pin Name           | Туре           | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAND               |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| VCC                | Supply         | Supply Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| VSS                | Supply         | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| I/O0-I/O15         | Input/output   | Data input/outputs, address inputs, or command inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ALE                | Input          | Address Latch Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| CLE                | Input          | Command Latch Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| CE                 | Input          | Chip Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| RE                 | Input          | Read Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| WE                 | Input          | Write Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| WP                 | Input          | Write Protect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| R/B                | Output         | Ready/Busy (open-drain output)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Mobile DDR SI      | DRAM           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| VDD                | Supply         | Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| VSSD               | Supply         | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| VDDQ               | Supply         | DQ's Power Supply: Isolated on the die for improved noise immunity.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| VSSQ               | Supply         | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| CK, CK#            | Input          | CK and CK# are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of CK#. Input and output data is referenced to the crossing of CK and CK# (both directions of crossing). Internal clock signals are derived from CK, CK#                                                                                                                                                                                                   |
| CKE                | Input          | CKE HIGH activates, and CKE LOW deactivates internal clock signals, and device input buffers and output drivers. Taking CKE LOW provides PRECHARGE POWER-DOWN and SELF REFRESH operation (all banks idle), or ACTIVE POWERDOWN (row ACTIVE in any bank). CKE is synchronous for all functions except for SELF REFRESH EXIT, which is achieved asynchronously. Input buffers, excluding CK, CK# and CKE, are disabled during power-down and self refresh mode which are contrived for low standby power consumption. |
| CS#                | Input          | CS# enables (registered LOW) and disables (registered HIGH) the command decoder. All commands are masked when CS# is registered HIGH. CS# provides for external bank selection on systems with multiple banks. CS# is considered part of the command code.                                                                                                                                                                                                                                                          |
| RAS#, CAS#,<br>WE# | Input          | CAS#, RAS#, and WE# (along with CS#) define the command being entered.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| A0-A12             | Input          | Provide the row address for ACTIVE commands, and the column address and AUTO PRECHARGE bit for READ / WRITE commands, to select one location out of the memory array in the respective bank. The address inputs also provide the opcode during a MODE REGISTER SET command.                                                                                                                                                                                                                                         |
| BA0, BA1           | Input          | BA0 and BA1 define to which bank an ACTIVE, READ, WRITE or PRECHARGE command is being applied.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| DQ0-DQ15           | Input / Output | Data Input/Output pins operate in the same manner as on conventional DRAMs.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| LDQS, UDQS         | Input / Output | Output with read data, input with write data. Edge-aligned with read data, centered with write data. Used to capture write data. LDQS corresponds to the data on DQ0-DQ7, UDQS corresponds to the data on DQ8-DQ15.                                                                                                                                                                                                                                                                                                 |
| LDM, UDM           | Input          | DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH along with that input data during a WRITE access. DM is sampled on both edges of DQS. Although DM pins are input-only, the DM loading matches the DQ and DQS loading. LDM corresponds to the data on DQ0-DQ7, UDM corresponds to the data on DQ8-DQ15.                                                                                                                                                                      |

Deutron Electronics Corp.Publication Date: May. 2012Revision: 0.24/94

# PACKING DIMENSIONS 130-BALL (8x9 mm)



| Cumbal                |          | Dimension in mm |      |           | Dimension in inch |       |  |  |
|-----------------------|----------|-----------------|------|-----------|-------------------|-------|--|--|
| Symbol                | Min      | Norm            | Max  | Min       | Norm              | Max   |  |  |
| Α                     |          |                 | 1.00 |           |                   | 0.039 |  |  |
| <b>A</b> <sub>1</sub> | 0.16     | 0.21            | 0.27 | 0.006     | 0.008             | 0.011 |  |  |
| ФЬ                    | 0.25     | 0.30            | 0.35 | 0.010     | 0.012             | 0.014 |  |  |
| D                     | 7.90     | 8.00            | 8.10 | 0.311     | 0.315             | 0.319 |  |  |
| E                     | 8.90     | 9.00            | 9.10 | 0.350     | 0.354             | 0.358 |  |  |
| D <sub>1</sub>        |          | 5.85 BSC        |      |           | 0.230 BSC         |       |  |  |
| E <sub>1</sub>        | 7.80 BSC |                 |      |           | 0.307 BSC         |       |  |  |
| е                     | 0.65 BSC |                 |      | 0.026 BSC |                   |       |  |  |
| CCC                   |          |                 | 0.10 |           |                   | 0.004 |  |  |

**Controlling dimension : Millimeter.** 

Publication Date: May. 2012 Revision: 0.2 5/94

# **NAND Flash Memory Operations**



Publication Date: May. 2012 Revision: 0.2 6/94

# **GENERAL DESCRIPTION**

The NAND Flash is a 64Mx16bit with spare 2Mx16bit capacity. The NAND Flash is offered in 1.8V  $V_{\rm CC}$  Power Supply. Its NAND cell provides the most cost-effective solution for the solid state mass storage market. The memory is divided into blocks that can be erased independently so it is possible to preserve valid data while old data is erased.

The NAND Flash contains 1,024 blocks, composed by 64 pages consisting in two NAND structures of 32 series connected Flash cells. A program operation allows to write the 1,056-word page in typical 250us and an erase operation can be performed in typical 2ms on a 64K-word for device block.

Data in the page mode can be read out at 45ns cycle time per Byte. The I/O pins serve as the ports for address and command

inputs as well as data input/output. The copy back function allows the optimization of defective blocks management: when a page program operation fails the data can be directly programmed in another page inside the same array section without the time consuming serial data insertion phase. The cache program feature allows the data insertion in the cache register while the data register is copied into the Flash array. This pipelined program operation improves the program throughput when long files are written inside the memory. A cache read feature is also implemented. This feature allows to dramatically improving the read throughput when consecutive pages have to be streamed out. This NAND Flash includes extra feature: Automatic Read at Power Up.

# PIN DESCRIPTION

| Symbol          | Pin Name              | Functions                                                                                                                                                                                                                                                                                                                               |
|-----------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I/O0~ I/O15     | Data Inputs / Outputs | The I/O pins are used to input command, address and data, and to output data during read operations. The I/O pins float to Hi-Z when the chip is deselected or when the outputs are disabled.                                                                                                                                           |
| CLE             | Command Latch Enable  | The CLE input controls the activating path for commands sent to the command register. When active high, commands are latched into the command register through the I/O ports on the rising edge of the WE signal.                                                                                                                       |
| ALE             | Address Latch Enable  | The ALE input controls the activating path for address to the internal address registers. Addresses are latched on the rising edge of WE with ALE high.                                                                                                                                                                                 |
| CE              | Chip Enable           | The $\overline{\text{CE}}$ input is the device selection control. When the device is in the Busy state, $\overline{\text{CE}}$ high is ignored, and the device does not return to standby mode.                                                                                                                                         |
| RE              | Read Enable           | The $\overline{RE}$ input is the serial data-out control, and when active drives the data onto the I/O bus. Data is valid $t_{REA}$ after the falling edge of $\overline{RE}$ which also increments the internal column address counter by one.                                                                                         |
| WE              | Write Enable          | The $\overline{\rm WE}$ input controls writes to the I/O port. Commands, address and data are latched on the rising edge of the $\overline{\rm WE}$ pulse.                                                                                                                                                                              |
| WP              | Write Protect         | The $\overline{\text{WP}}$ pin provides inadvertent program/erase protection during power transitions. The internal high voltage generator is reset when the $\overline{\text{WP}}$ pin is active low.                                                                                                                                  |
| R/B             | Ready / Busy Output   | The R/ $\overline{\rm B}$ output indicates the status of the device operation. When low, it indicates that a program, erase or random read operation is in process and returns to high state upon completion. It is an open drain output and does not float to Hi-Z condition when the chip is deselected or when outputs are disabled. |
| V <sub>CC</sub> | Power                 | V <sub>CC</sub> is the power supply for device.                                                                                                                                                                                                                                                                                         |
| Vss             | Ground                |                                                                                                                                                                                                                                                                                                                                         |

Note: Connect all V<sub>CC</sub> and V<sub>SS</sub> pins of each device to common power supply outputs. Do not leave V<sub>CC</sub> or V<sub>SS</sub> disconnected.

Deutron Electronics Corp.

Publication Date: May. 2012
Revision: 0.2 7/94

# **BLOCK DIAGRAM**



# **ARRAY ORGANIZATION**



# **Address Cycle Map**

|           | 1/00 | I/O1 | 1/02 | I/O3 | 1/04 | 1/05 | 1/06 | 1/07 | I/O8 ~ I/O15 |
|-----------|------|------|------|------|------|------|------|------|--------------|
| 1st cycle | A0   | A1   | A2   | A3   | A4   | A5   | A6   | A7   | L*           |
| 2nd cycle | A8   | A9   | A10  | L*   | L*   | L*   | L*   | L*   | L*           |
| 3rd cycle | A11  | A12  | A13  | A14  | A15  | A16  | A17  | A18  | L*           |
| 4th cycle | A19  | A20  | A21  | A22  | A23  | A24  | A25  | A26  | L*           |

Column Address
Column Address
Row Address

**Row Address** 

#### Note:

Column Address: Starting Address of the Register.

\*L must be set to "Low".

Publication Date: May. 2012 Revision: 0.2 8/94

<sup>\*</sup>The device ignores any additional input of address cycles than required.

#### **Product Introduction**

The NAND Flash is a 1,056Mbit memory organized as 64K rows (pages) by 1,056x16 columns. Spare 32x16 columns are located from column address of 1,024~1,055. A 1,056-word data register is connected to memory cell arrays accommodating data transfer between the I/O buffers and memory during page read and page program operations. The program and read operations are executed on a page basis, while the erase operation is executed on a block basis. The memory array consists of 1,024 separately erasable 64K-word blocks. It indicates that the bit-by-bit erase operation is prohibited on the NAND Flash.

The NAND Flash has addresses multiplexed into 16 I/Os. This scheme dramatically reduces pin counts and allows system upgrades to future densities by maintaining consistency in system board design. Command, address and data are all written through I/O's by bringing  $\overline{\text{WE}}$  to low while  $\overline{\text{CE}}$  is low. Those are latched on the rising edge of  $\overline{\text{WE}}$ . Command Latch Enable (CLE) and Address Latch Enable (ALE) are used to multiplex command and address respectively, via the I/O pins. Some commands require one bus cycle. For example, Reset Command, Status Read Command, etc require just one cycle bus. Some other commands, like page read and block erase and page program, require two cycles: one cycle for setup and the other cycle for execution.

In addition to the enhanced architecture and interface, the NAND Flash incorporates copy-back program feature from one page to another page without need for transporting the data to and from the external buffer memory.

#### **Command Set**

| Function                               | 1st Cycle | 2nd Cycle | Acceptable Command during Busy |
|----------------------------------------|-----------|-----------|--------------------------------|
| Read                                   | 00h       | 30h       |                                |
| Read for Copy Back                     | 00h       | 35h       |                                |
| Read ID                                | 90h       | -         |                                |
| Reset                                  | FFh       | -         | 0                              |
| Page Program                           | 80h       | 10h       |                                |
| Copy-Back Program                      | 85h       | 10h       |                                |
| Block Erase                            | 60h       | D0h       |                                |
| Random Data Input <sup>(1)</sup>       | 85h       | -         |                                |
| Random Data Output <sup>(1)</sup>      | 05h       | E0h       |                                |
| Read Status                            | 70h       | -         | 0                              |
| Cache Program                          | 80h       | 15h       |                                |
| Cache Read                             | 31h       |           |                                |
| Read Start for Last Page<br>Cache Read | 3Fh       |           |                                |

#### Note:

Random Data Input / Output can be executed in a page.

Deutron Electronics Corp.

Publication Date: May. 2012
Revision: 0.2 9/94

# ABSOLUTE MAXIMUM RATINGS

| Parameter                                      | Symbol            | Rating                                | Unit                 |
|------------------------------------------------|-------------------|---------------------------------------|----------------------|
|                                                | V <sub>CC</sub>   | -0.6 to +2.45                         |                      |
| Voltage on any pin relative to V <sub>SS</sub> | V <sub>IN</sub>   | -0.6 to +2.45                         | V                    |
|                                                | V <sub>I/O</sub>  | -0.6 to V <sub>CC</sub> + 0.3 (<2.45) |                      |
| Temperature Under Bias                         | T <sub>BIAS</sub> | -40 to +125                           | $^{\circ}\mathbb{C}$ |
| Storage Temperature                            | T <sub>STG</sub>  | -65 to +150                           | $^{\circ}\mathbb{C}$ |
| Short Circuit Current                          | Ios               | 5                                     | mA                   |

#### Note:

1. Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

# RECOMMENDED OPERATING CONDITIONS

(Voltage reference to GND,  $T_A = -25$  to  $85^{\circ}$ C)

| Parameter      | Symbol          | Min. | Тур. | Max. | Unit |
|----------------|-----------------|------|------|------|------|
| Supply Voltage | $V_{CC}$        | 1.7  | 1.8  | 1.95 | V    |
| Supply Voltage | V <sub>SS</sub> | 0    | 0    | 0    | V    |

# DC AND OPERATION CHARACTERISTICS

(Recommended operating conditions otherwise noted)

| Parameter                                |                   | Symbol                         | Test Conditions                                              | Min.                  | Тур. | Max.                  | Unit |
|------------------------------------------|-------------------|--------------------------------|--------------------------------------------------------------|-----------------------|------|-----------------------|------|
| Operating Page Read with Serial Access   |                   | I <sub>CC1</sub>               | $t_{RC}$ =45ns, $\overline{CE} = V_{IL}$ , $I_{OUT}$ =0mA    | F                     | 15   |                       |      |
| Current                                  | Program           | I <sub>CC2</sub>               | -                                                            | -                     | 15   | 30                    | mA   |
|                                          | Erase             | I <sub>CC3</sub>               |                                                              | -                     | 15   |                       |      |
| Stand-by Current (TTL)                   |                   | I <sub>SB1</sub>               | CE =V <sub>IH</sub> , WP =0V/V <sub>CC</sub>                 |                       | -    | 1                     | mA   |
| Stand-by Cui                             | rrent (CMOS)      | I <sub>SB2</sub>               | $\overline{CE} = V_{CC} - 0.2$ , $\overline{WP} = 0V/V_{CC}$ | -                     | 10   | 50                    | uA   |
| Input Leakage Current                    |                   | I <sub>LI</sub> <sup>(1)</sup> | V <sub>IN</sub> =0 to V <sub>CC</sub> (max)                  | -                     | -    | ±10                   | uA   |
| Output Leaka                             | age Current       | I <sub>LO</sub> <sup>(1)</sup> | V <sub>OUT</sub> =0 to V <sub>CC</sub> (max)                 | -                     | -    | ±10                   | uA   |
| Input High Vo                            | oltage            | V <sub>IH</sub>                | -                                                            | 0.8 x V <sub>CC</sub> | -    | V <sub>CC</sub> +0.3  | V    |
| Input Low Vo                             | ltage, All inputs | V <sub>IL</sub>                | -                                                            | -0.3                  | -    | 0.2 x V <sub>CC</sub> | V    |
| Output High Voltage Level Vo             |                   | V <sub>OH</sub>                | I <sub>OH</sub> =-100uA                                      | V <sub>CC</sub> -0.1  | -    | -                     | V    |
| Output Low Voltage Level V <sub>OL</sub> |                   | V <sub>OL</sub>                | I <sub>OL</sub> =+100uA                                      | -                     | -    | 0.1                   | V    |
| Output Low 0                             | Current (R/B)     | $I_{OL} (R/\overline{B})$      | V <sub>OL</sub> =0.1V                                        | 3                     | 4    | -                     | mA   |

### Note:

- 1. V<sub>IL</sub> can undershoot to -0.4V and V<sub>IH</sub> can overshoot to V<sub>CC</sub>+0.4V for durations of 20ns or less.
- 2. Typical value are measured at  $V_{CC}$  =1.8V,  $T_A$ =25 $^{\circ}$ C. And not 100% tested.

# **VALID BLOCK**

| Symbol   | Min.  | Тур. | Max.  | Unit   |
|----------|-------|------|-------|--------|
| $N_{VB}$ | 1,004 | -    | 1,024 | Blocks |

#### Note:

1. The device may include initial invalid blocks when first shipped. Additional invalid blocks may develop while being used. The number of valid blocks is presented as first shipped. Invalid blocks are defined as blocks that contain one or more bad bits which cause status failure during program and erase operation. Do not erase or program factory-marked bad blocks. Refer to the attached technical notes for appropriate management of initial invalid blocks.

2. The 1st block, which is placed on 00h block address, is guaranteed to be a valid block at the time of shipment and is guaranteed to be a valid block up to 1K program/erase cycles with 1bit/264 words ECC.

**Deutron Electronics Corp.**Publication Date: May. 2012

Revision: 0.2 10/94

# **AC TEST CONDITION**

(T<sub>A</sub>= -25 to 85  $^{\circ}\text{C}$  , V<sub>CC</sub>=1.7V~1.95V)

| Parameter                      | Condition                           |
|--------------------------------|-------------------------------------|
| Input Pulse Levels             | 0V to V <sub>CC</sub>               |
| Input Rise and Fall Times      | 5 ns                                |
| Input and Output Timing Levels | V <sub>CC</sub> /2                  |
| Output Load*                   | 1 TTL Gate and C <sub>L</sub> =30pF |

**Note:** \* Refer to Ready /  $\overline{\text{Busy}}$  section, R/ $\overline{\text{B}}$  output's Busy to Ready time is decided by the pull-up resistor (R<sub>P</sub>) tied to R/ $\overline{\text{B}}$  pin.

# **CAPACITANCE**

(T<sub>A</sub>=25 $^{\circ}$ C, V<sub>CC</sub>=1.8V, f=1.0MHz)

| Item                       | Symbol           | Test Condition | Min. | Max. | Unit |
|----------------------------|------------------|----------------|------|------|------|
| Input / Output Capacitance | C <sub>I/O</sub> | $V_{IL} = 0V$  | -    | 10   | pF   |
| Input Capacitance          | C <sub>IN</sub>  | $V_{IN} = 0V$  | -    | 10   | pF   |

Note: Capacitance is periodically sampled and not 100% tested.

# **MODE SELECTION**

| CLE | ALE              | CE       | WE | RE | WP                                | Mode                |                         |  |  |
|-----|------------------|----------|----|----|-----------------------------------|---------------------|-------------------------|--|--|
| Н   | L                | L        | 1  | Н  | Х                                 | Dood Mode           | Command Input           |  |  |
| L   | Н                | <b>–</b> | 1  | Н  | X                                 | Read Mode           | Address Input (4 clock) |  |  |
| Н   | L                | L        | 1  | Н  | Н                                 | Write Mode          | Command Input           |  |  |
| L   | Н                | L        |    | Н  | Н                                 | write wode          | Address Input (4 clock) |  |  |
| L   | L                | L        | 1  | Н  | Н                                 | Data Input          |                         |  |  |
| L   | L                | L        | Н  | 4  | Х                                 | Data Output         |                         |  |  |
| Х   | Х                | Χ        | Х  | Н  | Х                                 | During Read (Bu     | ısy)                    |  |  |
| Χ   | Х                | Χ        | Χ  | Χ  | Н                                 | During Program      | (Busy)                  |  |  |
| Х   | Х                | Χ        | Х  | Χ  | Н                                 | During Erase (Busy) |                         |  |  |
| Х   | X <sup>(1)</sup> | Х        | Х  | Х  | L                                 | Write Protect       |                         |  |  |
| Χ   | Χ                | Н        | Χ  | Χ  | 0V/V <sub>CC</sub> <sup>(2)</sup> | Stand-by            |                         |  |  |

#### Note:

- 1. X can be  $V_{IL}$  or  $V_{IH}$ .
- 2.  $\overline{\text{WP}}$  should be biased to CMOS high or CMOS low for stand-by.

Publication Date: May. 2012 Revision: 0.2 11/94

# **Program / Erase Characteristics**

| Parameter                                         | Symbol            | Min. | Тур. | Max. | Unit  |
|---------------------------------------------------|-------------------|------|------|------|-------|
| Program Time                                      | t <sub>PROG</sub> | -    | 250  | 700  | us    |
| Dummy Busy Time for Cache Program                 | t <sub>CBSY</sub> | -    | 3    | 700  | us    |
| Number of Partial Program Cycles in the Same Page | N <sub>OP</sub>   | -    | -    | 4    | Cycle |
| Block Erase Time                                  | t <sub>BERS</sub> | -    | 2    | 10   | ms    |

#### Note:

- Typical program time is defined as the time within which more than 50% of the whole pages are programmed at 1.8V V<sub>CC</sub> and 25°C temperature.
- 2. t<sub>PROG</sub> is the average program time of all pages. Users should be noted that the program time variation from page to page is possible.
- 3. t<sub>CBSY</sub> max. time depends on timing between internal program completion and data in.

# AC Timing Characteristics for Command / Address / Data Input

| Parameter                | Symbol                          | Min. | Max. | Unit |
|--------------------------|---------------------------------|------|------|------|
| CLE Setup Time           | t <sub>CLS</sub> <sup>(1)</sup> | 25   | -    | ns   |
| CLE Hold Time            | t <sub>CLH</sub>                | 10   | -    | ns   |
| CE Setup Time            | t <sub>CS</sub> <sup>(1)</sup>  | 35   | -    | ns   |
| CE Hold Time             | t <sub>CH</sub>                 | 10   |      | ns   |
| WE Pulse Width           | t <sub>WP</sub>                 | 25   |      | ns   |
| ALE Setup Time           | t <sub>ALS</sub> <sup>(1)</sup> | 25   |      | ns   |
| ALE Hold Time            | t <sub>ALH</sub>                | 10   |      | ns   |
| Data Setup Time          | t <sub>DS</sub> <sup>(1)</sup>  | 20   | -    | ns   |
| Data Hold Time           | t <sub>DH</sub>                 | 10   | -    | ns   |
| Write Cycle Time         | twc                             | 45   | -    | ns   |
| WE High Hold Time        | t <sub>WH</sub>                 | 15   | -    | ns   |
| ALE to Data Loading Time | t <sub>ADL</sub> <sup>(2)</sup> | 100  | -    | ns   |

#### Note:

- 1. The transition of the corresponding control pins must occur only once while  $\overline{WE}$  is held low.
- 2.  $t_{ADL}$  is the time from the  $\overline{WE}$  rising edge of final address cycle to the  $\overline{WE}$  rising edge of first data cycle.

Publication Date: May. 2012 Revision: 0.2 12/94

# **AC Characteristics for Operation**

| Parameter                                           |                 | Symbol              | Min. | Max.             | Unit |
|-----------------------------------------------------|-----------------|---------------------|------|------------------|------|
| Data Transfer from Cell to Re                       | gister          | t <sub>R</sub>      | -    | 25               | us   |
| ALE to RE Delay                                     | t <sub>AR</sub> | 10                  | -    | ns               |      |
| CLE to RE Delay                                     |                 | t <sub>CLR</sub>    | 10   | -                | ns   |
| Ready to RE Low                                     |                 | t <sub>RR</sub>     | 20   | -                | ns   |
| RE Pulse Width                                      |                 | t <sub>RP</sub>     | 25   | -                | ns   |
| WE High to Busy                                     |                 | t <sub>WB</sub>     | -    | 100              | ns   |
| WP Low to WE Low (disal                             | ole mode)       |                     | 100  |                  |      |
| WP High to WE Low (enal                             | ole mode)       | t <sub>ww</sub>     | 100  | -                | ns   |
| Read Cycle Time                                     |                 | t <sub>RC</sub>     | 45   | -                | ns   |
| RE Access Time                                      |                 | t <sub>REA</sub>    | -    | 30               | ns   |
| CE Access Time                                      |                 | t <sub>CEA</sub>    | -    | 45               | ns   |
| RE High to Output Hi-Z                              |                 | t <sub>RHZ</sub>    | -    | 100              | ns   |
| CE High to Output Hi-Z                              |                 | t <sub>CHZ</sub>    | -    | 30               | ns   |
| CE High to ALE or CLE Don                           | t care          | t <sub>CSD</sub>    | 0    | -                | ns   |
| RE High to Output Hold                              |                 | t <sub>RHOH</sub>   | 15   | -                | ns   |
| RE Low to Output Hold                               |                 | t <sub>RLOH</sub>   | 5    | -                | ns   |
| CE High to Output Hold                              |                 | t <sub>COH</sub>    | 15   | -                | ns   |
| RE High Hold Time                                   |                 | t <sub>REH</sub>    | 15   |                  | ns   |
| Output Hi-Z to RE Low                               |                 | t <sub>IR</sub>     | 0    |                  | ns   |
| RE High to WE Low                                   |                 | t <sub>RHW</sub>    | 100  |                  | ns   |
| WE High to RE Low                                   |                 | t <sub>WHR</sub>    | 60   |                  | ns   |
|                                                     | Read            |                     | -    | 5                | us   |
| Device Resetting                                    | Program         | t <sub>RST</sub>    | -    | 10               | us   |
| Time during Erase                                   |                 |                     | -    | 500              | us   |
|                                                     | Ready           |                     | -    | 5 <sup>(1)</sup> | us   |
| Cache Busy in Read Cache<br>(following 31h and 3Fh) |                 | t <sub>DCBSYR</sub> | -    | 30               | us   |

# Note:

**Deutron Electronics Corp.** 

Publication Date: May. 2012 Revision: 0.2 13/94

<sup>1.</sup> If reset command (FFh) is written at Ready state, the device goes into Busy for maximum 5us.

### **NAND Flash Technical Notes**

#### Mask Out Initial Invalid Block(s)

Initial invalid blocks are defined as blocks that contain one or more initial invalid bits whose reliability is not guaranteed by MIRA. The information regarding the initial invalid block(s) is called as the initial invalid block information. Devices with initial invalid block(s) have the same quality level as devices with all valid blocks and have the same AC and DC characteristics. An initial invalid block(s) does not affect the performance of valid block(s) because it is isolated from the bit line and the common source line by a select transistor. The system design must be able to mask out the initial invalid block(s) via address mapping.

The 1st block, which is placed on 00h block address, is guaranteed to be a valid block up to 1K program/erase cycles with 1 bit/264 words ECC.

# Identifying Initial Invalid Block(s) and Block Replacement Management

Unpredictable behavior may result from programming or erasing the defective blocks. The under figure illustrates an algorithm for searching factory-mapped defects, and the algorithm needs to be executed prior to any erase or program operations.

A host controller has to scan blocks from block 0 to the last block using page read command and check the data at the column address of 0 or 1,023. If the read data is not FFh, the block is interpreted as an invalid block. The initial invalid block information is erasable, and which is impossible to be recovered once it has been erased. Therefore, the host controller must be able to recognize the initial invalid block information and to create a corresponding table to manage block replacement upon erase or program error when additional invalid blocks develop with Flash memory usage.

#### Algorithm for Bad Block Scanning



```
For (i=0; i<Num_of_LUs; i++)
     For (j=0; j<Blocks_Per_LU; j++)
          Defect Block Found=False:
          Read_Page(lu=i, block=i, page=0);
          If (Data[coloumn=0]!=FFh)
                                       Defect_Block_Found=True;
          If (Data[coloumn=First_Byte_of_Spare_Area]!=FFh)
                                                              Defect_Block_Found=True;
          Read_Page(lu=i, block=j, page=Page_Per_Block-1);
          If (Data[coloumn=0]!=FFh)
                                       Defect Block Found=True;
          If (Data[coloumn=First_Byte_of_Spare_Area]!=FFh)
                                                              Defect Block Found=True:
          If (Defect_Block_Found)
                                       Mark_Block_as_Defective(lu=i, block=j);
     }
}
```

Publication Date: May. 2012 Revision: 0.2 14/94

Deutron Electronics Corp.

# **Error in Write or Read operation**

Within its lifetime, additional invalid blocks may develop with NAND Flash memory. Refer to the qualification report for the actual data. The following possible failure modes should be considered to implement a highly reliable system. In the case of status read failure after erase or program, block replacement should be done. Because program status fail during a page program does not affect the data of the other pages in the same block, block replacement can be executed with a page-sized buffer by finding an erased empty block and reprogramming the current target data and copying the rest of the replaced block. In case of Read, ECC must be employed. To improve the efficiency of memory space, it is recommended that the read or verification failure due to single bit error be reclaimed by ECC without any block replacement. The additional block failure rate does not include those reclaimed blocks.

|        | Failure Mode        | Detection and Countermeasure sequence         |
|--------|---------------------|-----------------------------------------------|
| Write  | Erase failure       | Read Status after Erase → Block Replacement   |
| vvrite | Program failure     | Read Status after Program → Block Replacement |
| Read   | Single bits failure | Verify ECC → ECC Correction                   |

Note: Error Correcting Code --> Hamming Code etc.

Example: 1bit correction / 264 words

# **Program Flow Chart**



Publication Date: May. 2012 Revision: 0.2 15/94

# **Erase Flow Chart**



# **Read Flow Chart**



Publication Date: May. 2012 Revision: 0.2 16/94

#### **Block Replacement**



# **Addressing for Program Operation**

Within a block, the pages must be programmed consecutively from the LSB (least significant bit) page of the block to MSB (most significant bit) pages of the block. Random page address programming is prohibited. In this case, the definition of LSB page is the LSB among the pages to be programmed. Therefore, LSB page doesn't need to be page 0.





Publication Date: May. 2012 Revision: 0.2

**Deutron Electronics Corp.** 

17/94

# System Interface Using $\overline{\text{CE}}$ Don't Care

For an easier system interface,  $\overline{\text{CE}}$  may be inactive during the data-loading or serial access as shown below. The internal 1,056-word data registers are utilized as separate buffers for this operation and the system design gets more flexible. In addition, for voice or audio applications that use slow cycle time on the order of  $\mu$ -seconds, de-activating  $\overline{\text{CE}}$  during the data-loading and serial access would provide significant savings in power consumption.

# Program / Read Operation with " CE not-care"



# **Address Information**

| Data        | I/O            | Address                               |          |           |           |  |  |  |
|-------------|----------------|---------------------------------------|----------|-----------|-----------|--|--|--|
| Data In/Out | I/Ox           | Col. Add1 Col. Add2 Row Add1 Row Add2 |          |           |           |  |  |  |
| 1,056 Words | I/O 0 ~ I/O 15 | A0 ~ A7                               | A8 ~ A10 | A11 ~ A18 | A19 ~ A26 |  |  |  |

Deutron Electronics Corp.

Publication Date: May. 2012

Revision: 0.2 18/94

# **Timing Diagrams**

# **Command Latch Cycle**



# **Address Latch Cycle**



# **Input Data Latch Cycle**



Publication Date: May. 2012 Revision: 0.2 19/94

# Serial Access Cycle after Read (CLE = L, $\overline{WE}$ = H, ALE = L)



#### NOTE:

- 1. Dout transition is measured at ±200mV from steady state voltage at I/O with load.
- 2. t<sub>RHOH</sub> starts to be valid when frequency is lower than 20MHz.

# Serial Access Cycle after Read (EDO Type CLE = L, $\overline{\text{WE}}$ = H, ALE = L)



# NOTE:

- Transition is measured at +/-200mV from steady state voltage with load. This parameter is sample and not 100% tested. (t<sub>CHZ</sub>, t<sub>RHZ</sub>)
- t<sub>RLOH</sub> is valid when frequency is higher than 20MHZ.
   t<sub>RHOH</sub> starts to be valid when frequency is lower than 20MHZ.

# **Status Read Cycle**



Publication Date: May. 2012 Revision: 0.2 20/94

# **Read Operation**



# **Read Operation** (Intercepted by $\overline{CE}$ )



Publication Date: May. 2012 Revision: 0.2 21/94

# Random Data Output In a Page



**NOTE**:  $t_{ADL}$  is the time from the  $\overline{WE}$  rising edge of final address cycle to the  $\overline{WE}$  rising edge of the first data cycle.

Publication Date: May. 2012 Revision: 0.2 22/94

# **Page Program Operation with Random Data Input**



**NOTE**:  $t_{ADL}$  is the time from the  $\overline{WE}$  rising edge of final address cycle to the  $\overline{WE}$  rising edge of the first data cycle.

# Copy-Back Operation with Random Data Input



Publication Date: May. 2012 Revision: 0.2 23/94

# **Cache Program Operation**



# **Cache Read Operation**



Publication Date: May. 2012 Revision: 0.2 24/94

Deutron Electronics Corp.

# **Block Erase Operation**



# **Read ID Operation**



Publication Date: May. 2012 Revision: 0.2 25/94

# **ID Definition Table**

ID Access command = 90h

| 1 <sup>st</sup> Cycle<br>(Maker Code) | 2 <sup>nd</sup> Cycle<br>(Device Code) | 3 <sup>rd</sup> Cycle | 4 <sup>th</sup> Cycle | 5 <sup>th</sup> Cycle |
|---------------------------------------|----------------------------------------|-----------------------|-----------------------|-----------------------|
| C8h                                   | B1h                                    | 80h                   | 55h                   | 40h                   |

|                      | Description                                                                      |
|----------------------|----------------------------------------------------------------------------------|
| 1 <sup>st</sup> Byte | Maker Code                                                                       |
| 2 <sup>nd</sup> Byte | Device Code                                                                      |
| 3 <sup>rd</sup> Byte | Internal Chip Number, Cell Type, Number of Simultaneously Programmed Pages, Etc. |
| 4 <sup>th</sup> Byte | Page Size, Block Size, Redundant Area Size, Organization, Serial Access Minimum  |
| 5 <sup>th</sup> Byte | Plane Number, Plane Size                                                         |

# 3<sup>rd</sup> ID Data

|                             | Description   | 1/07 | 1/06 | I/O5 | 1/04 | I/O3 | 1/02 | I/O1 | 1/00 |
|-----------------------------|---------------|------|------|------|------|------|------|------|------|
|                             | 1             |      |      |      |      |      |      | 0    | 0    |
| Internal Chip Number        | 2             |      |      |      |      |      |      | 0    | 1    |
| internal Chip Number        | 4             |      |      |      |      |      |      | 1    | 0    |
|                             | 8             |      |      |      |      |      |      | 1    | 1    |
|                             | 2 Level Cell  |      |      |      |      | 0    | 0    |      |      |
| Cell Type                   | 4 Level Cell  |      |      |      |      | 0    | 1    |      |      |
| Cell Type                   | 8 Level Cell  |      |      |      |      | 1    | 0    |      |      |
|                             | 16 Level Cell |      |      |      |      | 1    | 1    |      |      |
| Number of<br>Simultaneously | 1 2           |      |      | 0 0  | 0    |      |      |      |      |
| Programmed Page             | 4<br>8        |      |      | 1    | 0    |      |      |      |      |
| Interleave Program          | Not Support   |      | 0    |      |      |      |      |      |      |
| Between multiple chips      | Support       |      | 1    |      |      |      |      |      |      |
| Cache Program               | Not Support   | 0    |      |      |      |      |      |      |      |
| Cache Program               | Support       | 1    |      |      |      |      |      |      |      |

Deutron Electronics Corp.

Publication Date: May. 2012
Revision: 0.2 26/94

# 4<sup>th</sup> ID Data

|                       | Description | 1/07 | 1/06 | 1/05 | I/O4 | I/O3 | I/O2 | I/O1 | I/O0 |
|-----------------------|-------------|------|------|------|------|------|------|------|------|
|                       | 1KB         |      |      |      |      |      |      | 0    | 0    |
| Page Size             | 2KB         |      |      |      |      |      |      | 0    | 1    |
| (w/o redundant area)  | 4KB         |      |      |      |      |      |      | 1    | 0    |
|                       | 8KB         |      |      |      |      |      |      | 1    | 1    |
| Redundant Area Size   | 8           |      |      |      |      |      | 0    |      |      |
| (byte/512byte)        | 16          |      |      |      |      |      | 1    |      |      |
|                       | 64KB        |      |      | 0    | 0    |      |      |      |      |
| Block Size            | 128KB       |      |      | 0    | 1    |      |      |      |      |
| (w/o redundant area)  | 256KB       |      |      | 1    | 0    |      |      |      |      |
|                       | 512KB       |      |      | 1    | 1    |      |      |      |      |
| Organization          | x8          |      | 0    |      |      |      |      |      |      |
| Organization          | x16         |      | 1    |      |      |      |      |      |      |
| Serial Access Minimum | 45ns        | 0    |      |      |      | 0    |      |      |      |
|                       | Reserved    | 0    |      |      |      | 1    |      |      |      |
| Conar, tocoso Minimum | Reserved    | 1    |      |      |      | 0    |      |      |      |
|                       | Reserved    | 1    |      |      |      | 1    |      |      |      |

# 5<sup>th</sup> ID Data

|                      | Description       | 1/07 | I/O6 | I/O5 | I/O4 | I/O3 | I/O2            | I/O1 | I/O0 |
|----------------------|-------------------|------|------|------|------|------|-----------------|------|------|
|                      | 1bit ECC/512Bytes |      |      |      |      |      |                 | 0    | 0    |
| ECC Level            | 2bit ECC/512Bytes |      |      |      |      |      |                 | 0    | 1    |
| ECC Level            | 4bit ECC/512Bytes |      |      |      |      |      |                 | 1    | 0    |
|                      | Reserved          |      |      |      |      |      | $\Delta \Delta$ | 1    | 1    |
|                      | 1                 |      |      |      |      | 0    | 0               |      |      |
| Plane Number         | 2                 |      |      |      |      | 0    | 1               |      |      |
| Tidile Nulliber      | 4                 |      |      |      |      | 1    | 0               |      |      |
|                      | 8                 |      |      |      |      | 1    | 1               |      |      |
|                      | 64Mb              |      | 0    | 0    | 0    |      |                 |      |      |
|                      | 128Mb             |      | 0    | 0    | 1    |      |                 |      |      |
|                      | 256Mb             |      | 0    | 1    | 0    |      |                 |      |      |
| Plane Size           | 512Mb             |      | 0    | 1    | 1    |      |                 |      |      |
| (w/o redundant area) | 1Gb               |      | 1    | 0    | 0    |      |                 |      |      |
|                      | 2Gb               |      | 1    | 0    | 1    |      |                 |      |      |
|                      | 4Gb               |      | 1    | 1    | 0    |      |                 |      |      |
|                      | 8Gb               |      | 1    | 1    | 1    |      |                 |      |      |
| Reserved             | Reserved          | 0    |      |      |      |      |                 |      |      |

Publication Date: May. 2012 Revision: 0.2 27/94

# **Device Operation**

#### Page Read

Upon initial device power up, the device defaults to Read mode. This operation is also initiated by writing 00h command, four-cycle address, and 30h command. After initial power up, the 00h command can be skipped because it has been latched in the command register. The 1,056 words of data on a page are transferred to cache registers via data registers within 25us (t<sub>R</sub>). Host controller can detect the completion of this data transfer by checking the R/B output. Once data in the selected page have been loaded into cache registers, each Byte can be read out in 45ns cycle time by continuously pulsing RE. The repetitive high-to-low transitions of RE clock signal make the device output data starting from the designated column address to the last column address.

The device can output data at a random column address instead of sequential column address by using the Random Data Output command. Random Data Output command can be executed multiple times in a page.

After power up, device is in read mode so 00h command cycle is not necessary to start a read operation.

A page read sequence is illustrated in under figure, where column address, page address are placed in between commands 00h and 30h. After t<sub>R</sub> read time, the R/B de-asserts to ready state. Read Status command (70h) can be issued right after 30h. Host controller can toggle RE to access data starting with the designated column address and their successive bytes.

#### **Read Operation**



Publication Date: May. 2012 Revision: 0.2

28/94

# Random Data Output In a Page



Publication Date: May. 2012 Revision: 0.2 29/94

# **Page Program**

The device is programmed based on the unit of a page, and consecutive partial page programming on one page without intervening erase operation is strictly prohibited. Addressing of page program operations within a block should be in sequential order. A complete page program cycle consists of a serial data input cycle in which up to 1,056 words of data can be loaded into data register via cache register, followed by a programming period during which the loaded data are programmed into the designated memory cells.

The serial data input cycle begins with the Serial Data Input command (80h), followed by a four-cycle address input and then serial data loading. The bytes not to be programmed on the page do not need to be loaded. The column address for the next data can be changed to the address follows Random Data Input command (85h). Random Data Input command may be repeated multiple times in a page. The Page Program Confirm command (10h) starts the programming process. Writing 10h alone without entering data will not initiate the programming process. The internal write engine automatically executes the corresponding algorithm and controls timing for programming and verification, thereby freeing the host controller for other tasks. Once the program process starts, the host controller can detect the completion of a program cycle by monitoring the R/B output or reading the Status bit (I/O6) using the Read Status command. Only Read Status and Reset commands are valid during programming. When the Page Program operation is completed, the host controller can check the Status bit (I/O0) to see if the Page Program operation is successfully done. The command register remains the Read Status mode unless another valid command is written to it.

A page program sequence is illustrated in under figure, where column address, page address, and data input are placed in between 80h and 10h. After t<sub>PROG</sub> program time, the R/B de-asserts to ready state. Read Status command (70h) can be issued right after 10h.

#### **Program & Read Status Operation**



# Random Data Input In a Page



Publication Date: May. 2012

**Deutron Electronics Corp.** Revision: 0.2 30/94

# **Cache Program**

Cache Program is an extension of Page Program, which is executed with 1,056-word data registers, and is available only within a block. Since the device has 1 page of cache memory, serial data input may be executed while data stored in data register are programmed into memory cell.

After writing the first set of data up to 1,056 words into the selected cache registers, Cache Program command (15h) instead of actual Page Program (10h) is inputted to make cache registers free and to start internal program operation. To transfer data from cache registers to data registers, the device remains in Busy state for a short period of time ( $t_{CBSY}$ ) and has its cache registers ready for the next data-input while the internal programming gets started with the data loaded into data registers. Read Status command (70h) may be issued to find out when cache registers become ready by polling the Cache-Busy status bit (I/O6). Pass/fail status of only the previous page is available upon the return to Ready state. When the next set of data is inputted with the Cache Program command,  $t_{CBSY}$  is affected by the progress of pending internal programming. The programming of the cache registers is initiated only when the pending program cycle is finished and the data registers are available for the transfer of data from cache registers. The status bit (I/O5) for internal Ready/Busy may be polled to identity the completion of internal programming. If the system monitors the progress of programming only with R/B, the last page of the target programming sequence must be programmed with actual Page Program command (10h).

#### Cache Program (available only within a block)



#### Note:

- 1. Since programming the last page does not employ caching, the program time has to be that of Page Program. However, if the previous program cycle with the cache data has not finished, the actual program cycle of the last page is initiated only after completion of the previous cycle, which can be expressed as the following formula.
- t<sub>PROG</sub> = Program time for the last page + Program time for the (last-1)th page (Program command cycle time + Last page data loading time)

Publication Date: May. 2012 Revision: 0.2 31/94

# **Copy-Back Program**

Copy-Back Program is designed to efficiently copy data stored in memory cells without time-consuming data reloading when there is no bit error detected in the stored data. The benefit is particularly obvious when a portion of a block is updated and the rest of the block needs to be copied to a newly assigned empty block. Copy-Back operation is a sequential execution of Read for Copy-Back and of Copy-Back Program with Destination address. A Read for Copy-Back operation with "35h" command and the Source address moves the whole 1,056-word data into the internal buffer. The host controller can detect bit errors by sequentially reading the data output. Copy-Back Program is initiated by issuing Page-Copy Data-Input command (85h) with Destination address. If data modification is necessary to correct bit errors and to avoid error propagation, data can be reloaded after the Destination address. Data modification can be repeated multiple times as shown in under figure. Actual programming operation begins when Program Confirm command (10h) is issued. Once the program process starts, the Read Status command (70h) may be entered to read the status

register. The host controller can detect the completion of a program cycle by monitoring the  $R/\overline{B}$  output, or the Status bit (I/O6) of the Status Register. When the Copy-Back Program is complete, the Status Bit (I/O0) may be checked. The command register remains Read Status mode until another valid command is written to it.

#### **Page Copy-Back Program Operation**



# Page Copy-Back Program Operation with Random Data Input





Publication Date: May. 2012 Revision: 0.2 32/94

#### **Block Erase**

The block-based Erase operation is initiated by an Erase Setup command (60h), followed by a two-cycle row address, in which only Plane address and Block address are valid while Page address is ignored. The Erase Confirm command (D0h) following the row address starts the internal erasing process. The two-step command sequence is designed to prevent memory content from being inadvertently changed by external noise. At the rising edge of  $\overline{WE}$  after the Erase Confirm command input, the internal control logic handles erase and erase-verify. When the erase operation is completed, the host controller can check Status bit (I/O0) to see if the erase operation is successfully done. The under figure illustrates a block erase sequence, and the address input (the first page address of the selected block) is placed in between commands 60h and D0h. After  $t_{BERASE}$  erase time, the  $R/\overline{B}$  de-asserts to ready state. Read Status command (70h) can be issued right after D0h to check the execution status of erase operation.

# **Block Erase Operation**



#### **Read Status**

A status register on the device is used to check whether program or erase operation is completed and whether the operation is completed successfully. After writing 70h command to the command register, a read cycle outputs the content of the status register to I/O pins on the falling edge of  $\overline{CE}$  or  $\overline{RE}$ , whichever occurs last. These two commands allow the system to poll the progress of each device in multiple memory connections even when R/B pins are common-wired.  $\overline{RE}$  or  $\overline{CE}$  does not need to toggle for status change.

The command register remains in Read Status mode unless other commands are issued to it. Therefore, if the status register is read during a random read cycle, a read command (00h) is needed to start read cycles.

# Status Register Definition for 70h Command

| I/O  | Page Program  | Block Erase   | Read          | Cache Read           | Definition                       |
|------|---------------|---------------|---------------|----------------------|----------------------------------|
| 1/00 | Pass / Fail   | Pass / Fail   | NA            | NA                   | Pass: 0<br>Fail: 1               |
| I/O1 | NA            | NA            | NA            | NA                   | Don't cared                      |
| I/O2 | NA            | NA            | NA            | NA                   | Don't cared                      |
| I/O3 | NA            | NA            | NA            | NA                   | Don't cared                      |
| I/O4 | NA            | NA            | NA            | NA                   | Don't cared                      |
| I/O5 | NA            | NA            | NA            | True Ready /<br>Busy | Busy: 0<br>Ready: 1              |
| I/O6 | Ready / Busy  | Ready / Busy  | Ready / Busy  | Ready / Busy         | Busy: 0<br>Ready: 1              |
| 1/07 | Write Protect | Write Protect | Write Protect | Write Protect        | Protected: 0<br>Not Protected: 1 |

Publication Date: May. 2012 Revision: 0.2 33/94

#### Read ID

The device contains a product identification mode, initiated by writing 90h to the command register, followed by an address input of 00h. Four read cycles sequentially output the manufacturer code (C8h), and the device code and 3rd, 4th cycle ID respectively. The command register remains in Read ID mode until further commands are issued to it.

### **Read ID Operation**



#### **ID Definition Table**

| 1 <sup>st</sup> Cycle<br>(Maker Code) | 2 <sup>nd</sup> Cycle<br>(Device Code) | 3 <sup>rd</sup> Cycle | 4 <sup>th</sup> Cycle | 5 <sup>th</sup> Cycle |
|---------------------------------------|----------------------------------------|-----------------------|-----------------------|-----------------------|
| C8h                                   | B1h                                    | 80h                   | 55h                   | 40h                   |



#### Reset

The device offers a reset feature, executed by writing FFh to the command register. When the device is in Busy state during random read, program or erase mode, the reset operation will abort these operations. The contents of memory cells being altered are no longer valid, as the data will be partially programmed or erased. The command register is cleared to wait for the next command, and the Status Register is cleared to value C0h when  $\overline{\text{WP}}$  is high. If the device is already in reset state a new reset command will be accepted by the command register. The R/ $\overline{\text{B}}$  pin changes to low for  $t_{\text{RST}}$  after the Reset command is written. Refer to the figure below.

# **Reset Operation**



#### **Device Status Table**

|                | After Power-up         | After Reset              |
|----------------|------------------------|--------------------------|
| Operation Mode | 00h Command is latched | Waiting for next command |

Deutron Electronics Corp.

Publication Date: May. 2012
Revision: 0.2 34/94

#### **Cache Read**

Cache Read is an extension of Page Read, and is available only within a block. The normal Page Read command (00h-30h) is always issued before invoking Cache Read. After issuing the Cache Read command (31h), read data of the designated page (page N) are transferred from data registers to cache registers in a short time period of t<sub>DCBSYR</sub>, and then data of the next page (page N+1) is transferred to data registers while the data in the cache registers are being read out. Host controller can retrieve continuous data and achieve fast read performance by iterating Cache Read operation. The Read Start for Last Page Cache Read command (3Fh) is used to complete data transfer from memory cells to data registers.

# **Read Operation with Cache Read**



Publication Date: May. 2012 Revision: 0.2 35/94

### Ready / Busy

The device has a  $R/\overline{B}$  output that provides a hardware method of indicating the completion of a page program, erase and random read completion. The  $R/\overline{B}$  pin is normally high but transition to low after program or erase command is written to the command register or random read is started after address loading. It returns to high when the internal controller has finished the operation. The pin is an open-drain driver thereby allowing two or more  $R/\overline{B}$  outputs to be Or-tied. Because pull-up resistor value is related to tr  $(R/\overline{B})$  and current drain during busy (ibusy), an appropriate value can be obtained with the following reference chart. Its value can be determined by the following guidance.

### Ready/Busy Pin Electrical Specifications



Rp value guidence

$$Rp (min) = \frac{Vcc (Max.) - Vol (Max.)}{Iol + \Sigma Il} = \frac{1.85 \text{ V}}{3 \text{ mA} + \Sigma Il}$$

where IL is the sum of the iput currents of all devices tied to the  $R/\overline{B}^-$  pin. Rp(max) is determined by maximum permissible limit of tr

Publication Date: May. 2012 Revision: 0.2 36/94

#### **Data Protection & Power Up Sequence**

The timing sequence shown in the figure below is necessary for the power-on/off sequence.

The device internal initialization starts after the power supply reaches an appropriate level in the power on sequence. During the initialization the device  $R/\bar{B}$  signal indicates the Busy state as shown in the figure below. In this time period, the acceptable commands are 70h.

The WP signal is useful for protecting against data corruption at power on/off.

#### **AC Waveforms for Power Transition**



# **Write Protect Operation**

Enabling WP during erase and program busy is prohibited. The erase and program operations are enabled and disabled as follows:

#### **Enable Programming**



NOTE: WP keeps "High" until programming finish.

**Deutron Electronics Corp.**Publication Date: May. 2012

Revision: 0.2 37/94

# **Disable Programming**



# **Enable Erasing**



NOTE: WP keeps "High" until erasing finish.

# **Disable Erasing**



Publication Date: May. 2012 Revision: 0.2 38/94

#### **One-Time Programmable (OTP) Operations**

This flash device offers one-time programmable memory area. Thirty full pages of OTP data are available on the device, and the entire range is quaranteed to be good. The OTP area is accessible only through OTP commands.

The OTP area leaves the factory in an unwritten state. The OTP area cannot be erased, whether it is protected or not. Protecting the OTP area prevents further programming of that area.

The OTP area is only accessible while in OTP operation mode. To set the device to OTP operation mode, issue the Set Feature (EFh-90h-01h) command. When the device is in OTP operation mode, subsequent Read and/or Page Program are applied to the OTP area. When you want to come back to normal operation, you need to use EFh-90h-00h for OTP mode release. Otherwise, device will stay in OTP mode.

To program an OTP page, issue the Serial Data Input (80h) command followed by 4 address cycles. The first two address cycles are column address. For the third cycle, select a page in the range of 00h through 1Dh. The fourth cycle is fixed at 00h. Next, up to 1,056 words of data can be loaded into data register. The bytes other than those to be programmed do not need to be loaded. This device supports Random Data Input (85h) command, which can be operated multiple times in a page. The column address for the next data to be entered may be changed to the address follows the Random Data Input command. The Page Program confirm (10h) command initiates the programming process. The internal control logic automatically executes the programming algorithm, timing and verification. Please note that no partial-page program is allowed in the OTP area. In addition, the OTP pages must be programmed in the ascending order. A programmed OTP page will be automatically protected.

Similarly, to read data from an OTP page, set the device to OTP operation mode and then issue the Read (00h-30h) command. The device may output random data (not in sequential order) in a page by writing Random Data Output (05h-E0h) command, which can be operated multiple times in a page. The column address for the next data to be output may be changed to the address follows the Random Data Output command.

All pages in the OTP area will be protected simultaneously by issuing the Set Feature (EFh-90h-03h) command to set the device to OTP protection mode. After the OTP area is protected, no page in the area is programmable and the whole area cannot be unprotected.

The Read Status (70h) command is the only valid command for reading status in OTP operation mode.

#### **OTP Modes and Commands**

|                     | Set fe          | Command     |         |
|---------------------|-----------------|-------------|---------|
| OTP Operation mode  | Read            | EFh-90h-01h | 00h-30h |
| OTP Operation mode  | Page Program    | EFh-90h-01h | 80h-10h |
| OTP Protection mode | Program Protect | EFh-90h-03h | 80h-10h |
| OTP Release mode    | Leave OTP mode  | EFh-90h-00h |         |

#### **OTP Area Details**

| Description                                                   | Value     |
|---------------------------------------------------------------|-----------|
| Number of OTP pages                                           | 30        |
| OTP page address                                              | 01h – 1Eh |
| Number of partial page programs for each page in the OTP area | 1         |

Publication Date: May. 2012 **Deutron Electronics Corp.** 

# **Mobile DDR SDRAM Memory Operation**



**Deutron Electronics Corp.** 

Publication Date: May. 2012

Revision: 0.2 40/94

#### **ELECTRICAL SPECIFICATIONS**

- All voltages are referenced to V<sub>SS</sub> (GND).
- After power-up, wait more than 200 μs and then, execute power on sequence and CBR (Auto) refresh before proper device operation is achieved.

# **Absolute Maximum Rating**

| Parameter                                      | Symbol               | Rating      | Unit |
|------------------------------------------------|----------------------|-------------|------|
| Voltage on any pin relative to V <sub>SS</sub> | $V_{T}$              | -0.5 to 2.3 | V    |
| Supply voltage relative to V <sub>SS</sub>     | $V_{DD}$ , $V_{DDQ}$ | -0.5 to 2.3 | V    |
| Short circuit output current                   | Ios                  | 50          | mA   |
| Power dissipation                              | $P_{D}$              | 1.0         | W    |
| Operating ambient temperature                  | T <sub>A</sub>       | -25 to +85  | °C   |
| Storage Temperature (plastic)                  | T <sub>STG</sub>     | -55 to +125 | °C   |

#### Caution:

Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

# **Recommended DC Operating Conditions**

Recommended operating condition unless otherwise noted, VDD/VDDQ = 1.7~1.95V

| Parameter                                 | Pins            | Symbol                             | Min.                   | Тур.                   | Max.                   | Unit | Note |
|-------------------------------------------|-----------------|------------------------------------|------------------------|------------------------|------------------------|------|------|
| Cupply voltage                            |                 | V <sub>DD</sub> / V <sub>DDQ</sub> | 1.7                    | 1.8                    | 1.95                   | V    | 1    |
| Supply voltage                            |                 | V <sub>SS</sub> / V <sub>SSQ</sub> | 0                      | 0                      | 0                      | V    |      |
| Input high voltage                        | All other input | $V_{IH}$                           | 0.8 x V <sub>DDQ</sub> | 1                      | $V_{DDQ} + 0.3$        | V    |      |
| Input low voltage                         | pins            | $V_{IL}$                           | -0.3                   | 1                      | $0.2 \times V_{DDQ}$   | V    |      |
| DC input voltage                          |                 | $V_{IN}$                           | -0.3                   | -                      | $V_{DDQ} + 0.3$        | V    |      |
| DC input differential voltage             |                 | V <sub>ID</sub> (DC)               | 0.4 x V <sub>DDQ</sub> |                        | V <sub>DDQ</sub> + 0.6 | V    | 5    |
| AC input differential voltage             | CK, CK#         | V <sub>ID</sub> (AC)               | 0.6 x V <sub>DDQ</sub> |                        | V <sub>DDQ</sub> + 0.6 | V    | 5    |
| AC input differential cross point voltage |                 | $V_{IX}$                           | 0.4 x V <sub>DDQ</sub> | 0.5 x V <sub>DDQ</sub> | 0.6 x V <sub>DDQ</sub> | V    | 6    |
| DC input high voltage                     |                 | V <sub>IHD</sub> (DC)              | 0.7 x V <sub>DDQ</sub> |                        | $V_{DDQ} + 0.3$        | V    |      |
| DC input low voltage                      | DO DM DOS       | V <sub>ILD</sub> (DC)              | -0.3                   |                        | $0.3 \times V_{DDQ}$   | V    |      |
| AC input high voltage                     | DQ, DM, DQS     | V <sub>IHD</sub> (AC)              | 0.8 x V <sub>DDQ</sub> |                        | V <sub>DDQ</sub> + 0.3 | V    |      |
| AC input low voltage                      |                 | V <sub>ILD</sub> (AC)              | -0.3                   |                        | 0.2 x V <sub>DDQ</sub> | V    |      |

#### Note:

- 1.  $V_{DDQ}$  must be equal to  $V_{DD}$ .
- 2.  $V_{IH}$  (max.) = 2.3V (pulse width  $\leq$  5ns).
- 3.  $V_{IL}$  (min.) = -0.5V (pulse width  $\leq$  5ns).
- 4. All voltage referred to V<sub>SS</sub> and V<sub>SSQ</sub> must be same potential.
- 5.  $V_{ID}$  (DC) and  $V_{ID}$  (AC) are the magnitude of the difference between the input level on CK and the input level on CK#.
- 6. The value of  $V_{IX}$  is expected to be 0.5 x  $V_{DDQ}$  and must track variations in the DC level of the same.

**Deutron Electronics Corp.**Publication Date: May. 2012

Revision: 0.2 41/94

# **DC Characteristics 1**

Recommended operating condition unless otherwise noted, VDD/VDDQ = 1.7~1.95V

| Parameter                                                | Symbol            | Max. | Unit | Test Condition                                                                                                                                                         | Note |
|----------------------------------------------------------|-------------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Operating Current (ACT-PRE)                              | IDD0              | 85   | mA   | One bank active-precharge, tRC= tRC (min), tCK = tCK (min), CKE = High, CS# = High between valid commands, address inputs are switching, data input signals are stable |      |
| Standby Current in power-down                            | I <sub>DD2P</sub> | 0.8  | mA   | All banks idle, CKE = Low, CS# = High, tcκ = tcκ (min), address & control inputs are switching, data input signals are stable                                          |      |
| Standby Current in power-down with clock stop            | IDD2PS            | 0.6  | mA   | All banks idle, CKE = Low, CS# = High, CK = Low, CK# =High, address & control inputs are switching, data input signals are stable                                      |      |
| Standby Current in non power-down                        | Idd2n             | 7    | mA   | All banks idle,  CKE = High, CS# = High, tck = tck (min),  address & control inputs are switching,  data input signals are stable                                      |      |
| Standby Current in non power-down with clock stop        | IDD2NS            | 2    | mA   | All banks idle, CKE = High, CS# = High, CK = Low, CK# = High, address & control inputs are switching, data input signals are stable                                    |      |
| Active Standby Current in power-down                     | Іддзр             | 3    | mA   | One bank active, CKE = Low, CS# = High, tck = tck (min), address & control inputs are switching, data input signals are stable                                         |      |
| Active Standby Current in power-down with clock stop     | Iddsps            | 2    | mA   | One bank active, CKE = Low, CS# = High, CK= Low, CK# =High, address & control inputs are switching, data input signals are stable                                      |      |
| Active Standby Current in non power-down                 | Іддзи             | 10   | mA   | One bank active,  CKE = High, CS# = High, tck = tck (min), address & control inputs are switching, data input signals are stable                                       |      |
| Active Standby Current in non power-down with clock stop | Iddans            | 7    | mA   | One bank active,<br>CKE = High, CS# = High, CK = Low, CK# =High,<br>address & control inputs are switching,<br>data input signals are stable                           |      |
| Operating Current<br>(Burst Mode)                        | IDD4              | 135  | mA   | One bank active, BL=4, CL=3, tck = tck (min), lout = 0 mA, continuous burst reads or writes, address inputs are switching, 50% data changing each burst                |      |
| Auto Refresh Current                                     | I <sub>DD5</sub>  | 80   | mA   | CKE = High, tck = tck (min), trfc = trfc (min), address and control inputs are switching, data input signals are stable                                                |      |
| Deep Power-down Current                                  | I <sub>DD8</sub>  | 10   | uA   | Address and control pins are disable; data input signals are stable                                                                                                    |      |

Deutron Electronics Corp.Publication Date: May. 2012Revision: 0.242/94

# Advanced Data Retention current ( VDD/VDDQ=1.70~1.95V)

| Parameter (Self Refresh Current) | Symbol           | Max. | Unit | Condition                    | Note |
|----------------------------------|------------------|------|------|------------------------------|------|
| PASR="000" (full)                |                  | 250  | uA   | 05.00 .40.00                 |      |
| PASR="001" (2BK)                 | I <sub>DD6</sub> | 220  | uA   | -25°C ~ +40°C<br>  CKE=L     |      |
| PASR="010" (1BK)                 |                  | 200  | uA   | ORE=L                        |      |
| PASR="000" (full)                |                  | 480  | uA   | 40.00 70.00                  |      |
| PASR="001" (2BK)                 | I <sub>DD6</sub> | 350  | uA   | +40°C ~+70°C<br>CKE=L        |      |
| PASR="010" (1BK)                 |                  | 280  | uA   | ORE=L                        |      |
| PASR="000" (full)                |                  | 600  | uA   | 70.00 05.00                  |      |
| PASR="001" (2BK)                 | I <sub>DD6</sub> | 400  | uA   | † +70 °C ~ +85 °C<br>− CKE=L |      |
| PASR="010" (1BK)                 |                  | 300  | uA   | ONE=L                        |      |

#### Note:

- 1. IDD specifications are tested after the device is properly initialized.
- 2. Input slew rate is specified by Test Conditions.
- 3. Definitions for I<sub>DD</sub>:

L is defined as  $V_{IN} \le 0.1 \times V_{DDQ}$ ;

H is defined as  $V_{IN} \ge 0.9 \times V_{DDQ}$ ;

STABLE is defined as inputs stable at an H or L level;

SWITCHING is defined as:

Address and command: inputs changing between H and L once per two clock cycles;

Data bus inputs: DQ changing between H and L once per clock cycle; DM and DQS are STABLE.

#### DC Characteristics 2

Recommended operating condition unless otherwise noted, VDD/VDDQ = 1.7~1.95V

| Parameter              | Symbol          | Min                  | Max                    | Unit | Pins                                        | Note |
|------------------------|-----------------|----------------------|------------------------|------|---------------------------------------------|------|
| Input leakage current  | ILI             | -2                   | 2                      | μΑ   | $0 \le V_{IN} \le V_{DDQ}$                  |      |
| Output leakage current | I <sub>LO</sub> | -1.5                 | 1.5                    | μΑ   | $0 \le V_{OUT} \le V_{DDQ}$<br>DQ = disable |      |
| Output high voltage    | V <sub>OH</sub> | $0.9 \times V_{DDQ}$ | -                      | V    | I <sub>OH</sub> = -0.1mA                    |      |
| Output low voltage     | V <sub>OL</sub> | -                    | 0.1 x V <sub>DDQ</sub> | V    | I <sub>OL</sub> = 0.1mA                     |      |

# Pin Capacitance

| Parameter                       | Pins                      | Symbol           | MIN | MAX  | Unit | Notes |
|---------------------------------|---------------------------|------------------|-----|------|------|-------|
| Innut conscitones.              | CK, CK#                   | C <sub>I1</sub>  | 1.5 | 3.5  | pF   | 1     |
| Input capacitance:              | All other input-only pins | C <sub>I2</sub>  | 1.5 | 3.0  | pF   | 1     |
| Delta lanut conscitance         | CK, CK#                   | C <sub>DI1</sub> | -   | 0.25 | pF   | 1     |
| Delta Input capacitance         | All other input-only pins | C <sub>DI2</sub> | -   | 0.5  | pF   | 1     |
| Data Input/output capacitance   | DQs, DQS, DM              | C <sub>IO</sub>  | 2.0 | 4.5  | pF   | 1, 2  |
| Delta Input/output capacitance: | DQs, DQS, DM              | C <sub>DIO</sub> | -   | 0.5  | pF   | 1     |

#### Note:

1. These parameters are measured on conditions: f = 100MHz,  $V_{OUT} = V_{DDQ}/2$ ,  $\Delta V_{OUT} = 0.2V$ ,  $T_A = +25$ °C.

2. D<sub>OUT</sub> circuits are disabled.

Deutron Electronics Corp.

Publication Date: May. 2012
Revision: 0.2 43/94

# **AC Characteristics (Reference)**

Recommended operating condition unless otherwise noted,  $V_{DD}/V_{DDQ} = 1.7 \sim 1.95 V$ ,  $T_A = -25$  to  $85^{\circ}C$ 

|                                                    |                   | 200                                     | )MHz   |                 |       |
|----------------------------------------------------|-------------------|-----------------------------------------|--------|-----------------|-------|
| Parameter                                          | Symbol            | min                                     | max    | Unit            | Notes |
| Clock cycle time                                   | t <sub>CK</sub>   | 5.0                                     |        | ns              |       |
| CK high-level width                                | t <sub>CH</sub>   | 0.45                                    | 0.55   | t <sub>CK</sub> |       |
| CK low-level width                                 | t <sub>CL</sub>   | 0.45                                    | 0.55   | t <sub>CK</sub> |       |
| CK half period                                     | t <sub>HP</sub>   | Min(t <sub>CH</sub> , t <sub>CL</sub> ) | -      | t <sub>CK</sub> |       |
| DQ output access time from CK, CK#                 | t <sub>AC</sub>   | 2.0                                     | 5.0    | ns              | 2, 8  |
| DQS-in cycle time                                  | t <sub>DSC</sub>  | 0.9                                     | 1.1    | t <sub>CK</sub> |       |
| DQS output access time from CK, CK#                | tDQSCK            | 2.0                                     | 5.0    | ns              | 2, 8  |
| DQ-out high-impedance from CK, CK#                 | t <sub>HZ</sub>   | -                                       | 5.0    | ns              | 5, 8  |
| DQ-out low-impedance from CK, CK#                  | t <sub>LZ</sub>   | 1.0                                     | -      | ns              | 6, 8  |
| DQS to DQ skew                                     | t <sub>DQSQ</sub> | -                                       | 0.4    | ns              | 3     |
| DQ/DQS output hold time from DQS                   | $t_{QH}$          | t <sub>HP</sub> - t <sub>QHS</sub>      | -      | ns              | 4     |
| Data hold skew factor                              | t <sub>QHS</sub>  | -                                       | 0.5    | ns              |       |
| DQ and DM input setup time                         | t <sub>DS</sub>   | 0.5                                     | -      | ns              | 3     |
| DQ and DM input hold time                          | t <sub>DH</sub>   | 0.5                                     | - 4    | ns              | 3     |
| DQ and DM input pulse width                        | t <sub>DIPW</sub> | 1.6                                     | 7 - /  | ns              |       |
| Read Preamble                                      | t <sub>RPRE</sub> | 0.9                                     | 1.1    | t <sub>CK</sub> |       |
| Read Postamble                                     | t <sub>RPST</sub> | 0.4                                     | 0.6    | t <sub>CK</sub> |       |
| Write preamble setup time                          | twpres            | 0                                       | -      | ns              |       |
| Write preamble                                     | t <sub>WPRE</sub> | 0.25                                    | -      | t <sub>CK</sub> |       |
| Write postamble                                    | t <sub>WPST</sub> | 0.4                                     | 0.6    | t <sub>CK</sub> | 7     |
| Write command to first DQS latching transition     | t <sub>DQSS</sub> | 0.75                                    | 1.25   | t <sub>CK</sub> |       |
| DQS falling edge to CK setup time                  | t <sub>DSS</sub>  | 0.2                                     | -      | t <sub>CK</sub> |       |
| DQS falling edge hold time from CK                 | t <sub>DSH</sub>  | 0.2                                     | -      | t <sub>CK</sub> |       |
| DQS input high pulse width                         | t <sub>DQSH</sub> | 0.4                                     | -      | t <sub>CK</sub> |       |
| DQS input low pulse width                          | t <sub>DQSL</sub> | 0.4                                     | -      | t <sub>CK</sub> |       |
| Address and control input setup time               | t <sub>IS</sub>   | 0.9                                     | -      | ns              | 3     |
| Address and control input hold time                | t <sub>IH</sub>   | 0.9                                     | -      | ns              | 3     |
| Address and control input pulse width              | t <sub>IPW</sub>  | 2.3                                     | -      | ns              | 3     |
| Mode register set command cycle time               | t <sub>MRD</sub>  | 2                                       | -      | t <sub>CK</sub> |       |
| Active to precharge command period                 | t <sub>RAS</sub>  | 40                                      | 120000 | ns              |       |
| Active to Active/Auto-refresh command period       | t <sub>RC</sub>   | 55                                      | -      | ns              |       |
| Auto-refresh to Active/Auto-refresh command period | t <sub>RFC</sub>  | 96                                      | -      | ns              |       |
| Active to Read/Write delay                         | t <sub>RCD</sub>  | 15                                      | -      | ns              |       |

Publication Date: May. 2012 Revision: 0.2 44/94 44/94

**Deutron Electronics Corp.** 

| Parameter                                                       | Comple ed         | 200    | MHz | Unit            | Notes |
|-----------------------------------------------------------------|-------------------|--------|-----|-----------------|-------|
| Parameter                                                       | Symbol            | min    | max | Unit            | Notes |
| Precharge to Active command period                              | t <sub>RP</sub>   | 15     | -   | ns              |       |
| Column address to column address delay                          | t <sub>CCD</sub>  | 1      | -   | t <sub>CK</sub> |       |
| Active to Active command period                                 | t <sub>RRD</sub>  | 10     | -   | ns              |       |
| Write recovery time                                             | t <sub>WR</sub>   | 15     | -   | ns              |       |
| Autoprecharge write recovery and precharge time                 | t <sub>DAL</sub>  | -      | -   |                 | 9     |
| Self-Refresh exit period                                        | t <sub>SREX</sub> | 120    | -   | ns              |       |
| Power-down entry                                                | t <sub>PDEN</sub> | 2      | -   | t <sub>CK</sub> |       |
| Power-down exit to command input                                | t <sub>PDEX</sub> | 1      | -   | t <sub>CK</sub> |       |
| Internal Write to Read command delay                            | t <sub>WTR</sub>  | 2      | -   | t <sub>CK</sub> |       |
| Refresh period                                                  | t <sub>REF</sub>  | -      | 64  | ms              |       |
| Average periodic refresh interval                               | t <sub>REFI</sub> | -      | 7.8 | us              |       |
| CKE minimum pulse width                                         | t <sub>CKE</sub>  | 2      | -   | t <sub>CK</sub> |       |
| Write to pre-charge command delay (same bank)                   | $t_{WPD}$         | 4+BL/2 | -   | t <sub>CK</sub> |       |
| Read to pre-charge command delay (same bank)                    | t <sub>RPD</sub>  | BL/2   | -   | t <sub>CK</sub> |       |
| Write to read command delay (to input all data)                 | t <sub>WRD</sub>  | 3+BL/2 | -   | t <sub>CK</sub> |       |
| Burst stop command to write command delay (CL=3)                | t <sub>BSTW</sub> | 3      | -   | t <sub>CK</sub> |       |
| Burst stop command to DQ high-Z (CL=3)                          | t <sub>BSTZ</sub> | 3      | - / | t <sub>CK</sub> |       |
| Read command to write command delay (to output all data) (CL=3) | t <sub>RWD</sub>  | 3+BL/2 |     | t <sub>CK</sub> |       |
| Precharge command to high-Z (CL=3)                              | t <sub>HZP</sub>  | 3      | -   | t <sub>CK</sub> |       |
| Mode register set command cycle time                            | t <sub>MRD</sub>  | 2      | -   | t <sub>CK</sub> |       |

#### Note:

- 1. On all AC measurements, we assume the test conditions shown in "Test conditions" and full driver strength is assumed for the output load, that is both A6 and A5 of EMRS is set to be "L".
- 2. This parameter defines the signal transition delay from the cross point of CK and CK#. The signal transition is defined to occur when the signal level crossing  $V_{DDQ}/2$ .
- 3. The timing reference level is V<sub>DDO</sub>/2.
- 4. Output valid window is defined to be the period between two successive transition of data out signals. The signal transition is defined to occur when the signal level crossing V<sub>DDQ</sub>/2.
- t<sub>HZ</sub> is defined as D<sub>OUT</sub> transition delay from low-Z to high-Z at the end of read burst operation. The timing reference is cross point of CK and CK#. This parameter is not referred to a specific D<sub>OUT</sub> voltage level, but specify when the device output stops driving.
- 6. t<sub>LZ</sub> is defined as D<sub>OUT</sub> transition delay from high-Z to low-Z at the beginning of read operation. This parameter is not referred to a specific D<sub>OUT</sub> voltage level, but specify when the device output begins driving.
- 7. The transition from low-Z to high-Z is defined to occur when the device output stops driving. A specific reference voltage to judge this transition is not given.
- 8.  $t_{AC}$ ,  $t_{DQSCK}$ ,  $t_{HZ}$  and  $t_{LZ}$  are specified with 15pF bus loading condition.
- 9. Minimum 3 clocks of  $t_{DAL}$  (=  $t_{WR}$  +  $t_{RP}$ ) is required because it need minimum 2 clocks for  $t_{WR}$  and minimum 1 clock for  $t_{RP}$ .  $t_{DAL}$  = ( $t_{WR}/t_{CK}$ ) + ( $t_{RP}/t_{CK}$ ): for each of the terms above, if not already an integer, round to the next higher integer.

**Deutron Electronics Corp.**Publication Date: May. 2012

Revision: 0.2 45/94

# **Test Conditions**

| Parameter                                                 | Symbol               | Value                             | Unit  | Note |
|-----------------------------------------------------------|----------------------|-----------------------------------|-------|------|
| Input high voltage                                        | V <sub>IH</sub> (AC) | 0.8 x V <sub>DDQ</sub>            | V     | 1    |
| Input low voltage                                         | V <sub>IL</sub> (AC) | 0.2 x V <sub>DDQ</sub>            | V     | 1    |
| Input differential voltage, CK and CK# inputs             | V <sub>ID</sub> (AC) | 1.4                               | V     | 1    |
| Input differential cross point voltage, CK and CK# inputs | V <sub>IX</sub> (AC) | $V_{DDQ}/2$ with $V_{DD}=V_{DDQ}$ | V     |      |
| Input signal skew rate                                    | SLEW                 | 1                                 | V/ ns | 1    |
| Output load                                               | CL                   | 15                                | pF    |      |

#### Note:

1.  $V_{DD}=V_{DDQ}$ .



Test Condition (Wave form and Timing Reference)



**Output Load** 

Publication Date: May. 2012 Revision: 0.2 46/94

# **Block Diagram**



Publication Date: May. 2012 47/94

**Deutron Electronics Corp.** Revision: 0.2

#### PIN FUNCTION

#### CK, CK# (input pins)

The CK and the CK# are the master clock inputs. All inputs except DMs, DQSs and DQs are referred to the cross point of the CK rising edge and the CK# falling edge. When a read operation, DQSs and DQs are referred to the cross point of the CK and the CK#. When a write operation, DMs and DQs are referred to the cross point of the DQS and the V<sub>DDQ</sub>/2 level. DQSs for write operation are referred to the cross point of the CK and the CK#. The other input signals are referred at CK rising edge.

#### CS# (input pins)

When CS# is low, commands and data can be input. When CS# is high, all inputs are ignored. However, internal operations (bank active, burst operations, etc.) are held.

#### RAS#, CAS#, and WE# (input pins)

These pins define operating commands (read, write, etc.) depending on the combinations of their voltage levels. See "Command operation".

#### A0 to A12 (input pins)

Row address (AX0 to AX12) is determined by the A0 to the A12 level at the cross point of the CK rising edge and the CK# falling edge in a bank active command cycle. Column address is loaded at the cross point of the CK rising edge and the CK# falling edge in a read or a write command cycle (See "Address Pins Table"). This column address becomes the starting address of a burst operation

#### Address Pins Table

| Page size | Organization | Row address | Column address |
|-----------|--------------|-------------|----------------|
| 2KB       | x 16 bits    | AX0 to AX12 | AY0 to AY9     |

#### A10 (AP) (input pin)

A10 defines the precharge mode when a precharge command, a read command or a write command is issued. If A10 = high when a precharge command is issued, all banks are precharged. If A10 = low when a precharge command is issued, only the bank that is selected by BA1/BA0 is precharged. If A10 = high when read or write command, auto precharge function is enabled.

#### BA0 and BA1 (input pins)

BA0 and BA1 are bank select signals (BA). The memory array is divided into bank 0, bank 1, bank 2 and bank 3. (See Bank Select Signal Table)

#### **Bank Select Signal Table**

|        | BA0 | BA1 |
|--------|-----|-----|
| Bank 0 | L   | L   |
| Bank 1 | Н   | L   |
| Bank 2 | L   | Н   |
| Bank 3 | Н   | Н   |

Remark: H: VIH and L:VIL

# **CKE** (input pin)

CKE controls power-down mode, self-refresh function and deep power-down function with other command inputs. The CKE level must be kept for 2 clocks at least, that is, if CKE changes at the cross point of the CK rising edge and the CK# falling edge with proper setup time  $t_{IS}$ , by the next CK rising edge CKE level must be kept with proper hold time  $t_{IH}$ .

#### DQ0 to DQ15 (input/Output pins)

Data are input to and output from these pins.

**Deutron Electronics Corp.**Publication Date: May. 2012

Revision: 0.2 48/94

#### **UDQS** and **LDQS** (input and output pins)

DQS provides the read data strobes (as output) and the write data strobes (as input). Each DQS pin corresponds to eight DQ pins, respectively (See DQS and DM Correspondence Table).

#### **UDM and LDM (input pins)**

DM is the reference signals of the data input mask function. DM is sampled at the cross point of DQS and  $V_{DDQ}/2$ . When DM = high, the data input at the same timing are masked while the internal burst counter will be counting up. Each DM pin corresponds to eight DQ pins, respectively (See DQS and DM Correspondence Table).

#### **DQS and DM Correspondence Table**

| Organization | DQS  | Data mask | DQs         |
|--------------|------|-----------|-------------|
| X16 bits     | LDQS | LDM       | DQ0 to DQ7  |
| A 16 Dits    | UDQS | UDM       | DQ8 to DQ15 |

### $V_{DD}$ , $V_{SS}$ , $V_{DDQ}$ and $V_{SSQ}$ (power supply)

 $V_{DD}$  and  $V_{SS}$  are power supply pins for internal circuits.  $V_{DDQ}$  and  $V_{SSQ}$  are power supply pins for the output buffers.  $V_{DD}$  must be equal to  $V_{DDQ}$ .



**Deutron Electronics Corp.**Publication Date: May. 2012

Revision: 0.2 49/94

#### **COMMAND OPERATIONS**

#### **Command Truth Table**

| Nama (Function)                    | Cumbal | CK  | Œ | CS# | RAS# | CAS# | WE#   | BA1 | BA0 | AP | ADDR |
|------------------------------------|--------|-----|---|-----|------|------|-------|-----|-----|----|------|
| Name (Function)                    | Symbol | n-1 | n | US# | KAS# | CAS# | VV ⊏# | DAI | DAU | AP | ADDK |
| Ignore command                     | DESL   | Н   | Н | Н   | X    | Х    | Χ     | Χ   | Х   | Χ  | Х    |
| No operation                       | NOP    | Н   | Н | L   | Н    | Н    | Н     | Х   | Х   | Х  | Х    |
| Burst stop command                 | BST    | Н   | Н | L   | Н    | Н    | L     | Х   | Χ   | Χ  | Х    |
| Column address and read command    | READ   | Н   | Н | L   | Н    | L    | Н     | ٧   | V   | L  | V    |
| Read with auto precharge           | READA  | Н   | Н | L   | Н    | L    | Н     | V   | V   | Н  | V    |
| Column address and write command   | WRIT   | Н   | Н | L   | Н    | L    | L     | V   | V   | L  | V    |
| Write with auto precharge          | WRITA  | Н   | Н | L   | Н    | L    | L     | V   | V   | Н  | V    |
| Row address strobe and bank active | ACT    | Н   | Н | L   | L    | Н    | Н     | V   | V   | ٧  | V    |
| Precharge selected bank            | PRE    | Н   | Н | L   | L    | Н    | L     | V   | V   | L  | Х    |
| Precharge all banks                | PALL   | Н   | Н | L   | L    | Н    | L     | Х   | Х   | Н  | Х    |
| Defreeb                            | REF    | Н   | Н | L   | L    | L    | Н     | Х   | Х   | Х  | Х    |
| Refresh                            | SELF   | Н   | L | L   | L    | L    | Н     | Х   | Χ   | X  | Х    |
| Made register set                  | MRS    | Н   | Н | L   |      | L    | L     | /L  | L   | L  | V    |
| Mode register set                  | EMRS   | H   | Н | L   | , L  | L    | L     | Н   | L   | L  | V    |

Remark: H: V<sub>IH</sub>, L: V<sub>IL</sub>, X: Don't care, and V: Valid address input

#### Notes:

1. The CKE level must be kept for 1 CK cycle at least.

### Ignore command [DESL]

When CS# is high at the cross point of the CK rising edge and the CK# falling edge, all input signals are neglected and internal state is held.

#### No operation [NOP]

As long as this command is input at the cross point of the CK rising edge and the CK# falling edge, address and data input are neglected and internal state is held.

#### **Burst stop command [BST]**

This command stops a current burst operation.

#### Column address strobe and read command [READ]

This command starts a read operation. The start address of the burst read is determined by the column address (See "Address Pins Table" in Pin Function) and the bank select address. After the completion of the read operation, all output buffers become high-Z.

### Read with auto precharge [READA]

This command starts a read operation. After completion of the read operation, precharge is automatically executed.

**Deutron Electronics Corp.**Publication Date: May. 2012

Revision: 0.2 50/94

#### Column address strobe and write command [WRIT]

This command starts a write operation. The start address of the burst write is determined by the column address (See "Address Pins Table" in Pin Function) and the bank select address.

#### Write with auto precharge [WRITA]

This command starts a write operation. After completion of the write operation, precharge is automatically executed.

#### Row address strobe and bank activate [ACT]

This command activates the bank that is selected by BA0 and BA1 (See Bank Select Signal Table) and determines the row address (Address Pins Table in "Pin Function").

#### Precharge selected bank [PRE]

This command starts precharge operation for the bank selected by BA0 and BA1. (See Bank Select Signal Table)

#### Precharge all banks [PALL]

This command starts a precharge operation for all banks.

#### Refresh [REF/SELF]

This command starts a refresh operation. There are two types of refresh operation, one is auto-refresh, and another is self-refresh. For details, refer to the CKE truth table section.

#### Mode register set/Extended mode register set [MRS/EMRS]

The DDR Mobile RAM has the two mode registers, the mode register and the extended mode register, to define how it works. The both mode registers are set through the address pins in the mode register set cycle. For details, refer to "Mode register and extended mode register set".

Publication Date: May. 2012 Revision: 0.2 51/94

# **Function Truth Table**

The following tables show the operations that are performed when each command is issued in each state of the DDR Mobile RAM.

| Current state      | CS#      | RAS#   | CAS# | WE# | Address     | Command    | Operation                                           |
|--------------------|----------|--------|------|-----|-------------|------------|-----------------------------------------------------|
|                    | Н        | Χ      | Χ    | Χ   | X           | DESL       | NOP                                                 |
|                    | L        | Н      | Н    | Н   | Х           | NOP        | NOP                                                 |
|                    | L        | Н      | Н    | L   | Х           | BST        | ILLEGAL *11                                         |
| Precharging *1     | L        | Н      | L    | Н   | BA, CA, A10 | READ/READA | ILLEGAL *11                                         |
| Precharging        | L        | Н      | L    | L   | BA, CA, A10 | WRIT/WRITA | ILLEGAL *11                                         |
|                    | L        | L      | Н    | Н   | BA, RA      | ACT        | ILLEGAL *11                                         |
|                    | L        | L      | Н    | L   | BA, A10     | PRE, PALL  | NOP                                                 |
|                    | L        | L      | L    | Х   | X           | ·          | ILLEGAL                                             |
|                    | Н        | Х      | Χ    | Х   | Х           | DESL       | NOP                                                 |
|                    | L        | Н      | Н    | Н   | Х           | NOP        | NOP                                                 |
|                    | L        | Н      | Н    | L   | Х           | BST        | NOP                                                 |
|                    | L        | Н      | L    | Н   | BA, CA, A10 | READ/READA | ILLEGAL *11                                         |
| Idle *2            | L        | Н      | L    | L   | BA, CA, A10 | WRIT/WRITA | ILLEGAL *11                                         |
|                    | Ē        | L      | H    | H   | BA, RA      | ACT        | Activating                                          |
|                    | L        | L      | H    | L   | BA, A10     | PRE, PALL  | NOP                                                 |
|                    | L        | Ī      | i    | H   | X           | REF, SELF  | Refresh/Self-refresh *12                            |
|                    | L        | i      | i    | 1   | MODE        | MRS        | Mode register set *12                               |
|                    | Н        | X      | X    | X   | X           | DESL       | NOP                                                 |
|                    | L        | Н      | Н    | Н   | X           | NOP        | NOP                                                 |
| Refresh            | Н        | H      | H    | 11  | X           | BST        | ILLEGAL                                             |
| (auto-refresh) *3  | L'       | Н      | - 11 | X   | X           | 551        | ILLEGAL                                             |
|                    | L        | L      | X    | X   | X           |            | ILLEGAL                                             |
|                    | H        | X      | X    | X   | X           | DESL       | NOP                                                 |
|                    |          | A<br>H | H    | H   |             |            | NOP NOP                                             |
|                    |          |        |      |     | X           | NOP        |                                                     |
|                    | _L       | Н      | Н    | L   | X           | BST        | ILLEGAL *11                                         |
| Activating *4      | L        | Н      | -    | Н   | BA, CA, A10 | READ/READA | ILLEGAL *11                                         |
| · ·                |          | Н      | L    | _ L | BA, CA, A10 | WRIT/WRITA | ILLEGAL *11                                         |
|                    | L        | L      | Н    | H   | BA, RA      | ACT        | ILLEGAL *11                                         |
|                    | L L      | L      | H    | L   | BA, A10     | PRE, PALL  | ILLEGAL *11                                         |
|                    | L        | L      | L    | X   | X           | 550        | ILLEGAL                                             |
|                    | Н        | X      | Х    | X   | X           | DESL       | NOP                                                 |
|                    | L        | Н      | Н    | Н   | X           | NOP        | NOP                                                 |
|                    | L        | Н      | Н    | L   | X           | BST        | NOP                                                 |
| Active *5          | L        | Н      | L    | Н   | BA, CA, A10 | READ/READA | Start read operation                                |
| 7101170            | L        | Н      | L    | L   | BA, CA, A10 | WRIT/WRITA | Start write operation                               |
|                    | L        | L      | Н    | Н   | BA, RA      | ACT        | ILLEGAL *11                                         |
|                    | L        | L      | Н    | L   | BA, A10     | PRE, PALL  | PRECHARGE                                           |
|                    | L        | L      | L    | Χ   | X           |            | ILLEGAL                                             |
|                    | Н        | Χ      | Χ    | Χ   | X           | DESL       | NOP                                                 |
|                    | L        | Н      | Ι    | Н   | Х           | NOP        | NOP                                                 |
| Read <sup>*6</sup> | L        | Н      | Н    | L   | X           | BST        | Burst stop                                          |
|                    | L        | Н      | L    | Н   | BA, CA, A10 | READ/READA | Interrupting burst read operation to start new read |
|                    | L        | Н      | L    | L   | BA, CA, A10 | WRIT/WRITA | ILLEGAL *13                                         |
|                    | <u> </u> | L      | H    | H   | BA, RA      | ACT        | ILLEGAL *11                                         |
|                    | L        | L      | Н    | L   | BA, A10     | PRE, PALL  | Interrupting burst read operation to precharge      |
|                    |          |        |      |     |             |            |                                                     |

Deutron Electronics Corp.

Publication Date: May. 2012
Revision: 0.2 52/94

| Current state       | CS# | RAS# | CAS# | WE# | Address     | Command    | Operation                                                       |
|---------------------|-----|------|------|-----|-------------|------------|-----------------------------------------------------------------|
|                     | Н   | Х    | Χ    | Х   | X           | DESL       | NOP                                                             |
|                     | L   | Н    | Н    | Н   | Х           | NOP        | NOP                                                             |
|                     | L   | Н    | Н    | L   | Х           | BST        | ILLEGAL                                                         |
| Read with           | L   | Н    | L    | Н   | BA, CA, A10 | READ/READA | ILLEGAL                                                         |
| auto-precharge *7   | L   | Н    | L    | L   | BA, CA, A10 | WRIT/WRITA | ILLEGAL                                                         |
|                     | L   | L    | Н    | Н   | BA, RA      | ACT        | ILLEGAL *11                                                     |
|                     | L   | L    | Н    | L   | BA, A10     | PRE, PALL  | ILLEGAL *11                                                     |
|                     | L   | L    | L    | Х   | X           |            | ILLEGAL                                                         |
|                     | Н   | Х    | Х    | Х   | X           | DESL       | NOP                                                             |
|                     | L   | Н    | Н    | Н   | Х           | NOP        | NOP                                                             |
|                     | L   | Н    | Н    | L   | Х           | BST        | Burst stop                                                      |
|                     | L   | Н    | L    | Н   | BA, CA, A10 | READ/READA | Interrupting burst write operation to start read operation      |
| Write *8            | L   | Н    | L    | L   | BA, CA, A10 | WRIT/WRITA | Interrupting burst write operation to start new write operation |
|                     | L   | L    | Н    | Н   | BA, RA      | ACT        | ILLEGAL *11                                                     |
|                     | L   | L    | Н    | L   | BA, A10     | PRE, PALL  | Interrupting write operation to precharge                       |
|                     | L   | L    | L    | Х   | X           |            | ILLEGAL                                                         |
|                     | Н   | Х    | Х    | Х   | Х           | DESL       | NOP                                                             |
|                     | L   | Н    | Н    | Н   | Х           | NOP        | NOP                                                             |
|                     | L   | Н    | Н    | L   | X           | BST        | ILLEGAL                                                         |
|                     | L   | Н    | L    | Н   | BA, CA, A10 | READ/READA | Starting read operation                                         |
| Write recovering *9 | L   | Н    | L    | L   | BA, CA, A10 | WRIT/WRITA | Starting new write operation                                    |
|                     | L   | L    | Н    | Н   | BA, RA      | ACT        | ILLEGAL *11                                                     |
|                     | L   | L    | Н    | L / | BA, A10     | PRE, PALL  | ILLEGAL *11                                                     |
|                     | L   | L )  | L    | X   | X           |            | ILLEGAL                                                         |
|                     | Н   | X    | Χ    | Х   | X           | DESL       | NOP                                                             |
|                     | L   | Н    | Н    | Н   | Х           | NOP        | NOP                                                             |
|                     | L   | Н    | Н    | L   | Х           | BST        | ILLEGAL                                                         |
| Write with          | L   | Н    | L    | Н   | BA, CA, A10 | READ/READA | ILLEGAL                                                         |
| auto-precharge *10  | L   | Н    | L    | L   | BA, CA, A10 | WRIT/WRITA | ILLEGAL                                                         |
|                     | L   | L    | Н    | Н   | BA, RA      | ACT        | ILLEGAL *11                                                     |
|                     | L   | L    | Н    | L   | BA, A10     | PRE, PALL  | ILLEGAL *11                                                     |
| Dana ada Hali       | L   | L    | L    | Х   | X           |            | ILLEGAL                                                         |

Remark: H: V<sub>IH</sub>, L: V<sub>IL</sub>, and X: Don't care

- 1. The DDR Mobile RAM is in "Precharging" state for t<sub>RP</sub> after precharge command is issued.
- The DDR Mobile RAM reaches "IDLE" state t<sub>RP</sub> after precharge command is issued.
- The DDR Mobile RAM is in "Refresh" state for t<sub>RFC</sub> after auto-refresh command is issued.
- The DDR Mobile RAM is in "Activating" state for  $t_{RCD}$  after ACT command is issued.
- The DDR Mobile RAM is in "Active" state after "Activating" is completed.
- The DDR Mobile RAM is in "READ" state until burst data have been output and DQ output circuits are turned off.
- The DDR Mobile RAM is in "READ with auto precharge" from READA command until burst data has been output and DQ output
- The DDR Mobile RAM is in "WRITE" state from WRIT command to the last burst data are input.
- The DDR Mobile RAM is in "Write recovering" for t<sub>WR</sub> after the last data are input.
   The DDR Mobile RAM is in "Write with auto precharge" until t<sub>WR</sub> after the last data has been input.
- 11. This command may be issued for other banks, depending on the state of the banks.
- 12. Not bank-specific; requires that all banks are idle and no bursts are in progress.
- 13. Before executing a write command to stop the preceding burst read operation, BST command must be issued. All states and sequences not shown are reserved and/or illegal.

Publication Date: May. 2012 **Deutron Electronics Corp.** Revision: 0.2 53/94

#### **CKE Truth Table**

| Current state   | Command                       | CI  | <b>KE</b> | CS# | RAS#  | CAS# | WE#   | Address | Notes |
|-----------------|-------------------------------|-----|-----------|-----|-------|------|-------|---------|-------|
| Current state   | Command                       | n-1 | n         | C3# | IVAO# | CA3# | VV L# | Audiess | Notes |
| Idle            | Auto-refresh command (REF)    | Н   | Н         | L   | L     | L    | Н     | Χ       | 2     |
| Idle            | Self-refresh entry (SELF)     | Н   | L         | L   | L     | L    | Н     | Χ       | 2     |
| Active/Idle     | Power-down entry (PDEN)       | Н   | L         | L   | Н     | Н    | Н     | Χ       |       |
| Active/fulc     | 1 Ower-down entry (1 DEIV)    | Н   | L         | Н   | Χ     | Χ    | Χ     | X       | 2     |
| Idle            | Deep power-down entry (DPDEN) | Н   | L         | L   | Н     | Н    | L     | X       |       |
| Self-refresh    | Self-refresh exit (SELFX)     | L   | Н         | L   | Н     | Н    | Н     | X       |       |
| Och-lenesh      | Jen-renesir exit (JEEL X)     | L   | Н         | Н   | Χ     | Χ    | Χ     | Χ       |       |
| Power-down      | Power-down exit (PDEX)        | L   | Н         | L   | Н     | Н    | Н     | Χ       |       |
| r ower-down     | Tower-down exit (TDEX)        | L   | Н         | Н   | Χ     | Χ    | Χ     | X       |       |
| Deep power-down | Power-down exit (DPDEX)       | L   | Н         | Χ   | Χ     | Χ    | Χ     | Χ       |       |

#### Notes:

- 1. H: V<sub>IH</sub>. L: V<sub>IL</sub>. X: Don't care.
- All the banks must be in IDLE and no bursts in progress before executing this command.
- The CKE level must be kept for 1 clock cycle at least.

#### Auto-refresh command [REF]

This command executes auto-refresh. The bank and the ROW addresses to be refreshed are internally determined by the internal refresh controller. The output buffer becomes high-Z after auto-refresh start. Precharge has been completed automatically after the auto-refresh. The ACT or MRS command can be issued t<sub>RFC</sub> after the last auto-refresh command.

The average refresh interval is 7.8us. To allow for improved efficiency in scheduling, some flexibility in the absolute refresh interval is provided. A maximum of eight auto-refresh commands can be posted to the DDR Mobile RAM or the maximum absolute interval between any auto-refresh command and the next auto-refresh command is 8 x

#### Self-refresh entry [SELF]

This command starts self-refresh. The self-refresh operation continues as long as CKE is held low. During the self-refresh operation, all ROW addresses are repeated refreshing by the internal refresh controller. A self-refresh is terminated by a self-refresh exit command.

# Power-down mode entry [PDEN]

tpDEN (= 2 clocks) after the cycle when [PDEN] is issued, the DDR Mobile RAM enters into power-down mode. In power-down mode. power consumption is suppressed by deactivating the input initial circuit. Power-down mode continues while CKE is held low. No internal refresh operation occurs during the power-down mode.

#### Deep power-down mode entry [DPDEN]

After the command execution, deep power-down mode continues while CKE remains low. Before executing deep power-down, all banks must be precharged or in idle state.

#### Self-refresh exit [SELFX]

This command is executed to exit from self-refresh mode. t<sub>SREX</sub> after [SELFX], the device will be into idle state.

# Power-down mode exit [PDEX]

The DDR Mobile RAM can exit from power-down mode tpDEX (1 cycle min.) after the cycle when [PDEX] is issued.

#### Deep power-down mode exit [DPDEX]

As CKE goes high in the deep power-down mode, the DDR Mobile RAM exits from the deep power-down mode through deep power-down exiting sequence.

Publication Date: May. 2012 **Deutron Electronics Corp.** Revision: 0.2

54/94

# SIMPLIFIED STATE DIAGRAM



Publication Date: May. 2012 Revision: 0.2 55/94

# Operation of the DDR Mobile RAM

#### Initialization

The DDR Mobile RAM is initialized in the power-on sequence according to the following.

- 1. Provide power, the device core power (V<sub>DD</sub>) and the device I/O power (V<sub>DDQ</sub>) must be brought up simultaneously to prevent device latch-up. Although not required, it is recommended that V<sub>DD</sub> and V<sub>DDQ</sub> are from the same power source. Also assert and hold Clock Enable (CKE) to a LV-CMOS logic high level.
- 2. Once the system has established consistent device power and CKE is driven high, it is safe to apply stable clock.
- 3. There must be at least 200µs of valid clocks before any command may be given to the DRAM. During this time NOP or deselect (DESL) commands must be issued on the command bus.
- 4. Issue a precharge all command.
- 5. Provide NOPs or DESL commands for at least t<sub>RP</sub> time.
- 6. Issue an auto-refresh command followed by NOPs or DESL command for at least t<sub>RFC</sub> time. Issue the second auto-refresh command followed by NOPs or DESL command for at least t<sub>RFC</sub> time. Note as part of the initialization sequence there must be two auto-refresh commands issued. The typical flow is to issue them at Step 6, but they may also be issued between steps 10 and 11.
- 7. Using the MRS command, load the base mode register. Set the desired operating modes.
- 8. Provide NOPs or DESL commands for at least t<sub>MRD</sub> time.
- 9. Using the MRS command, program the extended mode register for the desired operating modes.
- 10. Provide NOP or DESL commands for at least t<sub>MRD</sub> time.
- 11. The DRAM has been properly initialized and is ready for any valid command.

#### Mode Register and Extended Mode Register Set

There are two mode registers, the mode register and the extended mode register so as to define the operating mode. Parameters are set to both through the A0 to the A12 and BA0 and BA1 pins by the mode register set command [MRS] or the extended mode register set command [EMRS]. The mode register and the extended mode register are set by inputting signal via the A0 to the A12 and BA0 and BA1 pins during mode register set cycles. BA0 and BA1 determine which one of the mode register or the extended mode register are set. Prior to a read or a write operation, the mode register must be set.

# Mode register

The mode register has four fields;

Reserved : A12 through A7 CAS# latency : A6 through A4

Wrap type : A3

Burst length : A2 through A0

Following mode register programming, no command can be issued before at least 2 clocks have elapsed.

#### **CAS# Latency**

CAS# latency must be set to 3

#### **Burst length**

Burst Length is the number of words that will be output or input in a read or write cycle. After a read burst is completed, the output bus will become high-Z. The burst length is programmable as 2, 4, 8 and 16.

#### Wrap type (Burst sequence)

The wrap type specifies the order in which the burst data will be addressed. This order is programmable as either "Sequential" or "Interleave". "Burst Operation" shows the addressing sequence for each burst length for each wrap type.

**Deutron Electronics Corp.**Publication Date: May. 2012

Revision: 0.2 56/94

#### Extended mode register

The extended mode register has three fields;

Reserved : A12 through A7, A4, A3

Driver Strength : A6 through A5
Partial Array Self-Refresh : A2 through A0

Following extended mode register programming, no command can be issued before at least 2 clocks have elapsed.

#### **Driver strength**

By setting specific parameter on A6 and A5, driving capability of data output drivers is selected.

#### **Auto Temperature Compensated Self-Refresh (ATCSR)**

The DDR Mobile RAM automatically changes the self-refresh cycle by on die temperature sensor. No extended mode register program is required. Manual TCSR (Temperature Compensated Self-Refresh) is not implemented.

#### **Partial Array Self-Refresh**

Memory array size to be refreshed during self-refresh operation is programmable in order to reduce power. Data outside the defined area will not be retained during self-refresh.

#### **Deep Power-Down Exit Sequence**

In order to exit from the deep power-down mode and enter into the idle mode, the following sequence is needed, which is similar to the power-on sequence.

- (1) A 200µs or longer pause must precede any command other than ignore command (DESL).
- (2) After the pause, all banks must be precharged using the precharge command (the precharge all banks command is convenient).
- (3) Once the precharge is completed and the minimum t<sub>RP</sub> is satisfied, two or more Auto-refresh must be performed.
- (4) Both the mode register and the extended mode register must be programmed. After the mode register set cycle or the extended mode register set cycle, t<sub>MRD</sub> (2 clocks minimum) pause must be satisfied.

#### Remarks:

- 1. The sequence of Auto-refresh, mode register programming and extended mode register programming above may be transposed.
- CKE must be held high.

#### **Power-Down Mode and CKE Control**

DDR Mobile RAM will be into power-down mode at the second CK rising edge after CKE to be low level with NOP or DESL command at first CK rising edge after CKE signal to be low.



#### Notes:

- 1. Valid<sup>\*1</sup> can be either Activate command or Precharge command, When Valid<sup>\*1</sup> is Activate command, power-down mode will be active power-down mode, while it will be precharge power down mode, if Valid<sup>\*1</sup> will be Precharge command.
- 2. Valid 2 can be any command as long as all of specified AC parameters are satisfied.

# **Power-Down Entry and Exit**

**Deutron Electronics Corp.**Publication Date: May. 2012

Revision: 0.2 57/94

However, if the CKE has one clock cycle high and on clock cycle low just as below, even DDR Mobile RAM will not enter power-down mode, this command flow does not hurt any data and can be done.



Note: Assume PRE and ACT command is closing and activating same bank.

#### **CKE Control**

# **Mode Register Definition**





Remark: R: Reserved

Publication Date: May. 2012 Revision: 0.2 58/94

# **Burst Operation**

The burst type (BT) and the first three bits of the column address determine the order of a data out.

| Burst Length | Starting Column Address<br>(A3, A2,A1,A0) | Burst type = Sequential<br>A3 = 0 | Burst type = Interleaved<br>A3 = 1 |
|--------------|-------------------------------------------|-----------------------------------|------------------------------------|
| 2            | 0000                                      | 0,1                               | 0,1                                |
| 2            | 0001                                      | 1,0                               | 1,0                                |
|              | 0000                                      | 0,1,2,3                           | 0,1,2,3                            |
| 4            | 0001                                      | 1,2,3,0                           | 1,0,3,2                            |
| 4            | 0010                                      | 2,3,0,1                           | 2,3,0,1                            |
|              | 0011                                      | 3,0,1,2                           | 3,2,1,0                            |
|              | 0000                                      | 0,1,2,3,4,5,6,7                   | 0,1,2,3,4,5,6,7                    |
|              | 0001                                      | 1,2,3,4,5,6,7,0                   | 1,0,3,2,5,4,7,6                    |
|              | 0010                                      | 2,3,4,5,6,7,0,1                   | 2,3,0,1,6,7,4,5                    |
|              | 0011                                      | 3,4,5,6,7,0,1,2                   | 3,2,1,0,7,6,5,4                    |
| 8            | 0100                                      | 4,5,6,7,0,1,2,3                   | 4,5,6,7,0,1,2,3                    |
|              | 0101                                      | 5,6,7,0,1,2,3,4                   | 5,4,7,6,1,0,3,2                    |
|              | 0110                                      | 6,7,0,1,2,3,4,5                   | 6,7,4,5,2,3,0,1                    |
|              | 0111                                      | 7,0,1,2,3,4,5,6                   | 7,6,5,4,3,2,1,0                    |
|              | 0000                                      | 0,1,2,3,4,5,6,7,8,9,A,B,C,D,E,F   | 0,1,2,3,4,5,6,7,8,9,A,B,C,D,E,F    |
|              | 0001                                      | 1,2,3,4,5,6,7,8,9,A,B,C,D,E,F,0   | 1,0,3,2,5,4,7,6,9,8,B,A,D,C,F,E    |
|              | 0010                                      | 2,3,4,5,6,7,8,9,A,B,C,D,E,F,0,1   | 2,3,0,1,6,7,4,5,A,B,8,9,E,F,C,D    |
|              | 0011                                      | 3,4,5,6,7,8,9,A,B,C,D,E,F,0,1,2   | 3,2,1,0,7,6,5,4,B,A,9,8,F,E,D,C    |
|              | 0100                                      | 4,5,6,7,8,9,A,B,C,D,E,F,0,1,2,3   | 4,5,6,7,0,1,2,3,C,D,E,F,8,9,A,B    |
|              | 0101                                      | 5,6,7,8,9,A,B,C,D,E,F,0,1,2,3,4   | 5,4,7,6,1,0,3,2,D,C,F,E,9,8,B,A    |
|              | 0110                                      | 6,7,8,9,A,B,C,D,E,F,0,1,2,3,4,5   | 6,7,4,5,2,3,0,1,E,F,C,D,A,B,8,9    |
| 40           | 0111                                      | 7,8,9,A,B,C,D,E,F,0,1,2,3,4,5,6   | 7,6,5,4,3,2,1,0,F,E,D,C,B,A,9,8    |
| 16           | 1000                                      | 8,9,A,B,C,D,E,F,0,1,2,3,4,5,6,7   | 8,9,A,B,C,D,E,F,0,1,2,3,4,5,6,7    |
|              | 1001                                      | 9,A,B,C,D,E,F,0,1,2,3,4,5,6,7,8   | 9,8,B,A,D,C,F,E,1,0,3,2,5,4,7,6    |
|              | 1010                                      | A,B,C,D,E,F,0,1,2,3,4,5,6,7,8,9   | A,B,8,9,E,F,C,D,2,3,0,1,6,7,4,5    |
|              | 1011                                      | B,C,D,E,F,0,1,2,3,4,5,6,7,8,9,A   | B,A,9,8,F,E,D,C,3,2,1,0,7,6,5,4    |
|              | 1100                                      | C,D,E,F,0,1,2,3,4,5,6,7,8,9,A,B   | C,D,E,F,8,9,A,B,4,5,6,7,0,1,2,3    |
|              | 1101                                      | D,E,F,0,1,2,3,4,5,6,7,8,9,A,B,C   | D,C,F,E,,9,8,B,A,5,4,7,6,1,0,3,2   |
|              | 1110                                      | E,F,0,1,2,3,4,5,6,7,8,9,A,B,C,D   | E,F,C,D,A,B,8,9,6,7,4,5,2,3,0,1    |
|              | 1111                                      | F,0,1,2,3,4,5,6,7,8,9,A,B,C,D,E   | F,E,D,C,B,A,9,8,7,6,5,4,3,2,1,0    |

Deutron Electronics Corp.Publication Date: May. 2012Revision: 0.259/94

#### **Read/Write Operations**

#### **Bank Active**

A read or a write operation begins with the bank active command [ACT]. The bank active command determines a bank address and a row address. For the bank and the row, a read or a write command can be issued t<sub>RCD</sub> after the ACT is issued.

#### **Read operation**

The burst length (BL), the /CAS latency (CL) and the burst type (BT) of the mode register are referred when a read command is issued. The burst length (BL) determines the length of a sequential output data by the read command that can be set to 2, 4, 8 or 16. The starting address of the burst read is defined by the column address, the bank select address (See "Pin Function") in the cycle when the read command is issued. The data output timing is characterized by CL and  $t_{AC}$ . The read burst start (CL-1) ×  $t_{CK}$  +  $t_{AC}$  (ns) after the clock rising edge where the read command is latched. The DDR Mobile RAM outputs the data strobe through DQS pins simultaneously with data.  $t_{RPRE}$  prior to the first rising edge of the data strobe, the DQS pins are driven low from high-Z state. This low period of DQS is referred as read preamble. The burst data are output coincidentally at both the rising and falling edge of the data strobe. The DQ pins become high-Z in the next cycle after the burst read operation completed.  $t_{RPST}$  from the last falling edge of the data strobe, the DQS pins become high-Z. This low period of DQS is referred as read postamble.



CL = 3 BL: Burst length

**Read Operation (Burst Length)** 

Publication Date: May. 2012 Revision: 0.2 60/94



Read Operation (CAS# Latency)



Deutron Electronics Corp.

Publication Date: May. 2012
Revision: 0.2 61/94

#### **Write Operation**

The burst length (BL) and the burst type (BT) of the mode register are referred when a write command is issued. The burst length (BL) determines the length of a sequential data input by the write command that can be set to 2, 4, 8 or 16. The latency from write command to data input is fixed to 1. The starting address of the burst write is defined by the column address, the bank select address (See "Pin Function") in the cycle when the write command is issued. DQS should be input as the strobe for the input-data and DM as well during burst operation. twpre prior to the first rising edge of DQS, DQS must be set to low. twpst after the last falling edge of DQS, the DQS pins can be changed to high-Z. The leading low period of DQS is referred as write preamble. The last low period of DQS is referred as write postamble.



BL: Burst length

**Write Operation** 

Publication Date: May. 2012 Revision: 0.2 62/94

#### **Burst Stop**

# Burst stop command during burst operation

The burst stop (BST) command stops the burst read and sets all output buffers to high-Z. t<sub>BSTZ</sub> (= CL) cycles after a BST command issued, all DQ and DQS pins become high-Z. The BST command is also supported for the burst write operation. No data will be written in subsequent cycles. Note that bank address is not referred when this command is executed.



**Burst Stop during a Read Operation** 

Publication Date: May. 2012 Revision: 0.2 63/94

#### **Auto Precharge**

#### Read with auto precharge

The precharge is automatically performed after completing a read operation. The precharge starts BL/2 (=  $t_{RPD}$ ) clocks after READA command input.  $t_{RAS}$  lock out mechanism for READA allows a read command with auto precharge to be issued to a bank that has been activated (opened) but has not yet satisfied the  $t_{RAS}$  (min) specification. A column command to the other active bank can be issued the next cycle after the last data output. Read with auto precharge command does not limit row commands execution for other bank.



Note: Internal auto-precharge starts at the timing indicated by "-..."

Read with auto precharge

Publication Date: May. 2012 Revision: 0.2 64/94

Deutron Electronics Corp.

#### Write with auto precharge

The precharge is automatically performed after completing a burst write operation. The precharge operation is started Write latency  $(WL) + BL/2 + t_{WR} (= t_{WPD})$  clocks after WRITA command issued.

A column command to the other banks can be issued the next cycle after the internal precharge.



#### The Concurrent Auto Precharge

The DDR Mobile RAM supports the concurrent auto precharge feature, a read with auto precharge or a write with auto precharge, can be followed by any command to the other banks, as long as that command does not interrupt the read or write data transfer, and all other related limitations apply (e.g. contention between READ data and WRITE data must be avoided.) The minimum delay from a read or write command with auto precharge, to a command to a different bank, is summarized below.

| From command | To command (different bank, non-interrupting command) | Minimum delay (Concurrent AP supported) | Units           |
|--------------|-------------------------------------------------------|-----------------------------------------|-----------------|
|              | Read or Read w/ AP                                    | BL/2                                    | t <sub>CK</sub> |
| Read w/ AP   | Write or Write w/ AP                                  | CL (round up) + (BL/2)                  | t <sub>CK</sub> |
|              | Precharge or Activate                                 | 1                                       | t <sub>CK</sub> |
|              | Read or Read w/ AP                                    | 1 + (BL/2) + t <sub>WTR</sub>           | t <sub>CK</sub> |
| Write w/ AP  | Write or Write w/ AP                                  | BL/2                                    | t <sub>CK</sub> |
|              | Precharge or Activate                                 | 1                                       | t <sub>CK</sub> |

**Deutron Electronics Corp.**Publication Date: May. 2012

Revision: 0.2 65/94

# **Command Intervals**

# A Read command to the consecutive Read command interval

Destination row of the consecutive read command

|   | Bank address | Row Address | Status | Operation                                                                                                                                                                                                                                                                                 |
|---|--------------|-------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | Same         | Same        | ACTIVE | The consecutive read can be performed after an interval of no less than 1 cycle to interrupt the preceding read operation.                                                                                                                                                                |
| 2 | Same         | Different   | -      | Precharge the bank to interrupt the preceding read operation. $t_{\text{RP}}$ after the precharge command, issue the ACT command. $t_{\text{RCD}}$ after the ACT command, the consecutive read command can be issued. See 'A read command to the consecutive precharge interval' section. |
|   |              |             | ACTIVE | The consecutive read can be performed after an interval of no less than 1 cycle to interrupt the preceding read operation.                                                                                                                                                                |
| 3 | Different    | Any         | IDLE   | Precharge the bank without interrupting the preceding read operation. $t_{\text{RP}}$ after the precharge command, issue the ACT command. $t_{\text{RCD}}$ after the ACT command, the consecutive read command can be issued.                                                             |



Read to Read command interval (same ROW address in the same bank)

Publication Date: May. 2012 Revision: 0.2 66/94



Read to Read command interval (different bank)

Publication Date: May. 2012 Revision: 0.2 67/94

#### A Write command to the consecutive Write command interval

Destination row of the consecutive write command

|   | Bank address | Row Address | Status | Operation                                                                                                                                                                                                                                                                      |
|---|--------------|-------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | Same         | Same        | ACTIVE | The consecutive write can be performed after an interval of no less than 1 cycle to interrupt the preceding write operation.                                                                                                                                                   |
| 2 | Same         | Different   | -      | Precharge the bank to interrupt the preceding write operation. $t_{RP}$ after the precharge command, issue the ACT command. $t_{RCD}$ after the ACT command, the consecutive write command can be issued. See 'A write command to the consecutive precharge interval' section. |
|   |              |             | ACTIVE | The consecutive write can be performed after an interval of no less than 1 cycle to interrupt the preceding write operation.                                                                                                                                                   |
| 3 | Different    | Any         | IDLE   | Precharge the bank without interrupting the preceding write operation. $t_{RP}$ after the precharge command, issue the ACT command. $t_{RCD}$ after the ACT command, the consecutive write command can be issued.                                                              |



Write to Write command interval (same ROW address in the same bank)

**Deutron Electronics Corp.**Publication Date: May. 2012

Revision: 0.2 68/94



Write to Write command interval (different bank)



Publication Date: May. 2012 Revision: 0.2 69/94

# A Read command to the consecutive Write command interval with the BST command

Destination row of the consecutive write command

|   | Bank address | Row Address | Status | Operation                                                                                                                                                                                                                                                                                  |
|---|--------------|-------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | Same         | Same        | ACTIVE | Issue the BST command. $t_{BSTW}$ ( $\geq t_{BSTZ}$ ) after the BST command, the consecutive write command can be issued.                                                                                                                                                                  |
| 2 | Same         | Different   | -      | Precharge the bank to interrupt the preceding read operation. $t_{\text{RP}}$ after the precharge command, issue the ACT command. $t_{\text{RCD}}$ after the ACT command, the consecutive write command can be issued. See 'A read command to the consecutive precharge interval' section. |
|   |              |             | ACTIVE | Issue the BST command. $t_{BSTW}$ ( $\geq t_{BSTZ}$ ) after the BST command, the consecutive write command can be issued.                                                                                                                                                                  |
| 3 | Different    | Any         | IDLE   | Precharge the bank independently of the preceding read operation. t <sub>RP</sub> after the precharge command, issue the ACT command. t <sub>RCD</sub> after the ACT command, the consecutive write command can be issued.                                                                 |



Read to Write command interval

Deutron Electronics Corp.Publication Date: May. 2012Revision: 0.270/94

# A Write command to the consecutive Read command interval: to complete the burst operation

Destination row of the consecutive read command

**Deutron Electronics Corp.** 

|   | Bank address | Row Address | Status | Operation                                                                                                                                                                                                                                                                     |
|---|--------------|-------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | Same         | Same        | ACTIVE | To complete the burst operation, the consecutive read command should be performed $t_{\text{WRD}}$ after the write command.                                                                                                                                                   |
| 2 | Same         | Different   | -      | Precharge the bank $t_{WPD}$ after the preceding write command. $t_{RP}$ after the precharge command, issue the ACT command. $t_{RCD}$ after the ACT command, the consecutive read command can be issued. See 'A read command to the consecutive precharge interval' section. |
|   |              |             | ACTIVE | To complete a burst operation, the consecutive read command should be performed t <sub>WRD</sub> after the write command.                                                                                                                                                     |
| 3 | Different    | Any         | IDLE   | Precharge the bank independently of the preceding write operation. t <sub>RP</sub> after the precharge command, issue the ACT command. t <sub>RCD</sub> after the ACT command, the consecutive read command can be issued.                                                    |



Note: tWTR is referenced from the first positive CK edge after the last desired data in pair tWTR.

BL = 4 CL = 3

# Write to Read command interval

Publication Date: May. 2012 Revision: 0.2

71/94

#### A Write command to the consecutive Read command interval: to interrupt the write operation

Destination row of the consecutive read

command

|   | Bank address | Row Address | Status | Operation                                                                                                                                                                                            |
|---|--------------|-------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | Same         | Same        | ACTIVE | DM must be input 1 cycle prior to the read command input to prevent from being written invalid data. In case, the read command is input in the next cycle of the write command, DM is not necessary. |
| 2 | Same         | Different   | -      | - <sup>M</sup>                                                                                                                                                                                       |
| 3 | Different    | Any         | ACTIVE | DM must be input 1 cycle prior to the read command input to prevent from being written invalid data. In case, the read command is input in the next cycle of the write command, DM is not necessary. |
|   |              |             | IDLE   | -*1                                                                                                                                                                                                  |

#### Note:

#### Write to Read Command Interval (same bank, same ROW address)



[Write to Read delay = 1 clock cycle]

Deutron Electronics Corp.

Publication Date: May. 2012

Revision: 0.2 72/94

<sup>1.</sup> Precharge must be preceded to read command. Therefore read command can not interrupt the write operation in this case.



#### [Write to Read delay = 2 clock cycle]



Note:  $t_{\text{WTR}}$  is referenced from the first positive CK edge after the last desired data in pair  $t_{\text{WTR}}$ .

[Write to Read delay = 4 clock cycle]

Publication Date: May. 2012 Revision: 0.2 73/94

## A Write command to the Bust stop command interval: To interrupt the write operation

#### WRITE to BST Command Interval (Same bank, same ROW address)



## [Write to BST delay = 1 clock cycle]



[Write to BST delay = 2 clock cycle]

Publication Date: May. 2012 Revision: 0.2 74/94



[Write to BST delay = 3 clock cycle]



Publication Date: May. 2012 Revision: 0.2 75/94

#### A Read command to the consecutive Precharge command interval

Operation by each case of destination bank of the consecutive Precharge command.

|   | Bank address Operation                                                                                                                   |                                                                                                                                                                                                                    |  |  |
|---|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|   |                                                                                                                                          | The PRE and PALL command can interrupt a read operation.  To complete a burst read operation, t <sub>RPD</sub> is required between the read and the precharge command. Please refer to the following timing chart. |  |  |
| 2 | Different The PRE command does not interrupt a read command.  No interval timing is required between the read and the precharge command. |                                                                                                                                                                                                                    |  |  |

#### READ to PRECHARGE Command Interval (same bank): To output all data

To complete a burst read operation and get a burst length of data, the consecutive precharge command must be issued  $t_{RPD}$  (= BL/ 2 cycles) after the read command is issued.



READ to PRECHARGE Command Interval (same bank): To output all data (CL=3, BL=4)

#### READ to PRECHARGE Command Interval (same bank): To stop output data

A burst data output can be interrupted with a precharge command. All DQ pins and DQS pins become high-Z  $t_{HZP}$  (= CL) after the precharge command.



READ to PRECHARGE Command Interval (same bank): To stop output data (CL=3, BL=4, 8)

Publication Date: May. 2012 Revision: 0.2 76/94

#### A Write command to the consecutive Precharge command interval (same bank)

Operation by each case of destination bank of the consecutive Precharge command.

|   | Bank address                                                                                                                                                                                                               | Operation |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| 1 | The PRE and PALL command can interrupt a write operation.  Same To complete a burst write operation, t <sub>WPD</sub> is required between the write and the precharge command. Please refer to the following timing chart. |           |
| 2 | Different The PRE command does not interrupt a write command.  No interval timing is required between the write and the precharge command.                                                                                 |           |

## Write to Precharge command interval (same bank)

**Deutron Electronics Corp.** 

The minimum interval  $t_{\text{WPD}}$  is necessary between the write command and the precharge command.



Write to Precharge command interval (same bank) (BL=4)

Publication Date: May. 2012

Revision: 0.2 77/94



Write to Precharge command interval (same bank) (BL=4, DM to mask data)



#### Bank active command interval

Destination row of the consecutive ACT command

|   | Bank address | Row Address | Status | Operation                                                                                                                                              |
|---|--------------|-------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | Same         | Any         | ACTIVE | Two successive ACT commands can be issued at t <sub>RC</sub> interval. In between two successive ACT operations, precharge command should be executed. |
| 2 | Different    | Any         | ACTIVE | Precharge the bank. $t_{\text{RP}}$ after the precharge command, the consecutive ACT command can be issued.                                            |
|   |              |             | IDLE   | t <sub>RRD</sub> after an ACT command, the next ACT command can be issued.                                                                             |

Deutron Electronics Corp.

Publication Date: May. 2012
Revision: 0.2 78/94



#### Mode register set to Bank-active command interval

The interval between setting the mode register and executing a bank-active command must be no less than t<sub>MRD</sub>.



#### **DM Control**

DM can mask input data. By setting DM to low, data can be written. UDM and LDM can mask the upper and lower byte of input data, respectively. When DM is set to high, the corresponding data is not written, and the previous data is held. The latency between DM input and enabling/disabling mask function is 0.



Publication Date: May. 2012

Revision: 0.2 79/94

# **Timing Waveforms**

## **Command and Addresses Input Timing Definition**



= Don't care

# **Read Timing Definition (1)**



CL = 3 BL = 2

Publication Date: May. 2012 Revision: 0.2 80/94

## **Read Timing Definition (2)**



Publication Date: May. 2012 Revision: 0.2 81/94

# **Write Timing Definition**



BL = 4 = Don't care



82/94

Publication Date: May. 2012 Revision: 0.2 82/94 **Deutron Electronics Corp.** 

#### **Initialization Sequence**



= Don't care

Publication Date: May. 2012 Revision: 0.2 83/94

## **Read Cycle**



Publication Date: May. 2012 Revision: 0.2 84/94

## **Write Cycle**



## **Mode Register Set Cycle**



Publication Date: May. 2012 Revision: 0.2 86/94

## Read/Write Cycle

**Deutron Electronics Corp.** 



Publication Date: May. 2012

Revision: 0.2 87/94

## **Auto-Refresh Cycle**



CL = 3 BL = 4 Don't care

Publication Date: May. 2012 Revision: 0.2 88/94

## Self-Refresh Cycle



## **Power-Down Entry and Exit**



Publication Date: May. 2012 Revision: 0.2 90/94

## **Deep Power-Down Entry**



Publication Date: May. 2012 Revision: 0.2 91/94

#### **Deep Power-Down Exit**



#### Note:

The sequence of auto-refresh, mode register programming and extended mode register programming above may be transposed.

Publication Date: May. 2012

Revision: 0.2 92/94

# **Revision History**

| Revision | Date       | Description        |  |
|----------|------------|--------------------|--|
| 0.1      | 2012.03.05 | Original           |  |
| 0.2      | 2012.03.19 | Correct Product ID |  |



Publication Date: May. 2012 Revision: 0.2 93/94 93/94

**Deutron Electronics Corp.** 

#### **Important Notice**

All rights reserved.

No part of this document may be reproduced or duplicated in any form or by any means without the prior permission of MIRA.

The contents contained in this document are believed to be accurate at the time of publication. MIRA assumes no responsibility for any error in this document, and reserves the right to change the products or specification in this document without notice.

The information contained herein is presented only as a guide or examples for the application of our products. No responsibility is assumed by MIRA for any infringement of patents, copyrights, or other intellectual property rights of third parties which may result from its use. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of MIRA or others.

Any semiconductor devices may have inherently a certain rate of failure. To minimize risks associated with customer's application, adequate design and operating safeguards against injury, damage, or loss from such failure, should be provided by the customer when making application designs.

MIRA's products are not authorized for use in critical applications such as, but not limited to, life support devices or system, where failure or abnormal operation may directly affect human lives or cause physical injury or property damage. If products described here are to be used for such kinds of application, purchaser must do its own quality assurance testing appropriate to such applications.

Publication Date: May. 2012 Revision: 0.2 94/94