

# Reliability, Availability and Serviceability (RAS) Integration and Validation Guide for the Intel® Xeon® Processor E7- v3 Family

**Error Reporting through EMCA Gen 2** 

**April 2015** 



Notice: This document contains information on products in the design phase of development. The information here is subject to change without notice. Do not finalize a design with this information.

You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein.

No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.

The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

This document contains information on products, services and/or processes in development. All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest Intel product specifications and roadmaps.

Intel disclaims all express and implied warranties, including without limitation, the implied warranties of merchantability, fitness for a particular purpose, and non-infringement, as well as any warranty arising from course of performance, course of dealing, or usage in trade.

Tests document performance of components on a particular test, in specific systems. Differences in hardware, software, or configuration will affect actual performance. Consult other sources of information to evaluate performance as you consider your purchase. For more complete information about performance and benchmark results, visit <a href="https://www.intel.com/performance">https://www.intel.com/performance</a>.

Intel does not control or audit third-party benchmark data or the web sites referenced in this document. You should visit the referenced web site and confirm whether referenced data are accurate.

Copies of documents which have an order number and are referenced in this document may be obtained by calling 1-800-548-4725 or by visiting www.intel.com/design/literature.htm.

Intel, the Intel logo, and Intel Xeon are trademarks of Intel Corporation in the U.S. and/or other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © 2015, Intel Corporation. All Rights Reserved.



# **Contents**

| 1                                                    | Introduction5                                                             |                                                             |  |  |  |
|------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------|--|--|--|
|                                                      | 1.1<br>1.2                                                                | References                                                  |  |  |  |
| 2                                                    | Enha                                                                      | nced MCA Gen2 Overview8                                     |  |  |  |
| 3                                                    | Syste                                                                     | em Configuration13                                          |  |  |  |
| 5                                                    | 4.1<br>4.2<br>4.3<br><b>Intel</b><br>5.1<br>5.2<br>5.3                    | Feature Setup Flow                                          |  |  |  |
| Fig                                                  | jure                                                                      | S                                                           |  |  |  |
| Figu<br>Figu<br>Figu<br>Figu<br>Figu<br>Figu<br>Figu | ire 2-2<br>ire 4-1<br>ire 4-2<br>ire 4-3<br>ire 4-4<br>ire 5-1<br>ire 5-2 | . EMCA1 and EMCA2 Corrected Error Signaling Flow Comparison |  |  |  |
| Та                                                   | bles                                                                      |                                                             |  |  |  |
| Tabl                                                 | le 1-2.<br>le 1-3.                                                        | EMCA2 Definition, Business Value, and User Experience       |  |  |  |



| Table 2-2. UCE Handling: Legacy MCA Mode, EMCA Gen1, and Gen2 | 12 |
|---------------------------------------------------------------|----|
| Table 3-1. Minimum System Configuration                       |    |
| Table 4-1. ELOG Entry Pointer (APIC ID, Elog Entry)           | 19 |
| Table 4-2. The Index Description of Enhanced MCA Logging DSM  |    |
| Table 4-3. Enhanced MCA L1 Directory Format                   | 21 |
| Table 4-4. ACPI Generic Error Status Block Field              | 22 |



## 1 Introduction

The document describes the software and hardware integration and validation methodologies associated with Enhanced Machine Check Architecture Gen 2 (EMCA2) RAS features into Intel® Xeon® Processor E7 – 8800/4800/2800 v3 based systems (code named Haswell EX). For those who are responsible for BIOS development, system and platform validation, or product marketing, this document provides knowledge about how to integrate software and hardware to make the feature functioning with adequate validation methodologies.

Comparing to Legacy MCA Mode and EMCA1, EMCA2 feature provides additional capabilities for BIOS/FW to take first line error handling role by identifying error and collecting richer error logs in addition to existing hardware and OS/VMM level error handling. Refer to Table 3-1 and Table 3-2 for more details about the comparisons. This firmware first model makes system software get enhance error information to proceed error recovery before system goes to shut down process.

High-level business-value and user-experience are described in Table 1-1.

Table 1-1. EMCA2 Definition, Business Value, and User Experience

| Definition                                                                                                                                                                                                                                                   | <b>Business Value</b>                                                                                                                                                                                                                                                                             | User Experience                                                                                                                                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Enhanced Machine Check Architecture Gen 2 was first introduced on Intel® Xeon® Processor E7 – v3 family. It is an optional feature that provides an infrastructure to allow for all errors, corrected and uncorrected, to be delivered to platform firmware. | Provides additional capabilities for SMM firmware error recovery, in addition to existing hardware and OS/VMM level. Allows firmware to deliver richer error logs to higher level software at the time of signaling. Provides opportunity for firmware to log all errors for diagnostic purposes. | Error recovery is first handled by the BIOS SMM handler, read and write MC Bank registers and other model-specific error logging registers before the OS/VMM machine check handler reads and clears the MC Banks. |

The EMCA2 feature description and platform support scope are highlighted in

Table 1-2 below:



Table 1-2. EMCA2 Support Platform Scope

| Description                                                                           | Intel® Xeon®<br>Processor E7<br>-V2 | Intel® Xeon®<br>Processor E7<br>-V3 | Intel® Xeon®<br>Processor E5<br>-V2 | Intel® Xeon®<br>Processor E5<br>-V3 |
|---------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|
| Enhanced error reporting to support FFM (Firmware First Model) with these attributes: | No                                  | Yes                                 | No                                  | Yes                                 |
| Allows SMM code to intercept MCE/CMCI                                                 |                                     |                                     |                                     |                                     |
| Allows SMM code to write to MCA status/addr/misc registers (E7-only)                  |                                     |                                     |                                     |                                     |
| 3. Allows SMM code to generate MCEs                                                   |                                     |                                     |                                     |                                     |
| Allows DSM based pointer for enhanced error logs                                      |                                     |                                     |                                     |                                     |
| 5. Additional IA32_MCG_CAP bit for EMCA support                                       |                                     |                                     |                                     |                                     |

Integration guides in this document contain EMCA2 initialization and runtime procedures regarding how BIOS/FW to report enhance error logs to system software through Industrial specification ACPI data structure and how Hardware to log errors and trigger specific SMI to BIOS/SMM handler.

Validation guides in this document contain EMCA2 validation recipes with 2 validation methodologies. One is using Intel® validation tool CScripts which is developed based on Intel® Design For Test/Debug/Manufacturing (DFx) Technology and the other is using Linux\*-- Based test suites which are developed based on ACPI EINJ Table. Linux\*-- Based test suites provide system software level error recovery capabilities with different error injection scenarios.

#### 1.1 References

Intel® 64 and 32 Architectures Software Developer's Manual Volumes 3A, 3B, and 3C: System Programing Guide,

http://www.intel.com/content/www/us/en/processors/architectures-software-developer-manuals.html



ACPI 5.1 Specification, <a href="www.acpi.info">www.acpi.info</a>

UEFI Specification 2.4, <a href="www.uefi.org">www.uefi.org</a>

## 1.2 Definition of Terms

Refer to Table 1-3 for definitions of terms and acronyms used in this document.

**Table 1-3. Definitions** 

| Table 1 3. Definitions |                                                                                                                                                                                                                          |  |  |  |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Term                   | Definition                                                                                                                                                                                                               |  |  |  |
| CMCI                   | Corrected Machine Check Interrupt. Details can be found in Section 15.5 of Volume 3B of Intel 64 and 32 Architectures Software Developer's Manual.                                                                       |  |  |  |
| DIMM                   | Dual In-line Memory Module                                                                                                                                                                                               |  |  |  |
| Enhanced MCA Logging   | Refers to improved Firmware First signaling and enhanced error logs that complement machine check bank content. This feature is supported in future generations of Intel® Xeon® Processors.                              |  |  |  |
| Intel® QPI             | Intel® QuickPath Interconnect.                                                                                                                                                                                           |  |  |  |
| MCA                    | Machine Check Architecture. Chapter 15 of Volume 3B of the Intel® 64 and IA-32 Architectures Software Developer's Manual describes the Machine Check Architecture supported by processors supporting Intel Architecture. |  |  |  |
| MCE                    | Machine Check Exception. Machine Check Exception and associated error code architecture are described in Chapter 15 and 16 Volume 3B of the Intel 64 and IA-32 Architectures Software Developer's Manual.                |  |  |  |
| Uncore                 | Refers to the functionality in processor socket other than processor cores. Uncore encompasses Intel® QPI support logic, memory controller, and so forth.                                                                |  |  |  |

The rest of this document is structured as follows:

Chapter 2: System Configuration

Chapter 3: Enhanced MCA Gen 2 Overview

Chapter 4: Software Integration

Chapter 5: Intel® DFx Validation Recipes

Chapter 8: Linux\* --Based Validation Recipes



## 2 Enhanced MCA Gen2 Overview

Enhanced Machine Check Architecture Gen 2 (EMCA2) is introduced in Intel® Xeon® Processor E7 – v3. It is the RAS feature that redirects Machine Check Exceptions (MCE) and Corrected Machine Check Interrupts (CMCI) to firmware first (via SMI) before sending it to the OS error handler. Enhanced MCA enables BIOS-based recovery from errors. With EMCA2 enabled, BIOS is able to configure each machine check bank to assert SMI instead of MCE or CMCI. Before a MCE or CMCI is signaled, the specific SMI will be triggered and the BIOS SMM handler is allowed to correct the error when possible. On Intel® Xeon Processor E7 – v3 processors, the BIOS SMM handler is also allowed to access data in every MC bank IA32\_MCi\_STATUS, IA32\_MCi\_ADDR and IA32\_MCi\_MISC.

Prior to enhanced machine check architecture (EMCA), IA32-legacy version of Machine Check Architecture (MCA) implemented error handling where all the errors were logged in architected registers (MC banks) and signaled to OS/VMM. The legacy version had limited platform firmware capability for fault diagnosis and Field Replaceable Unit (FRU) isolation e.g. DIMM, PCI Express\* device. Legacy MCA feature also had the following OS-based error handling constraints:

- 1. Uncorrected errors (UCE) would require routing to NMI, the NMI handler may lose fault containment.
- 2. NMI precludes error recovery. In some cases, MCE may be recoverable.
- 3. UCNA error reporting via SCI may not be fast enough. If "MCA Error Control" (Cloaking) is enabled, then the signaling can leverage CMCI.
- 4. Some error logs are blocked in the BIOS/Firmware level access which constrains the OS-based error handling capability. For example, some error logs or registers are recorded in CSR or MSR shadow registers that may not be fully accessed by OS/VMM level.

Due to the shortcomings of legacy MCA error handling, EMCA1 was developed to allow firmware first to handle, collect, and build enhanced error logs then report to system software. This way, system software is able to obtain richer error logs for further error recovery decision. Once EMCA1 associate registers and signaling plans are set, BIOS SMM handler collects MC Bank registers and other model-specific error logging registers. For corrected error, SMI signals to BIOS/SMM handler for first line error handling prior to CMCI signaling to system OS. For uncorrected error, SMI and MCERR are triggered in the meantime.

EMCA2 provides even more enhancement on firmware first model in error handling including Enhanced SMM. Enhanced SMM provides new capabilities such as Directed SMI, in-silicon SMM state save, extended SMM memory range register (SMRR2), and SMM security. With EMCA2, SMM handler also extends the capability by reading and writing to machine check banks instead of read



only in EMCA1. For uncorrected errors, MSMI is triggered first then MCERR after SMM handler is exited.

In addition to First Firmware Model (FFM), EMCA2 allows firmware to provide additional error information to system software through ACPI DSM (Device Specific Method) and enhanced MCA L1 directory data structure synchronous with MCE or CMCI. Figure 3-1, Figure 3-2, Table 2-1, and Table 2-2 provide comparisons among Legacy MCA's, EMCA1's and EMCA2's signaling flows and error handlings details.



Figure 2-1. EMCA1 and EMCA2 Corrected Error Signaling Flow Comparison





Figure 2-2. EMCA1 and EMCA2 Uncorrected Error Signaling Flow Comparison



Table 2-1. CE Handling: Legacy MCA Mode, EMCA Gen1, and Gen2

| Correctable<br>Error Handling | RAS Mode                                                                                                                                              |                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                          |  |  |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                               | IA-32-Legacy MCA<br>Mode                                                                                                                              | [A-32-Legacy MCA EMCA Gen1 Mode                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                          |  |  |
| Error Handling<br>Hierarchy   | os                                                                                                                                                    | BIOS/SMM; OS as needed                                                                                                                                                                                                                                                                                              | BIOS/SMM                                                                                                                                                                                                                                                                                                                                 |  |  |
| Error Signaling               | CMCI                                                                                                                                                  | SMI; CMCI due to UCNA;<br>SCI (BIOS to OS)                                                                                                                                                                                                                                                                          | CSMI; CMCI (BIOS to OS) <sup>1</sup>                                                                                                                                                                                                                                                                                                     |  |  |
| Error Handling<br>Capability  | <ol> <li>Signaled only when CE over threshold.</li> <li>OS CMCI handler to read MC Banks and other HW registers for further error handling</li> </ol> | <ol> <li>Signaled in every CE in DRAM</li> <li>SMM handler to read MC Banks and enhance error</li> <li>SMM handler to proceed PFA Analysis</li> <li>BIOS to create WHEA or ELOG entry for OS</li> <li>OS level CMCI handler to handle UCNA type of errors.</li> <li>OS level CE error handling is option</li> </ol> | EMCA Gen 2 extends EMCA Gen 1 with added/improved features for CE handling:  1. SMM Handler to be first line cover Core, Uncore, Memory, and IIO 2. SMM handler is able to set per MCA Bank basis SMI 3. SMM handler is able to read and write MC Banks and enhance error logs 4. Enhanced_MCA_CAP (SMM_MCA_CAP) created for SMM to read |  |  |



Table 2-2. UCE Handling: Legacy MCA Mode, EMCA Gen1, and Gen2

| Uncorrected<br>Error Handling | RAS Mode                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                               | IA-32-Legacy MCA<br>Mode                                                                                                                                                                                                                                                                                      | EMCA Gen1                                                                                                                                                                                                       | EMCA Gen2                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| Error Handling<br>Hierarchy   | os                                                                                                                                                                                                                                                                                                            | BIOS/SMM is the first (uncore only), OS is the first or second level error handling                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| Error Signaling               | MCE; IERR                                                                                                                                                                                                                                                                                                     | SMI along with MCE: uncore only                                                                                                                                                                                 | MSMI                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| Error Handling<br>Capability  | 1. Signal MCE for uncorrected or fatal errors; Signal IERR for catastrophic errors.  2. OS MCA handler to read MC Banks and other HW registers for further error handling  3. OS level error handling is constrained due to limited error log access e.g. some CSR and shadow registers may be hidden from OS | 1. SMI is only signaled when Memory UCE occurred.  2. SMM handler is able to read MC Banks and enhance error logs.  3. OS MCA handler dominates error handling through error logs and enhanced error logs read. | EMCA Gen 2 extends EMCA Gen 1 with added/improved features for UCE handling:  1. SMM handler is first line cover Core, Uncore, Memory, and IIO²  2. SMM handler is able to read and write MC Banks and enhance error logs  3. SMM handler is able to set per MCA Bank basis SMI  4. SMM handler is able to propagate richer Error Logs to OS  5. Enhanced_MCA_CAP (SMM_MCA_CAP) created for SMM to read |  |  |  |

#### Notes:

- 1. CMCI is masked when CSMI is set. As needed, BIOS signals CMCI to OS.
- 2. Two new MSRs: CORE\_SMI\_ERR\_SRC and UNCORE\_SMI\_ERR\_SRC are used by SMM handler to determine if the SMI was caused by a MCE or CMCI that was rerouted to a SMI. SMM will clear the MSR when return.

In terms of EMCA2 signaling plans, CMCI morphs to CSMI, MCE morphs to MSMI. In this case, every correctable error triggers CSMI and every uncorrected error triggers MSMI. Once CSMI or MSMI is signaled, system will enter SMM handler. Firmware is able to access MSR or CSR error log registers to proceed first level error identification and handling. Once reporting to the OS, SMM handler builds L1 enhanced error log prior to RSM then trigger the OS level error signals such as CMCI, MCE, or SCI for further error diagnosis or recovery in OS Machine Check handler.



# 3 System Configuration

The system environment in this document for Enhanced MCA Gen 2 feature validation is based on the Brickland platform. This guide is applicable to the Brickland Thunder Ridge platform with a minimum hardware configuration as shown in Table 3-1.

**Table 3-1. Minimum System Configuration** 

| Component                     | Version/stepping                  | Quantity | Unit | Comments                                                                                 |
|-------------------------------|-----------------------------------|----------|------|------------------------------------------------------------------------------------------|
| CPU                           | Intel® Xeon®<br>Processor E7 – v3 | 4        | ea   | Target is to use latest stepping of the processor                                        |
| Memory                        | 8 GB DDR4 RDIMM                   | 32       | ea   | Full channel population                                                                  |
| BIOS                          | 63 R00                            | 1        | ea   | Latest BIOS at the time of releasing this doc.                                           |
| os                            | RHEL 7.0                          | 1        | ea   |                                                                                          |
| Intel® DFx<br>Validation Tool | 492130                            |          |      | Latest version of Intel® DFx Validation Tool CScripts at the time of releasing this doc. |
| Intel® ITP<br>Intel® DAL      | 1.9.4450.400                      |          |      |                                                                                          |



# **4 Software Integration**

This chapter describes high level BIOS and OS integration and run time error handling flows. The EMCA2's Error Handling with FFM is shown in Figure 4-1. Contact Intel® local representative for specific registers setup and integration details.



Figure 4-1. Firmware First Model EMCA2 Error Handling



### 4.1 Feature Setup Flow

To enable EMCA Gen2, follow setup procedure:

- 1. In SMM handler, setup EMCA Gen 2
  - a. In MCi\_CTL2 MSR registers, set CSMI in CMCI\_CTL
  - b. In MCi\_CTL2 MSR registers, set MSMI in MCE\_CTL.

Note that EMCA may encounter race condition when CSMI and MSMI come together for memory poison consumption. Option is to keep CMCI and morph MCE to MSMI only.

- 2. Install SMI MCE Handler
- 3. Program SMM Handler entry to 32b protected mode

The purpose of this feature:

- a. Enable robust BIOS MCA Handling. This allows the SMM machine check handler to be called on a machine check event instead of causing the processor to enter the shutdown state and asserting the IERR# signal.
- b. EMCA may encounter race condition when CSMI and MSMI come together for memory poison consumption.
- 4. Build up enhanced error logging data structure. See section 4.2 and 4.3



# 4.2 SMM Error Handling Process with MCE Handler

SMM MCE Handler must be installed and 32b protected mode must be enabled when dealing with MCE event. When SMI is triggered, MCIP bit (Machine Check In Progress) must be 0 before entering SMM handler. Once MCIP = 1 prior to SMM handler, it indicates the processor is in Machine Check process, once another MCE comes will lead the system enter shutdown mode. MCIP should be cleared after processing MCE. Refer to Figure 4-2 high level flow. To avoid SMI storm, CMCI is highly recommended instead of setting CSMI for memory corrected error signaling plan.



Figure 4-2. EMCA2 High Level Flow



#### 4.3 Enhanced MCA Error Log Data Structure

Once EMCA2 is enabled, the BIOS/SMM is able to provide enhanced error logs to OS and let OS proceed further error handling through enhanced MCA error log data structure. High level Enhanced MCA Log Processing flow through Hardware to Firmware then to system software is shown in Figure 4-3.



Figure 4-3. Enhanced MCA Log Processing Flow

According to Figure 4-1, the data structure contains the following components:

1. ACPI DSM, Device Specific Method defined in ACPI spec

DSM is a control method that enables devices to provide device specific control functions that are consumed by the device driver. When Index 0 return 3, it indicates that enhanced MCA Logging is implemented and index 1 will return 64bit Enhanced MCA L1 Directory Address. The address must be 4k alignment and must point to firmware reserved memory. Refer to Table 4-1 for detail Index description. In general, ACPI5.1 Spec provides DSM implementation details.

2. EMCA L1 Directory with Header and Elog Directory Entry Pointer

OS is able to get the physical address from ACPI DSM and link to L1 Directory. In EMCA L1 Directory, all entry point addresses represent physical addresses of corresponding valid ACPI Generic Error Status Block



Structure (4KB alignment). Refer to Figure 4-5 and Table 4-3 for detail description of L1 Directory Data Structure.

IA32\_MCG\_CAP[MCG\_ELOG] bit 26 should be set if Enhanced Error Logging is available.

#### IA32\_MCG\_CAP:



ACPI Generic ELog Directory with ACPI Generic Error Data Table
 Refer to Table 4-4 for the description of each block field in the table.



Figure 4-4. EMCA Error Log Data Structure





Figure 4-5. EMCA L1 Directory Data Structure

In Figure 4-5, M represents the number of L1 Directory entries per logical processor that can be obtained by reading offset 48 in L1 Directory Table. N represents the highest possible value of APIC ID. Machine Check Banks can be shared between logical processors. Refer Table 4-1 for the sharing scheme varies with processor model. Refer to Table 4-2 for the index description of enhanced MCA logging DSM. Refer to Table 4-3 for the enhanced L1 Directory Format. ACPI generic error status block field is shown in Table 4-4.

**Table 4-1. ELOG Entry Pointer (APIC ID, Elog Entry)** 

|             | Elog 0      | Elog 1        | <br>Elog M-1        |
|-------------|-------------|---------------|---------------------|
| APIC ID 0   | Entry Ptr 0 | Entry Ptr 1   | <br>Entry Ptr M-1   |
| APIC ID 1   | Entry Ptr M | Entry Ptr M+1 | <br>Entry Ptr M+2   |
|             |             |               | <br>                |
| APIC ID N-1 |             |               | <br>Entry Ptr N*M-1 |



Table 4-2. The Index Description of Enhanced MCA Logging DSM

| GUID                                     | Revision | Index | Description                                                                                                                                                                                                                                                                  |
|------------------------------------------|----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 663E35AF-CC10-41a4-<br>88EA-5470AF055295 | 0        | 0     | Query: If the platform supports Enhanced MCA Logging, the query function returns 3 and indicate index 1 is implemented. If the platform does not support Enhanced MCA Logging, the query function returns 0 to indicate index 1 is not implemented.                          |
|                                          | 0        | 1     | Implemented if the platform supports Enhanced MCA Logging.                                                                                                                                                                                                                   |
|                                          |          |       | Evaluates to an integer and returns 64 bit address of Enhanced MCA L1 Directory. The address must be 4K aligned and points into Firmware reserved memory. The address can be greater than 4 GB.                                                                              |
|                                          |          |       | System software should cross-check this ad-dress against number of Physical address bits supported by the processor and ensure it points into Firmware Reserved Memory and is 4K aligned. If these checks fail, System software should not make use of Enhanced MCA Logging. |
|                                          |          |       | The Enhanced MCA L1 directory pointer cannot change during a given boot and the firmware must guarantee that the return value will stay the same for a given boot. System software is free to invoke this function only once every boot and cache the response.              |



**Table 4-3. Enhanced MCA L1 Directory Format** 

| Field                                         | Byle Langth | Byte Offset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------------------------------------------|-------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Header                                        |             |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| rials) ris                                    | K.          | \$          | Heavier cersion in mojeruminour formati. This field is set to 0.196 to represent presion 1,564.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Header Langth                                 | A           | 线:          | Length, in bytes, of this beader her version 1.55, this field shall contain the value 65.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1.1 Girectory Length                          | *           | \$          | Langth, in sytes, of the entire Li Printer Directory tradicing data Depotes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Eksy Diractory Rase                           | 3           | 14          | This is the best subjects of Error Log Structure.<br>Extenders.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Eleg Grenzer, Length                          | 2           | 24          | Langth, in leytes, of the entire Ericc Lag Cirectory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 司(s <sub>2</sub> );                           |             |             | ert 6 - System reflerere upt in. Enterneed 1875. Lag expects kieds initializes this fleg to 3 for pricesses title Lag expects Sectors existent apparatus Foreness (1974) against to section the fleg to 1 during freshlander.  Effective to saminle of equating certain errors so has pathe - Enterneed Flechber check and sectors of the risk is set, 1805 will surface soon sectors of the risk is est, 1805 will surface soon enterneed in the Architecture of the risk is set, 1805 will surface soon enterneed by the fleg to change first may surface such sectors of a change of the fleg to change first may surface such sectors of a change of the fleg to change first may surface such sectors of a change of the fleg to the |
| Reserved                                      | 12          | 345         | Executed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Number of LL Entres per<br>Legical Processors | tag"        | 48          | The number of LL diversions entitles per inglical processes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Asserved                                      | 12          | 52          | Waterwed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Blag Biredary Bary<br>Polocare[a]             | *:          | *           | This held is 8 before in size.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                               |             |             | Figure 1 to all indical management for particular to the product and the first structure management and the product and the structure management for the first and and the structure and the product and the structure and the product and the structure and the product and the structure are producted and the structure and the structure are producted as a structure are structured as a structured as |



**Table 4-4. ACPI Generic Error Status Block Field** 

| Field                                          | Byte<br>Length | Byte<br>Offset                                                         | Description                                                                                                                                                                                                                                                       |
|------------------------------------------------|----------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Block Status                                   | 4              | 0                                                                      | Indicates the type of error information reported in the error packet. The bit definition is consistent with ACPI 5.0 specification.                                                                                                                               |
|                                                |                |                                                                        | This field is also used for record management. The usage is consistent with ACPI 5.0 specification.                                                                                                                                                               |
|                                                |                |                                                                        | If the field contains a 0, it indicates that record is either invalid or is consumed by the system software. System software should not attempt to access this record. Platform Firmware can update the contents of the record when Block Status is 0.            |
|                                                |                |                                                                        | If the field contains a value other than 0, it indicates that Platform Firmware has placed a valid data in MCA Elog, but system software has not consumed it. Platform Firmware can choose to overwrite the Elog, but must follow MCA overwrite rules if it does. |
| Raw Data Offset                                | 4              | 4                                                                      | Offset in bytes from the beginning of the Error Status Block to raw error data, per ACPI 5.0 specification.                                                                                                                                                       |
| Raw Data Length                                | 4              | 8                                                                      | Length in bytes of the raw data, per ACPI 5.0 specification.                                                                                                                                                                                                      |
| Data Length 4 12 Length in byte specification. |                | Length in bytes of the generic error data, per ACPI 5.0 specification. |                                                                                                                                                                                                                                                                   |
| Error Severity                                 | 4              | 16                                                                     | Identifies the error severity of the reported error. Enhanced MCA usage is consistent with ACPI Specification.                                                                                                                                                    |
| Generic Error Data<br>Entries                  | Data<br>Length | 20                                                                     | In the context of Enhanced MCA Error log, the information contained in this field is a collection of one or more Generic Error Data Entries. The format of Generic Error Data Entry is defined in ACPI 5.0 Specification.                                         |



## 5 Intel® DFx Validation Recipes

This chapter provides Intel® ITP CScripts Validation Recipes. Contact Intel® local representative regarding CScripts installation process and system integration.

#### 5.1 BIOS Setup

The reference BIOS setup is based on the BIOS version used in Intel® Xeon Processor E7 – 8800/4800/2800 v3 based Customer Reference Platform. Customers may need to contact BIOS vendor or Intel® local representative for detail setup.

Enter BIOS setup page of "EDKII Menu -> Advanced -> System Event Log", and set below BIOS setup options:

- EDKII Menu -> Advanced -> System Event Log:
  - System Errors: Enable
  - System Memory Poison: Enable
  - EMCA Logging Support: Enable
  - Ignore OS EMCA Opt-in: Disable
  - EMCA MCE-SMI enable: EMCA gen 2 MSMI
  - EMCA CMCI-SMI Morphing: **Disable**

EDKII Menu -> Advanced -> System Event Log -> Whea Settings

- WHEA Support: **Enable**
- WHEA Error Injection 5.0 Extension: **Disable**
- WHEA FFM Logging: **Enable**

Note: "Ignore OS EMCA Opt-in" option is to let the BIOS log MCA errors regardless OS is EMCA2 aware of or not. This setting will enable BIOS SMI handler to log the MCA errors at designated memory location even if the OS is not EMCA2 ready and doesn't set the "flag" bit in the eLOG header entry.





Figure 5-1. "System Event Log" Menu Setup

Figure 5-2. "WHEA Settings" Menu Setup



# 5.2 The Process to EMCA L1 Directory Address

To dump EMCA log, EMCA L1 directory address should be obtained in advance. The address can be obtained during system BIOS boot up in serial output. So please use host machine to capture the BIOS boot up serial log. The memory address following this keyword is the L1DIRPTR that contains the base address for EMCA2 error logs. See Figure 5-3 for BIOS serial log examples.

```
Brickland Thunder Ridge BICS boot up serial log
     InstallProtocolInterface: 581831A1-9563-11D2-8E3F-00A0C9687338-78E7D518
     Loading SMM driver at 0x0007D352000 EntryPoint=0x0007D356DC8
     PROGRESS CODE: V3070002 IO
     Enricepletformhookslib: inith@BenkList
     CpuType = 0, CpuSubType = 2
     Emcapiatformhookslib: CPU_HSX_EX, CPU_BDX_EX
       ----- ErrorLog Configuration --
      SystemEmorEn: I
               ----- ErrorLog - QPI Configuration ------
     OPIFailoverSmiEn: 0
          Installing SmmErrorProtocol
     SemilastaliProtocollaterface: 0403A219-1518-4808-A65D-9F945DA81427 7D36CA40
          DONE creating the SminErrorProtocol
      UpdateSmmELogHostGlobals START (Protocol routine)
     inSinbiosProtocol Foundt)
     SMT: Corebits=5 ThreadBits=1
    Enocal1DirAddr = 0x70CEF000
           System Errors is EMABLED, Proceeding with the SminErrorLog Driver
                      ProgramErrorSignals Start
      InitializeSmmErrorLog END
```

Figure 5-3. EMCA L1 Directory Address Shown in BIOS Serial Log

The address "**EMCAL1DirAddr** = **0x70CEF000**" is the EMCA L1 Directory address, and this address will be passed to CScripts. CScripts is able to dump EMCA logs based on the L1 directory format in the Intel® ITP command window.



#### 5.3 Intel® DFx Validation Flow

Before proceeding, ensure Intel® DFx Validation Tool CScripts were built with the latest update version. Make the system boot to shell and launch CScripts. For detail commands in following steps, contact Intel® local representative for further support.

#### **Pre-test Setup and Check:**

- Step 1: Set up EMCA2 in BIOS menu, see Section 5.1.
- Step 2: Get the EMCA L1 Directory Address in BIOS serial log

"EMCAL1DirAddr = 0x75010000", see Section 5.2.

Step 3: Set all ITP breaks are 0

Ensure ITP is stable with Haswell-EX:

- a. Initial break, initbreak=0
- b. Shutdown break, shutdownbreak=0
- c. Machine Check Break, machinecheckbreak=0
- Step 4: Import EMCA2 CScripts
- Step 5: Confirm RAS Mode and Memory Channel Operation Mode Settings
- Step 6: Check EMCA2 capability
  - a. Check MCE and CMCI morph to SMI setting: mce\_ctl=1 and cmci\_ctl=1
  - b. PCU Viral mode propagation to MSMI: EMCA\_mode=1
  - c. Check Ubox IERR transferred to MSMI
  - d. Show The Summary Table

Step 7: Check 32b protected mode setting.

#### **Error Injection:**

- Step 8: Confirm no error in the log
- Step 9: Set SMM entry and exit break
- Step 9: Inject uncorrected error to target DIMM location

Ensure MCIP at IA32\_MCG\_STATUS is set correct

Step 10: Consume the error through memory read

#### Hit EMCA2 SMM entry break:

Step 11: Detect MSMI event

#### **Proceed Error Dump**



#### Step 12 Proceed error dump then let system go

#### Hit EMCA2 SMM exit break:

Step 12: Dump EMCA2 Log 0x75010000

Here is the example of EMCA2 log dumping after injected

UCE at address 0x100000000:

>>> EMCA2.dumpEMCA2logs(0x75010000) L1 Dir: 0x000000075010000 Reading L1 Directory from target memory, this will take a few minutes \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* L1 Directory header \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* : 00000100(31:00) Header Length : 00000040(31:00) \_\_\_\_\_ L1 Directory Length : 00000000000B040(63:00) \_\_\_\_\_\_ Elog Directory Base : 000000070CC6000(63:00) \_\_\_\_\_ Elog Directory Length : 0000000000028000(63:00) \_\_\_\_\_ : 00000000(31:00) \_\_\_\_\_ Reserved0 : 00000000(31:00) -----Reserved1 : 000000000000000(63:00) -----Number of L1 Entries : 00000016(31:00) Reserved2 : 000000000000000000000(95:00) \_\_\_\_\_ Entry 0 : 00000000000000(63:00) [Invalid ] \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* Entry 7 : 8000000070CC6000(63:00) [Log Present] Entry 8 : 800000070CCA000(63:00) [Empty ] \*\*\*\*\*\*\*\*\*\*\*\* Entry 9 : 8000000070CCE000(63:00) [Log Present] Entry 10 : 8000000070CD2000(63:00) [Empty ] \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* Entry 11 : 800000070CD6000(63:00) [Empty ]



# 6 Linux\*--Based Validation Recipes

This chapter provides Linux\*--Based Validation Recipes. Contact Intel® local representative for Linux\*--Based Validation tools installation process.

# **6.1** Persistent Memory Correctable Error Validation Recipe

Prior to proceeding the validation recipes, ensure the test environment was built correctly with recommended linux kernel, configurations as well as tool kits that were located in a specific folder on SUT.

- Step 1: Set up EMCA2 in BIOS menu, see Section 5.1
- Step 2: Boot to Linux
- Step 3: Ensure the system is run under administrator role. If not, change it using "su" command.
- Step 4: Ensure the test execution file is executable. If not, execute "chmod"
- Step 5: Ensure system message buffer is clear. If not, clear it using "dmesg -c"

```
intel@localhost:/emca2
                                                                                .
File Edit View Search Terminal Help
[intel@localhost Desktop]$ su
[root@localhost Desktop]# cd /emca2
[root@localhost emca2]# ls -l
total 308
rw-r--r-. 1 root root 122314 Oct 22 22:02 emca2.log
rw-r--r-. 1 root root
                           6464 Oct 21 13:55 emca-demo.log
rwx--x--x. 1 root root
                            143 Oct 21 13:54 emca-demo.sh
                          14740 Mar 2 13:15 harderrors
910 Mar 2 14:08 harderrors_test.log
rwxr-xr-x. 1
             root root
 rw-r--r--. 1 root root
rw-r--r--. 1 root root
                           6669 Mar 2 13:50 hard.log
                           3448 Oct 21 13:51 log.txt
rw-r--r--. 1 root root
rwx--x--x. 1 root root 141536 Oct 21 13:41 softerrors
rw-r--r--. 1 root root
                            135 Mar 1 17:48 test.log
root@localhost emca2]# dmesg -c
```

Step 4: Execute softerrors with 2 parameters (injection count and delay time)

>> ./softerrors 5 1 (e.g. continuously inject 5 errors with 1 sec delay for each)



```
1: vaddr = 0x253d240 paddr = fdc03c240
2: vaddr = 0x254db90 paddr = ff242ab90
3: vaddr = 0x255ddd0 paddr = ff05fcdd0
4: vaddr = 0x256d8c0 paddr = fe267b8c0
5: vaddr = 0x257d1a0 paddr = ff05281a0
Total retries = 0
```

Step 5: Monitor BIOS serial log output (option)

```
Alegenijender: Entry

FEINJAMAN : Selectives Table. Flags: 2 - Wheatinjender: Apicit = 0, Societis = 0 , Shrift = 0

FROM to the part of p
```

Step 6: Check error log through system message buffer

#### >> dmesg

```
[ 1892.173150] [5] Eardware error detected on CPUC

[ 1892.173154] [5] It has been corrected by h/w and requires no further action

[ 1892.173156] [5] event severity: corrected

[ 1892.173157] [5] Error G, type: corrected

[ 1892.173159] [5] section_type: memory error

[ 1892.173160] [5] physical_address: 0x0000000fdc03c240

[ 1892.173162] [5] node: 0 card: 1 module: 0 rank: 0 bank: 0 row: 65024 column: 1768

[ 1892.173164] [5] BIMM location: MemriserI CRANNEL B DIMM 0

[ 1894.301300] [6] Hardware error detected on CPUC

[ 1894.301300] [6] Error G, type: corrected

[ 1894.301303] [6] Error G, type: corrected

[ 1894.301304] [6] section_type: memory error

[ 1894.301306] [6] physical_address: 0x00000000ff242ab80

[ 1894.301308] [6] node: 0 card: 2 module: 0 rank: 1 bank: 1 row: 62784 column: 1544

[ 1894.301310] [6] DIMM location: Memriser1 CHANNEL C DIMM 0
```

# **6.2** Persistent Memory Uncorrectable Non Fatal Error Validation Recipe



Prior to proceeding the validation recipes, ensure the test environment was built correctly with recommended linux kernel, configurations as well as tool kits that were located in a specific folder on SUT.

- Step 1: Set up EMCA2 in BIOS menu, see Section 5.3
- Step 2: Boot to Linux
- Step 3: Ensure the system is run under administrator role. If not, change it using "su" command.
- Step 4: Ensure test execution files are executable. If not, execute "chmod"
- Step 5: Ensure system message buffer is clear. If not, clear it using "dmesg -c"

```
intel@localhost:/emca2
                                                                          - 0
File Edit View Search Terminal Help
[intel@localhost Desktop]$ su
Password:
[root@localhost Desktop]# cd /emca2
[root@localhost emca2]# ls -l
total 308
rw-r--r-. 1 root root 122314 Oct 22 22:02 emca2.log
rw-r--r-. 1 root root
                          6464 Oct 21 13:55 emca-demo.log
rwx--x--x. 1 root root
                           143 Oct 21 13:54 emca-demo.sh
rwxr-xr-x. 1
             root root
                         14740 Mar
                                    2 13:15 harderrors
                          910 Mar 2 14:08 harderrors_test.log
rw-r--r--. 1 root root
rw-r--r--. 1 root root
                          6669 Mar 2 13:50 hard.log
                          3448 Oct 21 13:51 log.txt
rw-r--r--. 1 root root
rwx--x--x. 1 root root 141536 Oct 21 13:41 softerrors
rw-r--r--. 1 root root
                           135 Mar 1 17:48 test.log
root@localhost emca2]# dmesg -c
```

Step 4: Execute "harderrors" with 2 parameters (injection count and delay time)

>> ./harderrors 3 1 (e.g. continuously inject 3 errors with 1 sec delay for each)



```
1: waddr = 0x2314000 paddr = fd21256c0
recover: sig=7 si=0x7fff16279370 v=0x7fff16279240
Platform memory error at 0x0x2314000
addr = 0x2314000 lsb=12
Returned from exception handler OR
2: vaddr = 0x231d0c0 paddr = fe37cd0c0
recover: sig=7 si=0x7fff16279370 v=0x7fff16279240
Platform memory error at 0x0x231d000
addr = 0x231d000 lsb=12
Returned from exception handler OR
3: vaddr = 0x2324480 paddr = fe4175480
recover: sig=7 si=0x7fff16279370 v=0x7fff16279240
Platform memory error at 0x0x2324000
addr = 0x2324000 lsb=12
Returned from exception handler OR
```

Step 5: Monitor BIOS serial log output (option)

```
Wheefing Ferminer : Entry

Effing Ferminer : Entry

Effing Ferminer : Entry

Efficiency

Efficiency

Ministry

Minis
```

Step 6: Check error log through system message buffer

>> dmesg



```
2868.946937 Disabling lock debugging due to kernel taint
2868.946940 (Citerokare error detected on CPU22
2868.946960) (Fi Error 6, type: recoverable
2868.946960) (Fi Error 6, type: memory error
2868.946960) (Fi Error 6, type: memory error
2868.946960) (Fi Error 6, type: memory error
2868.946960) (Fi Error 6) (Fi Error 7) (Fi Err
```

Comparing to the error log with EMCA2 disable as follow:

The error log contains less information than EMCA2 is enabled.

ξ