# Processor Project CSSE232

Cullen LaKemper Joseph Peters Russel Staples Will Yelton

| Architecture Description                    | 3  |
|---------------------------------------------|----|
| Registers                                   | 4  |
| Instruction Formats                         | 5  |
| DR Type Instructions:                       | 5  |
| I Type Instructions:                        | 5  |
| Instructions                                | 6  |
| Register Transfer Language for Instructions | 7  |
| RTL Component List                          | 8  |
| Procedure Call Conventions                  | 10 |
| Code Fragments with Machine Code            | 11 |
| Loading in a 16-bit integer:                | 11 |
| Loading in two numbers and adding them:     | 11 |
| Looping and iteration:                      | 11 |
| Euclid's Algorithm:                         | 12 |

### **Architecture Description**

Name: CHINPO (Chinpo Hardware Is Not Perfectly Optimized)

#### About:

CHINPO is a 16-bit word, instruction, and register load store based architecture, which utilizes two preset operational registers connected to the ALU which are used for all ALU operations and temporary registers to store results. The architecture focuses on completing instructions quickly and preparing for the next operation concurrently. ALU operations such as addition and subtraction are always operated on the A and B registers and the result is placed into the destination register set through the instruction. Every non-Immediate command can concurrently move a value from a register into register A, register B, or both. Immediate commands accept an 8-bit immediate.

# Registers

| Number | Symbol | Description                                                                        |
|--------|--------|------------------------------------------------------------------------------------|
| 0      | \$0    | Zero register: Always equal to 0 cannot be changed                                 |
| 1      | \$sp   | Stack Pointer: Points to the current top of the stack                              |
| 2      | \$ra   | Return Address: Points to address the current function must jump to when concluded |
| 3      | \$sr   | System reserved: Used for interrupts and cause etc                                 |
| 4      | \$at   | Assembler Temporary for pseudo instructions                                        |
| 5      | \$a0   | Argument 0: Place and receive function arguments here                              |
| 6      | \$a1   | Argument 1: Place and receive function arguments here                              |
| 7      | \$v0   | Function Return: Place function returns here                                       |
| 8      | \$A    | A: Operations register 0                                                           |
| 9      | \$B    | B: Operations register 1                                                           |
| 10     | \$tO   | Temporary register 0                                                               |
| 11     | \$t1   | Temporary register 1                                                               |
| 12     | \$t2   | Temporary register 2                                                               |
| 13     | \$t3   | Temporary register 3                                                               |
| 14     | \$t4   | Temporary register 4                                                               |
| 15     | \$t5   | Temporary register 5                                                               |

# **Instruction Formats**

# DR Type Instructions:

| 4 bits |    |                      | 4 bits |     | 4 bits                                    | 1 b     | 1 b   | 1 b  | 1 b  |  |
|--------|----|----------------------|--------|-----|-------------------------------------------|---------|-------|------|------|--|
|        | ор |                      | rd     |     | rm                                        | ma      | mb    | CLRa | CLRb |  |
| ор     | :  | Operation            | n Code | nur | mber (Defined in the ta                   | able b  | elow) |      |      |  |
| rd     | :  | register destination |        |     | number (Addressed directly defined above) |         |       |      |      |  |
| rm     | :  | register to move     |        | nur | number (Addressed directly defined above) |         |       |      |      |  |
| ma     | :  | move to a            |        | bod | boolean (1-move, 0- do not move)          |         |       |      |      |  |
| mb     | :  | move to              | b      | bod | olean (1-move, 0- do r                    | not mo  | ve)   |      |      |  |
| CLRa   | :  | clear a              |        | bod | olean (1- clear, 0- do r                  | not cle | ar)   |      |      |  |
| CLRb   | :  | clear b              |        | boo | olean (1- clear, 0- do r                  | not cle | ar)   |      |      |  |

# I Type Instructions:

| 4 bits                    |                     | 4 bits |                                          | 8 bits                              |  |
|---------------------------|---------------------|--------|------------------------------------------|-------------------------------------|--|
| ор                        |                     | rd     |                                          | immediate                           |  |
| ор                        | op : Operation code |        | nur                                      | number (Defined in the table below) |  |
| rd register destination r |                     | nur    | umber (Addressed directly defined above) |                                     |  |

### Instructions

#### **DR (Double Register) Type Instructions**

The register designated by rm is moved to either the A or B register as designated by ma/mb concurrently with what is described in the instruction description. Also the CLRa/CLRb bits can clear the values in A or B after an instruction is completed and before the move happens.

Syntax: inst rd, rm, ma, mb, CLRa, CLRb

Example: add \$t1, \$t2, 0, 1, 0, 0,

| Decimal | Symbol | Name          | Description                              |
|---------|--------|---------------|------------------------------------------|
| 0       | add    | Add           | Adds A to B and stores in rd             |
| 1       | sub    | Subtract      | Subtracts B from A and stores in rd      |
| 2       | and    | And           | Bitwise and of A and B                   |
| 3       | or     | Or            | Bitwise or of A and B                    |
| 4       | jr     | Jump Register | Jumps to address held in A (rd not used) |
| 5       | mv     | Move          | Ignores the rd register                  |
| 6       | slt    | Set Less Than | If A < B set rd to 1 else set rd to 0    |

#### I (Immediate) Type Instructions

Values are stored in the register designated by rd. The immediate does a variety of things depending on the specific instruction.

Syntax: inst rd, im

Example: beq \$t0, BRANCH

lw \$t1, 4

| 7  | beq | Branch On Equal | If A == B move <immediate> instructions Beq jumps to the address defined by the (first 7 bits of the program counter + 4) + (the 8 bit immediate given shifted once)</immediate> |
|----|-----|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8  | lw  | Load Word       | The value at the address in A + ( <immediate> * 2) is stored in rd</immediate>                                                                                                   |
| 9  | SW  | Store Word      | The value in B is stored in the address in A + ( <immediate> * 2)</immediate>                                                                                                    |
| 10 | j   | Jump            | Jumps to tag or address PC[15-9] + <immediate> + 0</immediate>                                                                                                                   |

| Decimal | Symbol | Name                 | Description                                                                                                         |
|---------|--------|----------------------|---------------------------------------------------------------------------------------------------------------------|
| 11      | IIi    | Load Lower Immediate | Loads <immediate> into least significant bits of rd (sign extended)</immediate>                                     |
| 12      | ori    | Or Immediate         | Bitwise or with A and <immediate></immediate>                                                                       |
| 13      | sll    | Shift Left Logical   | Shifts value in A by signed (immediate) and stores in rd, positive numbers shift left, negative numbers shift right |
| 14      | jal    | Jump and Link        | Jumps to tag or address PC[15-9] + <immediate> + 0 and stores the return address (PC+4) into \$ra</immediate>       |
| 15      | addi   | Add Immediate        | Adds <immediate> to A and stores in rd</immediate>                                                                  |

# Register Transfer Language for Instructions

| DR-Type                                                                                                                                                                             | I-Type                        | lw                             | sw                              | beq                                                     |  |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------------------------|---------------------------------|---------------------------------------------------------|--|--|--|--|--|--|
|                                                                                                                                                                                     | IR = Mem[PC]<br>PC = PC + 4   |                                |                                 |                                                         |  |  |  |  |  |  |
| A= REG[1000]<br>B = REG[1001]                                                                                                                                                       | A = RE                        | G[1000]                        | A = REG[1000]<br>B= REG[1001]   |                                                         |  |  |  |  |  |  |
| ALUout = A op B if(IR[1]==1) {    REG[1000] = 0 } if(IR[0]==1) {    REG[1001] = 0 } if(IR[3]==1) {    REG[1000] =    REG[IR[7-4]] } if(IR[2]==1) {    REG[1001] =    REG[IR[7-4]] } | ALUout = A op<br>S/E(IR[7-0]) | ALUout = A +<br>SE(IR[7-0]<<1) | ALUout = A +<br>S/E(IR[7-0]<<1) | S/E(IR[7-0]<<1) IF (REG[1000] == REG[1001]) PC = ALUout |  |  |  |  |  |  |
| REG[IR[11-8] =<br>ALUout                                                                                                                                                            | REG[IR[11-8]] =<br>ALUout     | MDR =<br>MEM[ALUout]           | MEM[ALUout] =<br>REG[1001]      |                                                         |  |  |  |  |  |  |
|                                                                                                                                                                                     |                               | REG[IR[11-8]] = MDR            |                                 |                                                         |  |  |  |  |  |  |

| mv                                                                                                                                                                                 | j                           | jr             | jal                              |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------------|----------------------------------|--|--|--|--|--|
| IR = Mem[PC]<br>PC = PC + 4                                                                                                                                                        |                             |                |                                  |  |  |  |  |  |
| <pre>if(IR[1]==1) {     REG[1000] = 0 } if(IR[0]==1) {     REG[1001] = 0 } if(IR[3]==1) {     REG[1000] =     REG[IR[7-4]] } if(IR[2]==1)     REG[1001] =     REG[1R[7-4]] }</pre> | PC = PC +<br>SE(IR[7-0]<<1) | PC = REG[1000] | REG[0010] = PC<br>PC = REG[1000] |  |  |  |  |  |

# RTL Component List

| Name   | Description                                                                                                                                          | Inputs                                                                                                                                                                                                                                                                                                                                                                                                                      | Outputs                                                                                        |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| PC     | Register that stores the program counter                                                                                                             | Data In (16 bits): The data input of the                                                                                                                                                                                                                                                                                                                                                                                    | Data Out (16 bits):<br>The data output of                                                      |
| IR     | Instruction register                                                                                                                                 | register Clock (1 bit): The                                                                                                                                                                                                                                                                                                                                                                                                 | the register                                                                                   |
| А      | Registers that input into ALU. A is always                                                                                                           | clock of the processor Write (1 bit): Controls                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                |
| В      | the A register and B is either the B register or an immediate                                                                                        | if data is being written<br>or not<br>Reset (1 bit): Resets<br>data in register to 0 if<br>clock is enabled                                                                                                                                                                                                                                                                                                                 |                                                                                                |
| MDR    | Register that stores memory data                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                |
| ALUout | Register that stores output of ALU                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                |
| REG    | Register file, it has the ability to move data to the A and B registers, as well as clear them. It always outputs the data in the A and B registers. | Rd (4 bits): The register address of the destination register (the register to write data to)  Write Data (16 bits): The data to write into the rd register  CI A (1 bit): If enabled, register A will be cleared  CI B (1 bit): If enabled, register A will be cleared  Mv A (1 bit): If enabled, register A will be cleared  Mv A (1 bit): If enabled, the value in the Mv register will be copied to A  Mv B (1 bit): If | A (16 bits): The data stored in the A register  B (16 bits): The data stored in the B register |

|     |                                                                                                                    | enabled, the value in the Mv register will be copied to B  Mv Reg (4 bits): The register address of the register to get data to move into A or B                                                                                                                                        |                                                     |
|-----|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| MEM | Main memory                                                                                                        | Write Data (16 bits): Data to be written in main memory  Address (16 bits): Address where the data will be written  Write (1 bit): If enabled, the write data will be written to the address  Clock (1 bit): The clock of the processor, data will be written with the clock is enabled | MemData (16 bits): Data being read from main memory |
| SE  | Sign extend, takes<br>the data in and<br>copies the most<br>significant bit 8 times<br>to create a 16 bit<br>value | Data in (8 bits): Data to be sign extended                                                                                                                                                                                                                                              | Data out (16 bits): Data after being sign extended  |

### **Procedure Call Conventions**

#### Registers

- The zero register cannot change
- sp and ra should be unchanged when returning from a procedure
- All other registers are mutable in procedures

#### Stack

- All mutable registers should be saved on the stack
- Extra pass in arguments should be placed in the stack at the lowest value and increase in address
- Extra return values should be placed at the highest value addresses in the stack and count down

#### Example

//Register A starts with an arbitrary word and B is clear //All temp registers start with arbitrary words //proc has four inputs and three outputs

```
$a0, $t0, 1, 0, 0, 0
ori
                             #put A in a0 and put t0 in A
ori $a1, $sp, 1, 0, 0, 0
                             #put A in al and put sp in A
    $0, $t1, 0, 1, 0, 0
                             #put t1 in B
mν
                             #save B in A shifted 0 words
    $0, 0
SW
                             #put t2 in B
    $0, $t2, 0, 1, 0, 0
mν
    $0, 1
                             #save B in A shifted 1 word
SW
    $0, $ra, 0, 1, 0, 0
                             #put ra in B
mν
    $0,
                             #save B in A shifted 2 words
SW
jal proc
                             #jump to proc
    $0, $v0, 1, 0, 0, 0
                             #put v0 in A
mv
ri $t0, $sp, 1, 0, 0, 0
                             #put A in t0 and put sp in A
lw $t1, -1
                             #load A shifted -1 words in t1
lw $t2, -2
                             #load A shifted -2 words in t2
                             #load A shifted 3 words in ra
lw
   $ra, 3
```

### Code Fragments with Machine Code

### Loading in a 16-bit integer:

```
      11i $A, 0x16
      1011 1000 0001 0110

      sll $A, 0x8
      1101 1000 0000 1000

      ori $A, 0x21
      1100 1000 0010 0001
```

Results in the Register:

A: 0x1621

### Loading in two numbers and adding them:

| lli | \$Α,  | 0x31 |    |    |    |   | 1011 | 1000 | 0011 | 0001 |
|-----|-------|------|----|----|----|---|------|------|------|------|
| lli | \$В,  | 0x02 |    |    |    |   | 1011 | 1001 | 0000 | 0010 |
| add | \$t0, | \$0, | 0, | 0, | 1, | 1 | 0000 | 1010 | 0000 | 0011 |

Results in the Register:

A: 0x0000 B: 0x0000 t0: 0x0033

### Looping and iteration:

```
add $t0, $t0, 0, 0, 1, 1 0000 1010 1010 0011 lli $B, 0x05 1011 0101 0000 0101 Loop: addi $A, 1 1101 1000 0000 0001 add $t0, $0, 0, 0, 0 0000 1010 0000 0000 beq $B, Loop 0111 1001 1111 1101 add $A, $0, 0, 0, 0, 1 0000 1000 0000 0001
```

Results in the Registers:

A: 0x000A B: 0x0000 t0: 0x0028

### Euclid's Algorithm:

```
32
                    # n is already in $a0 from where this was called
33
34
                                                 # store m in a1
# load 4 into B
                                                                                                               1011 0101 0000 0010
                    lli $a1, 2
                                                                                                               1011 1001 0000 1000
     loop:
                   11i $B, 4
                   mv $0, $sp, 1, 0, 0, 0  # move sp into A
sub $sp, $a1, 0, 1, 0, 0  # decrease sp by 4 and move $a1 into $B
mv $0, $sp, 1, 0, 0, 0  # move the value in $sp into $A
35
36
37
                                                                                                               0101 0000 0001 1000
                                                                                                               0001 0001 0110 0100
                                                                                                               0101 0000 0001 1000
38
39
40
41
42
43
44
45
46
                   sw $0, 0
                                                  # stores m on the stack
                                                                                                               1001 0000 0000 0000
                   mv $0, $a0, 0, 1, 0, 0
                                                  # moves n to $B
                                                                                                               0101 0000 0101 0100
                   sw $0, 1
                                                                                                               1001 0000 0000 0100
                                                  # stores n on the stack
                   mv $0, $ra, 0, 1, 0, 0
                                                                                                               0101 0000 0010 0100
                                                  # move $ra into B
                                                  # store $ra on the stack
# jump into the gcd function
                    sw $0, 2
                                                                                                               1001 0000 0000 1000
                                                                                                               1110 0000 (address of gcd)
0101 0000 0001 1000
                    jal gcd
                   mv $0, $sp, 1, 0, 0, 1
                                                  # put sp into $A
                                                  # load n back into $a0
                                                                                                               0100 0101 0000 0100
                    lw $a1, 0
                                                  # load m back into $a1
                                                                                                               0100 0110 0000 0000
47
48
49
                    lw $ra, 2
                                                  # load ra back
                                                                                                               0100 0010 0000 1000
                    11i $A, 3
                                                  # put 4 into A
                                                                                                               1011 1000 0000 1000
                   add $sp, $0, 0, 0, 0, 0
mv $0, $v0, 1, 0, 0, 0
                                                 # add 4 back to the stack pointer
                                                                                                               0000 0001 0000 0000
50
51
52
53
54
                                                  # put the result of gcd into $A
                                                                                                               0101 0000 0111 1000
                   11i $B, 1
beq $0, INCREMENT
mv $0, $a1, 1, 0, 0, 1
add $v0, $0, 0, 0, 0, 0
                                                                                                               1011 1001 0000 0001
                                                  # put 1 into $B
                                                                                                               0111 0000 0000 0010
0101 0000 0110 1001
                                                  # if result == 1, loop
                                                  # move $a1 into A and clear B
                                                  # put m into $v0 to return
                                                                                                               0000 0111 0000 0000
                                                  # if result != 1, then return m
                                                                                                               1010 0000 (address of DONE)
56
     INCREMENT:
57
                                                                                                               0000 0110 0000 0000
                   add $a1, $0, 0, 0, 0 # add 1 to m in $a1
58
                                                  # jump to loop
                                                                                                               1010 0000 (address of LOOP)
59
     gcd:
                    mv $0, $a0, 1, 0, 0, 1
beq $0, RETURNB
61
                                                    # move $a0 into A and clear B
                                                                                                                  0101 0000 0101 1001
62
63
                                                                                                                  0111 0000 0000 1010
                                                    # if a == 0, return b
64
     L00P2:
                    mv $0, $a1, 0, 1, 1, 0
                                                    # move $a1 into B and clear A
                                                                                                                   0101 0000 0110 1000
                   mv $0, $a0, 1, 0, 0, 0 # move $a0 b

mv $0, $a0, 1, 0, 0, 0 # move $a0 b

slt $t0, $0, 0, 0, 0, 0 # check if a

beq $0, ELSE # if a !< b

sub $a0, $0, 0, 0, 0, 0 # a = a - b
65
                                                                                                                  0111 0000 0000 1010
                                                    # if b == 0, return a
66
67
68
                                                   # move $a0 back into A
                                                                                                                  0101 0000 0101 1000
                                                                                                                  0110 1010 0000 0000
                                                   # check if a < b
                                                                                                                  0111 0000 0000 0010
                                                    # if a !< b go to the else
69
                                                                                                                   0001 0101 0000 0000
70
                                                                                                                  1010 0000 (address of LOOP2)
                    j L00P2
71
72
73
74
     ELSE:
                    0101 0000 0101 0100
                                                                                                                  0101 0000 0110 1000
                                                                                                                   0001 0110 0000 0000
                    j L00P2
                                                                                                                  1010 0000 (address of LOOP2)
76
77
78
     RETURNB:
                    mv $0, $a1, 1, 0, 0, 1 # move $a1 into A and clear B
                                                                                                                  0101 0000 0110 1001
79
80
                                                                                                                  1010 0000 (address of DONE)
     RETURNA:
81
                                                                                                                  0101 0000 0101 1001
                    mv $0, $a0, 1, 0, 0, 1 # move $a0 into A and clear B
     DONE:
82
                    mv $0, $ra, 1, 0, 0, 0
jr $0, $0, 0, 0, 0, 0
83
                                                 # move $ra into A
                                                                                                                  0100 0000 0000 0000
                                                  # jump to the return address in A
```