

Latest Version: 1.0

2010-5-31



#### **Declaration**

Circuit diagrams and other information relating to products of Actions Semiconductor Company, Ltd. ("Actions") are included as a means of illustrating typical applications. Consequently, complete information sufficient for construction is not necessarily given. Although the information has been examined and is believed to be accurate, Actions makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and disclaims any responsibility for inaccuracies. Information in this document is provided solely to enable use of Actions' products. The information presented in this document does not form part of any quotation or contract of sale. Actions assumes no liability whatsoever, including infringement of any patent or copyright, for sale and use of Actions' products, except as expressed in Actions' Terms and Conditions of Sale for. All sales of any Actions products are conditional on your agreement of the terms and conditions of recently dated version of Actions' Terms and Conditions of Sale agreement Dated before the date of your order.

This information does not convey to the purchaser of the described semiconductor devices any licenses under any patent rights, copyright, trademark rights, rights in trade secrets and/or know how, or any other intellectual property rights of Actions or others, however denominated, whether by express or implied representation, by estoppel, or otherwise.

Information Documented here relates solely to Actions products described herein supersedes, as of the release date of this publication, all previously published data and specifications relating to such products provided by Actions or by any other person purporting to distribute such information. Actions reserves the right to make changes to specifications and product descriptions at any time without notice. Contact your Actions sales representative to obtain the latest specifications before placing your product order. Actions product may contain design defects or errors known as anomalies or errata which may cause the products functions to deviate from published specifications. Anomaly or "errata" sheets relating to currently characterized anomalies or errata are available upon request. Designers must not rely on the absence or characteristics of any features or instructions of Actions' products marked "reserved" or "undefined." Actions reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

Actions' products are not designed, intended, authorized or warranted for use in any life support or other application where product failure could cause or contribute to personal injury or severe property damage. Any and all such uses without prior written approval of an



Officer of Actions and further testing and/or modification will be fully at the risk of the customer.

Copies of this document and/or other Actions product literature, as well as the Terms and Conditions of Sale Agreement, may be obtained by visiting Actions' website at <a href="http://www.actions-semi.com/">http://www.actions-semi.com/</a> or from an authorized Actions representative. The word "ACTIONS", the Actions' LOGO, whether used separately and/or in combination, and the phase "ATJ331X", are trademarks of Actions Semiconductor Company, Ltd., Names and brands of other companies and their products that may from time to time descriptively appear in this product data sheet are the trademarks of their respective holders; no affiliation, authorization, or endorsement by such persons is claimed or implied except as may be expressly stated therein.

ACTIONS DISCLAIMS AND EXCLUDES ANY AND ALL WARRANTIES, INCLUDING WITHOUT LIMITATION ANY AND ALL IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, TITLE, AND AGAINST INFRINGEMENT AND THE LIKE, AND ANY AND ALL WARRANTIES ARISING FROM ANY COURSE OF DEALING OR USAGE OF TRADE.

IN NO EVENT SHALL ACTIONS BE RELIABLE FOR ANY DIRECT, INCIDENTAL, INDIRECT, SPECIAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES; OR FOR LOST DATA, PROFITS, SAVINGS OR REVENUES OF ANY KIND; REGARDLESS OF THE FORM OF ACTION, WHETHER BASED ON CONTRACT; TORT; NEGLIGENCE OF ACTIONS OR OTHERS; STRICT LIABILITY; BREACH OF WARRANTY; OR OTHERWISE; WHETHER OR NOT ANY REMEDY OF BUYER IS HELD TO HAVE FAILED OF ITS ESSENTIAL PURPOSE, AND WHETHER ACTIONS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES OR NOT.

#### **Additional Support**

Additional product and company information can be obtained by visiting the Actions website at: <a href="http://www.actions-semi.com">http://www.actions-semi.com</a>



# **Contents**

| De | claration                                                                 | on                                                       | 2                                |
|----|---------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------|
| Co | ntents                                                                    |                                                          | 4                                |
| Re | vision l                                                                  | listory                                                  | . 10                             |
| 1  | Introd                                                                    | luction                                                  | . 11                             |
| 1  | L. <b>1</b>                                                               | Overview                                                 | 11                               |
| 1  | L.2                                                                       | Features                                                 | 11                               |
| 2  | Pin D                                                                     | escription                                               | . 13                             |
| 9  | 2.1                                                                       | ATJ3315                                                  |                                  |
| _  | 2.1.1                                                                     | ATJ3315 Pin Assignment                                   |                                  |
|    | 2.1.2                                                                     | ATJ3315 Pin Definition                                   |                                  |
| 3  | ATJ33                                                                     | 1X Block Diagram                                         | . 19                             |
| 4  | Mem                                                                       | ory Mapping                                              | . 20                             |
| 4  | l. <b>1</b>                                                               | Memory Map                                               | 20                               |
|    | 4.1.1                                                                     | Registers Description                                    | 21                               |
| 5  | Syste                                                                     | m Control Module                                         | 21                               |
| 5  | - 4                                                                       |                                                          |                                  |
|    | 5.1                                                                       | Description                                              | 21                               |
| 5  | 5.2                                                                       | Description  Bus Controller                              |                                  |
| 5  |                                                                           |                                                          | 22                               |
| 5  | 5.2                                                                       | Bus Controller                                           | 22<br>22                         |
| 5  | 5.2<br>5.2.1                                                              | Bus Controller  MCUCLK (MCU Clock Control Register, 00h) | 22<br>22<br>23                   |
| 5  | 5.2<br>5.2.1<br>5.2.2                                                     | Bus Controller                                           | 22<br>22<br>23                   |
| 5  | 5.2<br>5.2.1<br>5.2.2<br>5.2.3                                            | Bus Controller                                           | 22<br>22<br>23<br>23             |
| 5  | 5.2<br>5.2.1<br>5.2.2<br>5.2.3<br>5.2.4                                   | Bus Controller                                           | 22<br>23<br>23<br>24             |
|    | 5.2<br>5.2.1<br>5.2.2<br>5.2.3<br>5.2.4<br>5.2.5                          | Bus Controller                                           | 22<br>23<br>23<br>24<br>25<br>25 |
|    | 5.2<br>5.2.1<br>5.2.2<br>5.2.3<br>5.2.4<br>5.2.5<br>5.2.6                 | Bus Controller                                           | 22<br>23<br>23<br>24<br>25<br>25 |
|    | 5.2<br>5.2.1<br>5.2.2<br>5.2.3<br>5.2.4<br>5.2.5<br>5.2.6                 | Bus Controller                                           | 22<br>23<br>24<br>25<br>25<br>26 |
|    | 5.2<br>5.2.1<br>5.2.2<br>5.2.3<br>5.2.4<br>5.2.5<br>5.2.6<br>5.3<br>5.3.1 | Bus Controller                                           | 22232425252626                   |



|    | 5.3.5  | DMA1DADDR0 (DMA1 Destination Address 0 Register, 0Bh)   | 28 |  |  |  |
|----|--------|---------------------------------------------------------|----|--|--|--|
|    | 5.3.6  | DMA1DADDR1 (DMA1 Destination Address 1 Register, 0Ch)   | 28 |  |  |  |
|    | 5.3.7  | DMA1DADDR3 (DMA1 Destination Address 3 Register, 0Eh)   | 28 |  |  |  |
|    | 5.3.8  | DMA1IDA (DMA1 IPM/IDM/ZRAM2 DST Address Register, 0Fh)  | 29 |  |  |  |
|    | 5.3.9  | DMA1BCL (DMA1 Byte Counter Low, 10h)                    | 29 |  |  |  |
|    | 5.3.10 | DMA1BCH (DMA1 Byte Counter High Register, 011h)         | 30 |  |  |  |
|    | 5.3.11 | DMA1M (DMA1 Mode Register, 012h)                        | 30 |  |  |  |
|    | 5.3.12 | DMA1COM (DMA1 Command Register, 013h)                   | 30 |  |  |  |
| 5  | .4     | DMA Channel 2                                           | 31 |  |  |  |
|    | 5.4.1  | DMA2SA0 (DMA2 Source Address 0 Register, 014h)          | 31 |  |  |  |
|    | 5.4.2  | DMA2SA1 (DMA2 Source Address 1 Register, 015h)          | 32 |  |  |  |
|    | 5.4.3  | DMA2SA3 (DMA2 Source Address 3 Register, 017h)          | 32 |  |  |  |
|    | 5.4.4  | DMA2ISA (DMA2 IPM/IDM/ZRAM2 SRC Address Register, 018h) | 32 |  |  |  |
|    | 5.4.5  | DMA2ISA0 (DMA2 Destination Address 0 Register, 019h)    | 33 |  |  |  |
|    | 5.4.6  | DMA2ISA1 (DMA2 Destination Address 1 Register, 01Ah)    | 33 |  |  |  |
|    | 5.4.7  | DMA2ISA3 (DMA2 Destination Address 3 Register, 01Ch)    | 33 |  |  |  |
|    | 5.4.8  | DMA2IDA (DMA2 IPM/IDM/ZRAM2 DST Address Register, 01Dh) | 34 |  |  |  |
|    | 5.4.9  | DMA2BCL (DMA2 Byte Count low Register, 01Eh)            | 34 |  |  |  |
|    | 5.4.10 | DMA2BCH (DMA2 Byte Count High Register, 01Fh)           | 35 |  |  |  |
|    | 5.4.11 | DMA2M (DMA2 Mode Register, 020h)                        | 35 |  |  |  |
|    | 5.4.12 | DMA2COM (DMA2 Command Register, 021h)                   | 35 |  |  |  |
| 5  | .5     | СТС                                                     | 36 |  |  |  |
|    | 5.5.1  | CTCPRES (CTC Prescale Register, 022h)                   | 36 |  |  |  |
|    | 5.5.2  | CTCTPL (CTC T Period Low Register, 023h)                | 37 |  |  |  |
|    | 5.5.3  | CTCTPH (CTC T Period High Register, 024h)               | 37 |  |  |  |
| 5  | .6     | Interrupt Controller                                    | 38 |  |  |  |
|    | 5.6.1  | DMACISTA (DMA/CTC IRQ Status Register, 025h)            |    |  |  |  |
|    | 5.6.2  | MISTA (Master Interrupt Status Register, 026h)          | 39 |  |  |  |
|    | 5.6.3  | MIEN (Master Interrupt Enable Register, 027h)           | 40 |  |  |  |
| 6  | USB2   | .0 OTG                                                  | 41 |  |  |  |
| 6  | .1     | Description                                             | 41 |  |  |  |
|    | .2     | Feature                                                 |    |  |  |  |
|    |        |                                                         |    |  |  |  |
| 7  | I2C In | terface                                                 | 42 |  |  |  |
| 7. | .1     | Description                                             | 42 |  |  |  |
| 7. | .2     | Feature                                                 |    |  |  |  |
| 7. | .3     | Register Description                                    |    |  |  |  |



|   | 7.3.1    | I2CADDR (I2C Address Register, 084h)                                | 42 |
|---|----------|---------------------------------------------------------------------|----|
|   | 7.3.2    | I2CCTL (I2C Control Register, 085h)                                 |    |
|   | 7.3.3    | I2CSTA (I2C Status Register, 086h)                                  |    |
|   | 7.3.4    | I2CDAT (I2C Data Register, 087h)                                    | 45 |
| 8 | SPI Ir   | nterface                                                            | 45 |
|   | 8.1      | Description                                                         | 45 |
|   | 8.2      | Feature                                                             | 46 |
|   | 8.3      | Register Description                                                | 46 |
|   | 8.3.1    | SPICTL (SPI Control Register, A8h)                                  | 46 |
|   | 8.3.2    | SPIIRQ (SPI IRQ Register, A9h)                                      | 47 |
|   | 8.3.3    | SPISTA (SPI Status Register, AAh)                                   | 48 |
|   | 8.3.4    | SPICLKDIV (SPI Clock Divide Control Register, ABh)                  | 48 |
|   | 8.3.5    | SPIDAT (SPI Data Register, ACh)                                     | 49 |
|   | 8.3.6    | SPIBCL (SPI Bytes Count Low Register, ADh)                          | 49 |
|   | 8.3.7    | SPIBCH (SPI Bytes Count High Register, AEh)                         | 49 |
| 9 | UART     | Interface                                                           | 50 |
|   | 9.1      | Description                                                         | 50 |
|   | 9.2      | Feature                                                             | 50 |
|   | 9.3      | Register Description                                                | 50 |
|   | 9.3.1    | BAUDRATE (UART Baud Rate Register, 079h)                            | 51 |
|   | 9.3.2    | UARTCTL (UART Control Register, 07Ah)                               | 51 |
|   | 9.3.3    | UARTFDAT (UART FIFO DATA Register, 07Bh)                            | 52 |
|   | 9.3.4    | UARTMS (UART Mode & FIFO Status Register, 07Dh)                     | 53 |
|   | 9.3.5    | UARTRQS (UART DRQ/IRQ Enable/Status Register, 07Eh)                 | 53 |
| 1 | 0 Infrar | ed Remote Control Interface                                         | 55 |
|   | 10.1     | Introduction                                                        | 55 |
|   | 10.2     | Features                                                            | 55 |
|   | 10.3     | Register Description                                                | 55 |
|   | 10.3.1   | IRCCTL (Infrared Remote Control Interface Control Register, 0x78)   | 55 |
|   | 10.3.2   | P IRCSTA (Infrared Remote Control Interface State Register, 0x7f)   | 56 |
|   | 10.3.3   | IRCLUC (Infrared Remote Control Low User Code Register, 0x3b)       | 57 |
|   | 10.3.4   | IRCHUC (Infrared Remote Control High User Code Register, 0x3b)      | 57 |
|   | 10.3.5   | IRCKDC (Infrared Remote Control Key Data Code Register, 0x3b)       | 58 |
|   | 10.3.6   | IRCAKDC (Infrared Remote Control Anti Key Data Code Register, 0x3b) | 58 |



| 11 | SPDIF  | Interface                                          | 59 |
|----|--------|----------------------------------------------------|----|
| 1  | 1.1    | Description                                        | 59 |
| 1  | 1.2    | Register Description                               | 59 |
| _  | 11.2.1 | •                                                  |    |
|    | 11.2.2 |                                                    |    |
|    | 11.2.3 |                                                    |    |
|    | 11.2.4 | SPDIF Channel Status Register                      | 61 |
|    | 11.2.5 | SPDIFCH (SPDIF Channel Status Register, 083h)      | 61 |
| 12 | Clock  | Management Unit                                    | 62 |
| 1  | 2.1    | Description                                        | 62 |
| 1  | 2.2    | Feature                                            | 62 |
| 1  | 2.3    | Register Description                               | 62 |
|    | 12.3.1 | RTC Control Register                               | 62 |
|    | 12.3.2 | HOSC/PLL                                           | 68 |
|    | 12.3.3 | Clock Selection Unit                               | 69 |
| 13 | A/D [  | O/A and Headphone Driver                           | 71 |
| 1  | 3.1    | Introduction                                       | 71 |
| 1  | 3.2    | Feature                                            | 71 |
| 1  | .3.3   | ADDA Analog Diagram                                | 71 |
| 1  | 3.4    | DAC                                                | 72 |
| 1  | 3.5    | ADC                                                | 73 |
| 14 | GPIO/  | MULTIFUNCTION                                      | 74 |
| 1  | 4.1    | Description                                        | 74 |
| 1  | 4.2    | Feature                                            | 74 |
| 1  | 4.3    | Register Description                               | 74 |
|    | 14.3.1 | MFPSEL (MFP Select Register, 0EEh)                 | 75 |
|    | 14.3.2 | GPIOAOUTEN (GPIO_A Output Enable Register, 0EDh)   | 76 |
|    | 14.3.3 | GPIOAINEN (GPIO_A Input Enable Register, 0EFh)     | 76 |
|    | 14.3.4 | GPIOADAT (GPIO_A Data Output/Input Register, 0F0h) | 76 |
|    | 14.3.5 | GPIOBOUTEN (GPIO_B Output Enable Register, 0F1h)   | 77 |
|    | 14.3.6 | GPIOBINEN (GPIO_B Input Enable Register, 0F2h)     | 77 |
|    | 14.3.7 | GPIOBDAT (GPIO_B Data Output/Input Register, 0F3h) | 77 |
|    | 14.3.8 | GPIOCOUTEN (GPIO_C Output Enable Register, 0F4h)   | 78 |



|    | 14.3.9 | GPIOCINEN (GPIO_C Input Enable Register, 0F5h)                        | 78   |
|----|--------|-----------------------------------------------------------------------|------|
|    | 14.3.1 | O GPIOCDAT (GPIO_C Data Output/Input Register, 0F6h)                  | 79   |
|    | 14.3.1 | 1 GPIODOUTEN (GPIO_D Output Enable Register, 0F7h)                    | 79   |
|    | 14.3.1 | 2 GPIODINEN (GPIO_D Input Enable Register, 0F8h)                      | 79   |
|    | 14.3.1 | 3 GPIODDAT (GPIO_D Data Output/Input Register, 0F9h)                  | 80   |
|    | 14.3.1 | 4 GPIOEOUTEN (GPIO_E [4:0] Output Enable Register, 0FAh)              | 80   |
|    | 14.3.1 | 5 GPIOEINEN (GPIO_E [4:0] Input Enable Register, OFBh)                | 80   |
|    | 14.3.1 | 6 GPIOEDAT (GPIO_E [4:0] Data Output/Input Register, OFCh)            | 81   |
|    | 14.3.1 | GPIOFOUTEN (GPIO_F [7:0] Output Enable Register, 0FDh)                | 81   |
|    | 14.3.1 | 8 GPIOFINEN (GPIO_F [7:0] Input Enable Register, 0FEh)                | 81   |
|    | 14.3.1 | 9 GPIOFDAT (GPIO_F [7:0] Data Output/Input Register, OFFh)            | 82   |
|    | 14.3.2 | O GPIOEO_VCCOUTSR (GPIOEO_VCCOUT Select Register, 088h)               | 82   |
| 15 | S PWM  |                                                                       | . 83 |
|    |        |                                                                       |      |
|    | 15.1   | Introduction                                                          | 83   |
|    | 15.2   | Feature                                                               | 83   |
|    | 15.3   | Register Description                                                  | 83   |
|    | 15.3.1 |                                                                       |      |
| 46 | . Dowe | Management Unit                                                       |      |
| TC | Power  | Management Unit                                                       | , 00 |
|    | 16.1   | Introduction                                                          | 85   |
|    | 16.2   | Function Block Diagram                                                | 85   |
|    | 16.3   | DC-DC Converters                                                      | 87   |
|    | 16.3.1 |                                                                       |      |
|    | 16.3.2 | · · · · · · · · · · · · · · · · · · ·                                 |      |
|    |        | •                                                                     |      |
|    |        | Linear Regulators                                                     |      |
|    | 16.4.1 |                                                                       |      |
|    | 16.4.2 | Regulators Accurate and Maximum Output Current                        | 88   |
|    | 16.5   | Li-lon Cell Charger                                                   | 89   |
|    | 16.6   | A/D Converters                                                        | 90   |
|    | 16.7   | Programmable Registers                                                | 91   |
|    | 16.7.1 | SYSTEM_CTL_RTCVDD, (System Control Register, 0A5h) (RTCVDD)           |      |
|    | 16.7.2 | SYSTEM_CTL_VDD (SYSTEM Set Register, 0A6h)                            |      |
|    | 16.7.3 | VOUTCTL (DC-DC & Regulator Output Voltage Control Register, page0_089 |      |
|    | 16.7.4 | LBNMI & ADCIRQ (LBNMI & ADCIRQ Control Register, page0_08Ch)          | 94   |
|    | 16.7.5 | LRADC1 (LRADC1 Data & Frequency Register, page0_08Dh)                 |      |
|    | 16.7.6 | LRADC2 (LRADC2 Input Detect DATA Register, page0_08Eh)                |      |
|    |        |                                                                       |      |



|    | 16.7.7           | BATADC (Battery Voltage Detect DATA Register, page0_08Fh) | 97  |
|----|------------------|-----------------------------------------------------------|-----|
|    | 16.7.8           | VCCOUT CONTROL (VCCOUT Control Register, page1_088h)      | 97  |
|    | 16.7.9           | LRADC3 (LRADC3 Data Register, page1_089h)                 | 98  |
|    | 16.7.1           | 0 LRADC4 (LRADC4 Data Register, page1_08Ah)               | 98  |
|    | 16.7.1           | 1 LRADC5 (LRADC5 Data Register, page1_08Bh)               | 99  |
|    | 16.7.1           | 2 CHG Control (Charger Control Register, page1_08Ch)      | 99  |
|    | 16.7.1           | 3 CHGDET (Charge Detect Register, page1_08Dh)             | 101 |
|    | 16.7.1           | 4 CHGASST (Charger Assistant Register, page1_08Eh)        | 102 |
| 17 | Electr           | ical Characteristics                                      | 104 |
| 1  | .7.1             | Absolute Maximum Ratings                                  | 104 |
| 1  | 7.2              | Recommended Power Supply                                  | 104 |
| 1  | .7.3             | Capacitance                                               | 105 |
| 1  | .7.4             | DC Characteristics                                        | 105 |
| 1  | .7.5             | AC Characteristics                                        |     |
|    | 17.5.1           |                                                           |     |
|    | 17.5.2           | AC Test Output Measuring Points                           |     |
|    | 17.5.3           |                                                           |     |
|    | 17.5.4           |                                                           |     |
|    | 17.5.5           | GPIO Interface Parameter                                  |     |
|    | 17.5.6           |                                                           |     |
|    | 17.5.7           | External System Bus Parameter                             |     |
|    | 17.5.8<br>17.5.9 | Bus Operation  Headphone Driver Characteristics           |     |
|    |                  | ·                                                         |     |
| 18 | Packa            | age Drawing                                               | 113 |
| 1  | .8.1             | ATJ3315 Package Drawing                                   | 113 |
| 19 | Order            | ing Information                                           | 114 |
| 1  | .9.1             | Recommended Soldering Conditions                          | 114 |
| 1  | .9.2             | Precaution against ESD for Semiconductors                 | 114 |
| 1  | .9.3             | Handling of Unused Input Pins for CMOS                    | 115 |
| 1  | .9.4             | Status before Initialization of MOS Devices               | 115 |
| 20 | Appe             | ndix                                                      | 116 |
| 2  | 0.1              | 24.1 Acronym and Abbreviations                            | 116 |



# **Revision History**

| Date      | Revision | Description      |  |  |
|-----------|----------|------------------|--|--|
| 2010-6-11 | 1.0      | Initial Release; |  |  |



### 1 Introduction

#### 1.1 Overview

ATJ331X is a third generation single-chip highly integrated digital music system solution for devices dedicating to audio players etc. It includes an audio decoder with embedded RAM and ROM, ADPCM record capabilities and USB interface for downloading music and uploading voice recordings. It also provides an interface to SPDIF, flash memory, LED/LCD, button and switch inputs, headphones, microphone and FM radio input and control. The chip supports WMA and other digital audio standards. For devices like USB-Disk, it can act as a USB mass storage slave device to personal computer system. In addition, its low power consumption leads to long battery life and an efficient and flexible on-chip DC-DC converter allowing many different battery configurations, including 1xAA, 1xAAA and Li-on. The built-in Sigma-Delta D/A includes a headphone driver to directly drive low impedance headphones. The A/D includes inputs for both Microphone and Analog Audio in to support voice recording and FM radio integration features. Thus, it provides a true 'ALL-IN-ONE' solution that is ideally suited for highly optimized digital audio players.

#### 1.2 Features

- Support WMA Decoder, bit rate 32-384Kbps, 8-48KHz;
- Digital Voice Recording (ADPCM);
- On-chip Multi-use RAM ((22K+3\*256)\*8bit) and PCM RAM (8K\*8bit) that can be switched to be MCU memory space or DSP memory;
- Integrated MCU with DSU, the instruction set is compatible with Z80;
- Internal ZRAM1 ((16K-64)\*8),ZRAM2((6K+256)\*8),ZRAM3(14K\*8) accessed by MCU;
- Internal 17Kx8 BROM build in Boot up and USB Upgrade firmware;
- Internal SRAM access time<7ns, MROM access time<16ns;</li>
- External up to 4 (pcs) x 32M~4G bytes Nand type Flash accessed by MCU or DMA;
- External Smart Media Card;
- Support following memory card interface:

Multi Media Card Specification Version 4.2 (1/4/8 bit mode)

Secure Digital Card Specification Version 2.0 (1/4-bit mode)

Memory Stick Version 1.43 (1/4-bit mode)



Memory Stick Pro Version 1.02 (1/4-bit mode)
Memory Stick Pro-HG Version 1.01 (1/4/8-bit mode);

- Support 24MHz OSC with on-chip PLL for MCU and about 32KHz RC oscillator;
- 2-channel DMA,1-channel CTC and interrupt controller for MCU;
- Energy saving with dynamic power management, supporting 1 cell, 2 cell and Li-on;
- Support USB2.0 Compliance PHY+SIE,RD/WR:6MB/5MB (NAND Flash Base);
- Build in Stereo 16-bit Sigma-Delta D/A;
- Enough GPIOs for all applications;
- Support I<sup>2</sup>C/SPI/UART/IR/SPDIF interface;
- Support external 8080 Series LCM driver interface;
- Support FM Radio input and 40-level volume control;
- Support Stereo 16-bit Sigma-Delta A/D for Microphone/FM Input, sample rate at 8/12/16/22/24/32/48KHz;
- MCU running at 48MHz (typ), F/W can program from DC up to 48MHz transparently;
- D/A+PA SNR: without A weight>91dB;
- A/D SNR >90dB, support difference/2-channle microphone;
- Headphone driver output 2x20Mw @16ohm;
- Standby Leakage Current: <50uA (whole system);</li>
- Low Power Consumption: <40mW@1.6V at typical audio decoder solution;</li>
- Package at LQFP-64 (7x7mm)



# 2 Pin Description

#### 2.1 ATJ3315

### 2.1.1 ATJ3315 Pin Assignment





## 2.1.2 ATJ3315 Pin Definition

| Pin<br>No. | Pin Name  | I/O<br>Type | Driver | Reset<br>Default | PU/PD/Hold | Short Description                               |
|------------|-----------|-------------|--------|------------------|------------|-------------------------------------------------|
|            | CE2-      | 0           | 7.m. A | н                |            | Ext. memory chip enable 2                       |
| 1          | GPIO_B1   | ВІ          | 7mA    | /                |            | Bit1 of General purpose<br>I/O port B.          |
| 2          | CE1-      | 0           | 7mA    | н                |            | Ext. memory chip enable<br>1                    |
| 2          | GPIO_B0   | ВІ          | TIIIA  | /                |            | Bit0 of General purpose<br>I/O port B           |
| 3          | UVCC      | PWR         | /      | /                |            | Power supply for USB                            |
| 4          | USBGND    | PWR         | /      | /                |            | USB ground                                      |
| 5          | USBDM     | Α           | /      | Н                |            | USB data minus                                  |
| 6          | USBDP     | Α           | /      | Н                |            | USB data plus                                   |
| 7          | AOUTL     | AO          | /      | /                |            | Int. PA left channel analog output              |
| 8          | PAVCC     | PWR         | /      | /                |            | Power supply for power amplifier                |
| 9          | AOUTR     | AO          | /      | /                |            | Int. PA right channel<br>analog output          |
| 10         | PAGND     | PWR         | /      | /                |            | Power amplifier ground                          |
| 11         | VRO_SENSE | Al          | /      | /                |            | PA Direct-drive Virtual<br>Ground Feedback      |
| 12         | VRO       | AO          | /      | /                |            | PA Direct-drive Virtual Ground Reference Output |
| 13         | MICIN     | Al          | /      | /                |            | Microphone pre-amplifier input                  |
| 14         | FMINL     | Al          | /      | /                |            | Left channel of FM line input                   |
| 15         | FMINR     | Al          | /      | /                |            | Right channel of FM line input                  |
| 16         | AVCC      | PWR         | /      | /                |            | power supply of Analog                          |
| 17         | AGND      | PWR         | /      | /                |            | Analog ground                                   |
| 18         | VREFI     | Al          | /      | /                |            | Voltage reference input                         |



| 19 | LRADC1  | Al  | /    | / |                   | Low resolution A/D input              |
|----|---------|-----|------|---|-------------------|---------------------------------------|
| 20 | VDD     | PWR | /    | / |                   | Digital Core power                    |
| 21 | VCC     | PWR | /    | / |                   | Digital power pin                     |
| 22 | PWRMB   | Al  | /    | / |                   | POWER mode select                     |
| 23 | BAT     | I   | /    | / | PD200k            | Battery Voltage input.                |
| 24 | DC5V    | Al  | /    | / |                   | 5.0V Voltage                          |
| 25 | ON_OFF  | Al  |      |   |                   | System Standby control                |
| 26 | RTCVDD  | PWR |      |   |                   | RTC Power Supply                      |
| 27 | HOSCO   | AO  | /    | / |                   | High frequency crystal OSC output     |
| 28 | HOSCI   | Al  | /    | / |                   | High frequency crystal OSC input      |
| 29 | GND     | PWR | /    | / |                   | Ground                                |
|    | GPIO_E0 | ВІ  |      | Z |                   | Bit0 of General purpose<br>I/O port E |
| 30 | MS_BS   | 0   | 10mA | / | PD50k             | MS Card Command<br>Interface          |
|    | VCCOUT  | PWR |      | / |                   | 3.3V VCCOUT                           |
| 31 | IO_VCC  | PWR | /    | / |                   | IO for VCC DC-DC                      |
| 32 | LXVCC   | PWR | /    | / |                   | VCC DC-DC pin                         |
| 33 | NGND    | PWR | /    | / |                   | NMOS Ground                           |
| 34 | LXVDD   | PWR | /    | / |                   | VDD DC-DC pin                         |
| 35 | IO_VDD  | PWR | /    | Z |                   | IO for VDD DC-DC                      |
| 36 | VDD     | PWR | /    | / |                   | Digital Core power                    |
|    | CE5-    | 0   |      | Н |                   | Ext. memory chip enable<br>5          |
| 37 | GPIO_A7 | ВІ  | 7mA  | / |                   | Bit7 of General purpose<br>I/O port A |
|    | SIRQ-   | I   |      | / | PD50k or<br>PU50k | System external Interrupt<br>Request  |
|    | MRD-    | 0   |      | Н |                   | Ext. memory read strobe               |
| 38 | GPIO_B2 | ВІ  | 7mA  | / |                   | Bit2 of General purpose<br>I/O port B |



|    | MWR-        | 0             |      | Н |                         | Ext. memory write strobe           |
|----|-------------|---------------|------|---|-------------------------|------------------------------------|
| 39 | GPIO B3     | PIO_B3 BI 7mA | /    |   | Bit3 of General purpose |                                    |
|    | di 10_b3    | Di .          |      | / |                         | I/O port B                         |
|    | RB1-        | ı             |      | н | PU2.5k                  | Nand Type flash                    |
| 40 |             |               | 7mA  |   |                         | Ready/Busy status input.           |
|    | GPIO_B6     | ВІ            |      | / |                         | Bit6 of General purpose            |
|    |             |               |      |   |                         | I/O port B Bit2 of General purpose |
|    | GPIO_C2     | 0             |      | Z |                         | I/O port C                         |
| 41 | UART_RX     | ı             | 7mA  | / |                         | UART RX                            |
| 41 | I2S_LR      | 0             | IIIA | , |                         | I2S LR                             |
|    | SPDIF_RX    | 1             |      | / |                         | SPDIF RX                           |
|    | OI DII _IOX | •             |      | / |                         | Bit3 of General purpose            |
|    | GPIO_E3     | ВІ            |      | Z |                         | I/O port E                         |
| 42 | MMC_CLK1    | 0             | 10mA | / |                         | Clock1 for MMC/SD Card             |
|    | MS_CLK      | 0             |      | / | PD50k                   | Clock for MS Card                  |
|    |             |               |      |   |                         | Bit3 of General purpose            |
|    | GPIO_C3     | BI            | 7mA  | Z |                         | I/O port C                         |
| 43 | UART_TX     | 0             |      | / |                         | UART TX                            |
|    | I2S_DATA    | 0             |      | / |                         | I2S DATA                           |
|    | SPDIF_TX    | 0             |      | / |                         | SPDIF TX                           |
|    | GPIO_E1     | ВІ            |      | Z |                         | Bit1 of General purpose            |
|    | GI 10_L1    |               |      |   |                         | I/O port E                         |
| 44 | MMC_CMD     | 0             | 10mA | / |                         | CMD of SD/MMC card                 |
|    |             |               | 1    | , |                         | interface                          |
|    | MS_BS       | 0             |      | / | PD50k                   | BS of MS card interface            |
|    | ALE         | 0             |      | L |                         | Address latch enable for           |
| 45 |             |               | 7mA  | _ |                         | NAND flash                         |
|    | GPIO_B4     | ВІ            |      | / |                         | Bit4 of General purpose            |
|    |             |               |      |   |                         | I/O port B  Command latch enable   |
|    | CLE         | 0             |      | L |                         | for NAND flash                     |
| 46 |             |               | 7mA  |   |                         | Bit5 of General purpose            |
|    | GPIO_B5     | BI            |      | / |                         | I/O port B                         |
| 47 | VCC         | PWR           | /    | / |                         | Digital power pin                  |
|    |             |               | _ ′  | , |                         | <u> </u>                           |



|           |           | l   |        |   |        | T                        |
|-----------|-----------|-----|--------|---|--------|--------------------------|
|           | D7        | ВІ  |        | L | Hold   | Bit7 of ext. memory data |
| 48        |           |     | 7mA    |   |        | bus                      |
|           | GPIO_D7   | BI  |        | / |        | Bit7 of General purpose  |
|           |           | J.  |        | / |        | I/O port D               |
|           | GPIO_F3   | ВІ  |        | Z |        | Bit3 of General purpose  |
|           | ai io_i 3 | Di. |        | _ |        | I/O port F               |
| 49        | MMC_D3    | ВІ  | 404    | , | PU50k  | Bit3 of MMC/SD Card      |
|           | WINIC_D3  | ы   | 10mA   | / | PUSUK  | data bus                 |
|           | MS_D3     | ВІ  |        | / | PD50k  | Bit3 of MS Card data bus |
|           | D6        | ВІ  |        | L | Hold   | Bit6 of ext. memory data |
| 50        | Ъб        | ы   | 7mA    | L | поіц   | bus                      |
| 50        | CDIO DE   | DI  | IIIA   | , |        | Bit6 of General purpose  |
|           | GPIO_D6   | ВІ  |        | / |        | I/O port D               |
|           | 0010 50   | DI  |        | 7 |        | Bit2 of General purpose  |
|           | GPIO_F2   | ВІ  |        | Z |        | I/O port F               |
| 51        | NANAO DO  | DI  |        | , | DUEOI. | Bit2 of MMC/SD Card      |
|           | MMC_D2    | BI  | 10mA   | / | PU50k  | data bus                 |
|           | MS_D2     | ВІ  |        | / | PD50k  | Bit2 of MS Card data bus |
|           | D.F.      | DI  |        | L | Hald   | Bit5 of ext. memory data |
| <b>50</b> | D5        | BI  | 7.00 A | L | L Hold | bus                      |
| 52        | 0010 05   | D.  | 7mA    | , |        | Bit5 of General purpose  |
|           | GPIO_D5   | BI  |        | / |        | I/O port D               |
|           | 0010 54   | DI  |        | - |        | Bit1 of General purpose  |
|           | GPIO_F1   | BI  | 10mA   | Z |        | I/O port F               |
| 53        |           |     |        | , |        | Bit1 of MMC/SD Card      |
|           | MMC_D1    | BI  |        | / | PU50k  | data bus                 |
|           | MS_D1     | BI  |        | / | PD50k  | Bit1 of MS Card data bus |
|           | D.4       | D.  |        | • | 11-1-1 | Bit4 of ext. memory data |
| - 4       | D4        | BI  | 74     | L | Hold   | bus                      |
| 54        |           |     | 7mA    | , |        | Bit4 of General purpose  |
|           | GPIO_D4   | BI  |        | / |        | I/O port D               |
|           |           | _   |        | _ |        | Bit0 of General purpose  |
|           | GPIO_F0   | BI  |        | Z |        | I/O port F               |
| 55        |           |     | 1      |   |        | Bit0 of MMC/SD Card      |
|           | MMC_D0    | BI  | 10mA   | / | PU50k  | data bus                 |
|           | MS_D0     | ВІ  | -      | / | PD50k  | Bit0 of MS Card data bus |
| 56        |           |     | 7mA    |   |        |                          |
|           | D3        | RI  |        | I | Hold   | Bit3 of ext_memory data  |



|    |            |            |        |         |       | bus                      |
|----|------------|------------|--------|---------|-------|--------------------------|
|    | CDIO DO    | BI         |        | ,       |       | Bit3 of General purpose  |
|    | GPIO_D3    | ы          |        | /       |       | I/O port D               |
|    | D2         | ВІ         |        | L       | Hold  | Bit2 of ext. memory data |
| 57 |            | , Di       | 7mA    | -       | Tiola | bus                      |
|    | GPIO_D2    | ВІ         | 711174 | /       |       | Bit2 of General purpose  |
|    |            |            |        | /       |       | I/O port D               |
| 58 | GND        | PWR        | /      | /       |       | Ground                   |
|    | D1         | ВІ         |        | L       | Hold  | Bit1 of ext. memory data |
| 59 | <i>D</i> 1 | D1         | 7mA    | _       | Tiolu | bus                      |
|    | GPIO_D1    | ВІ         | 71114  | /       |       | Bit1 of General purpose  |
|    | di 10_D1   | D1         |        | /       |       | I/O port D               |
|    | D0         | ВІ         |        | L       | Hold  | Bit0 of ext. memory data |
| 60 |            |            | · 7mA  |         | TIOIG | bus                      |
|    | GPIO_DO    | ВІ         |        | /       |       | Bit0 of General purpose  |
|    | G: 10_50   | <b>J</b> . |        | /       |       | I/O port D               |
|    | GPIO C7    | GPIO_C7 BI | 7mA    | Z       |       | Bit7 of General purpose  |
| 61 |            | <u> </u>   |        | _       |       | I/O port C               |
|    | SPI_SCLK   | 0          |        | /       |       | Clock of SPI             |
|    | GPIO_C6    | ВІ         |        | Z       |       | Bit6 of General purpose  |
| 62 | GF10_C0    | ы          | 7mA    | 2       |       | I/O port C               |
|    | SPI_MOSI   | ВІ         |        | /       |       | MOSI of SPI              |
|    | GPIO_C5    | ВІ         |        | Z       |       | Bit5 of General purpose  |
| 63 | GI 10_03   | וט         | 7mA    |         |       | I/O port C               |
|    | SPI_MISO   | ВІ         |        | /       |       | MISO of SPI              |
|    | GPIO_C4    | RI         |        | Z       |       | Bit4 of General purpose  |
| 64 | GF10_C4    | BI         | 7mA    | <u></u> |       | I/O port C               |
|    | SPI_SS     | ВІ         |        | /       |       | SS of SPI                |

#### Note:

- 1: PWR—Power Supply
- 2: Al-----Analog Input
- 3: AO----Analog Output
- 4: 0-----Output
- 5: I----Input
- 6: BI----Bidirection
- 7: USCU, USCL----USCHIMITCU, USCHIMITCL



8: PU——Pull up PD——Pull down

# 3 ATJ331X Block Diagram





# 4 Memory Mapping

# 4.1 Memory Map

ATJ331X provides both on-chip ROM and RAM memories to aid in system performance and integration.



| ZRAM1           | 0000H~3FBFH |
|-----------------|-------------|
| DM1H/DM1M/DM1L  | 4000H~58FFH |
| PCMRAMH/PCMRAML | 4000H~4FFFH |
| DM2             | 4000H~4FFFH |
| ZRAM3           | 4000H~63FFH |
| URAM            | 7000H~78BFH |
| ZRAM2(B1)       | 4000H~41FFH |
| ZRAM2(B2)       | 4200H~43FFH |
| CE1/CE2/CE3     | 8000H~FFFFH |



# **4.1.1** Registers Description

#### **4.1.1.1** ISRAMP (Internal SRAM Page Register, 05h)

| Bits | Description                            | Access | Reset |
|------|----------------------------------------|--------|-------|
| 7    | 0: DM1 is mapped to DSP                | D /W   | 0     |
| ľ    | 1: DM1 is mapped to MCU/DMA1/2/4/5     | R/W    | U     |
| 6    | 0: PCMRAMH is mapped to DSP            | R/W    | 0     |
| O    | 1: PCMRAMH is mapped to MCU/DMA1/2/4/5 | r/ W   | U     |
| 5    | 0: PCMRAML is mapped to DSP            | R/W    | 0     |
| 3    | 1: PCMRAML is mapped to MCU/DMA1/2/4/5 | r/ W   | 0     |
| 4    | 0: DM2 is mapped to DSP                | D ///  | 0     |
| 4    | 1: DM2 is mapped to MCU/DMA1/2/4/5     | R/W    | U     |
| 3    | Reserved                               | /      | /     |
|      | Extended SRAM page address bit.        |        |       |
|      | 0 0 0: DM1 low byte                    |        |       |
|      | 0 0 1: DM1 middle byte                 |        |       |
|      | 0 1 0: DM1 high byte                   | İ      |       |
| 2:0  | 0 1 1: ZRAM3+ URAM                     | R/W    | 0     |
|      | 1 0 0: PCMRAM low byte                 |        |       |
|      | 1 0 1: PCMRAM high byte                |        |       |
|      | 110: DM2                               |        |       |
|      | 1 1 1: ZRAM2 (B1+B2)                   |        |       |

# **5 System Control Module**

# **5.1 Description**

This chapter describes the extended 8 bit MCU with RAM access, its bus controller, direct memory access (DMA) controller, CTC module and interrupt controller.



## **5.2 Bus Controller**

# **5.2.1** MCUCLK (MCU Clock Control Register, 00h)

| Bits | Description                                                   | Access | Reset |
|------|---------------------------------------------------------------|--------|-------|
| 7:6  | Number of Wait states for external memory access              |        |       |
|      | 0 0: 0, zero wait state(default)                              |        |       |
|      | 0 1: 1, one wait state                                        | R/W    | 0     |
|      | 10: 2, two wait states                                        |        | U     |
|      | 1 1: 3, three wait states                                     |        |       |
|      | If access internal BROM no wait state needed.                 |        |       |
|      | MCU clock source select                                       |        |       |
|      | 0 0: LOSC                                                     |        |       |
|      | 0 1: HOSC                                                     |        |       |
|      | 1 0: Reserved                                                 |        |       |
|      | 1 1: MCU PLL                                                  | ,      | 0     |
| 5:4  | The time needed for MCU clock source switch:                  |        |       |
| 5.4  | (1) From LOSC to MCUPL, it has to wait for (pll_freq/losc) +1 |        |       |
|      | cycle, for example losc=32768kHz, MCUPLL=60MHz,               |        |       |
|      | then, it has to wait for $(60/0.032768)+1=1833$ clocks.       |        |       |
|      | (2) From LOSC to HOSC, it has to wait: HOSC/ losc clock;      |        |       |
|      | From high frequency or PLL switch to LOSC, it has to wait     |        |       |
|      | for 1 clock.                                                  |        |       |
| 3    | Reserved                                                      | /      | /     |
|      | MCU clock division control                                    |        |       |
|      | 0 0 0 /01 (default)                                           |        |       |
|      | 001 /02                                                       |        |       |
|      | 010 /04                                                       |        |       |
| 2:0  | 011 /08                                                       | R/W    | 0     |
|      | 100 /16                                                       |        |       |
|      | 101 /32                                                       |        |       |
|      | 110 /64                                                       |        |       |
|      | 111 /DC                                                       |        |       |

It may take a while before MCU Clock Change. When the MCU clock is stopped (DC), there are several ways to recover the clock to non-divided LOSC clock source:

1. Push Reset button



- 2. POWER ON RESET
- 3. Alarm IRQ
- 4. SIRQ
- 5. USB wake up IRQ
- 6. LRADC1 IRQ

# 5.2.2 DMA12CD (DMA12 Clock Division Register, 029h)

| Bits | Description                                                                                                                                  | Access | Reset |
|------|----------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 7    | Software reset. Writing 1 to this bit will reset system, after finishing it will be cleared.  Its operation is equal to external reset- pin. | R/W    | 0     |
| 6    | Software reset flag.  0: software reset not occurred, 1: software reset occurred.  Writing 1 to this bit will clear it.                      | R/W    | 0     |
| 5:3  | Reserved.                                                                                                                                    | /      | /     |
| 2:0  | DMA1/DMA2 Clock Division Control  0 0 0                                                                                                      | R/W    | 000   |

# **5.2.3 CESEL (Chip Enable Selection Register, 02h)**

| Bits | Description                                                                                                      | Access | Reset |
|------|------------------------------------------------------------------------------------------------------------------|--------|-------|
| 7    | Multiplexing of GPIOA7 and CE5-<br>0: GPIOA7<br>1: CE5-<br>When SIRQ Enabled, CE5- and GPIO is shielded for SIRQ | R/W    | 1     |
| 6    | Multiplexing of GPIOA6 and CE4-<br>0: GPIOA6<br>1: CE4-                                                          | R/W    | 1     |



|     | Multiplexing of GPIOA5 and CE3- |     |     |
|-----|---------------------------------|-----|-----|
| 5   | 0: GPIOA5                       | R/W | 1   |
|     | 1: CE3-                         |     |     |
|     | Multiplexing of GPIOB1 and CE2- |     |     |
| 4   | 0: GPIOB1                       | R/W | 1   |
|     | 1: CE2-                         |     |     |
|     | Multiplexing of GPIOBO and CE1- |     |     |
| 3   | 0: GPIOBO                       | R/W | 1   |
|     | 1: CE1-                         |     |     |
|     | Chip Enable Selection:          |     |     |
|     | 000B, decode to CEO-            |     |     |
|     | 001B, decode to CE1-            |     |     |
|     | 010B, decode to CE2-            |     |     |
| 2:0 | 011B, decode to CE3-            | R/W | 000 |
|     | 100B, decode to CE4-            |     |     |
|     | 101B, decode to CE5-            |     |     |
|     | 110B, decode to CE6-(NO PIN)    |     |     |
|     | 111B, decode to CE7-(NO PIN)    |     |     |

# 5.2.4 MCUCTL (MCU-A15 Control Register, 04h)

| Bits | Description                                                                                                                                              | Access | Reset |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 7    | Watch Dog Flag,  1 means WD reset or irq ever occurred. Writing 1 to this bit to clear it.                                                               | R/W    | 0     |
| 6    | External Reset flag,  1 means external reset had been asserted, writing 1 to this bit to clear it.                                                       | R/W    | 0     |
| 5    | Low Bat NMI- pending.  The LBNMI- voltage can be set by the LB Register.  If LBNMI- occurred, this bit will be set. Writing 1 to this bit will clear it. | R/W    | 0     |
| 4    | Reserved                                                                                                                                                 | /      | /     |



| 3 | SIRQ trigger edge select: 0: negative edge 1:positive edge When SIRQ is enabled and this bit is set 0, the 200K PULL HIGH Register will be enabled.                                                                                     | ,   | O |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---|
|   | When SIRQ is enabled and this bit is set 1, the 200K PULL LOW Register will be enabled.                                                                                                                                                 |     |   |
| 2 | SIRQ- Enable. 0: disable 1: enable.  SIRQ will be enabled by this bit, and it can be trigged by the signal connected to SIRQ- pin on the negative or positive edge selected by bit3 of this Register                                    | R/W | 0 |
| 1 | LBNMI- Enable. 0: disable 1: enable.                                                                                                                                                                                                    | R/W | 0 |
| 0 | A15 control bit.  0: force MCU's A15 to be 1, execute program from CEO memory space.  1: for normal operation, the boot code after power on reset must be jp 800xh followed by an IO write to 04h to set this bit for normal operation. | R/W | 0 |

# **5.2.5 GRAIO (General Random Access IO Register, 03Fh)**

| Bits | Description                                                    | Access   | Reset |
|------|----------------------------------------------------------------|----------|-------|
| 7:0  | This register is a general random access IO and can be written | n<br>R/W |       |
| 7.0  | and read by MCU/DMA1/DMA2/DMA4/DMA5                            |          | U     |

# 5.2.6 Module Reset Control Register 2

#### MRCR2 (Module Reset Control Register 2, 3Dh)

| Bits | Description          | Access | Reset |
|------|----------------------|--------|-------|
|      | RAM & ROM Bist Reset |        |       |
| 7    | 0 RESET              | R/W    | 1     |
|      | 1 NORMAL             |        |       |



|   | On_OFF press status                                                              |     |   |
|---|----------------------------------------------------------------------------------|-----|---|
|   | 1: when the On_OFF Key is pressed down, the ON_OFF PIN's                         |     |   |
| 6 | Voltage goes 0V ₀ The Press Status Bit will be set to one.                       | R/W | 0 |
|   | 0: When the On_OFF is up, the ON_OFF PIN's voltage go above                      |     |   |
|   | $0.8 \mbox{V}_{\odot}$ $$ And then the Press Status Bit will be cleared to zero. |     |   |
|   | ADC Reset                                                                        |     |   |
| 5 | 0 RESET                                                                          | R/W | 1 |
|   | 1 NORMAL                                                                         |     |   |
|   | DAC Reset                                                                        |     |   |
| 4 | 0 RESET                                                                          | R/W | 1 |
|   | 1 NORMAL                                                                         |     |   |
|   | USB Reset                                                                        |     |   |
|   | 0 NORMAL                                                                         |     |   |
| 3 | 1 RESET                                                                          | R/W | 1 |
|   | (USB module is defaulted as reset status, but the register's default             |     |   |
|   | remains unchanged and is 1.)                                                     |     |   |
|   | DMA4 Reset                                                                       |     |   |
| 2 | 0 RESET                                                                          | R/W | 1 |
|   | 1 NORMAL                                                                         |     |   |
|   | IRC GPIO mapping select                                                          |     |   |
| 1 | 0 mapping to GPIO F5                                                             | R/W | 1 |
|   | 1 mapping to GPIO C2                                                             |     |   |
|   | DMA1 & DM2 Reset                                                                 |     |   |
| 0 | 0 RESET                                                                          | R/W | 1 |
|   | 1 NORMAL                                                                         |     |   |
|   |                                                                                  |     |   |

#### 5.3 DMA Channel 1

# **5.3.1 DMA1SADDR0** (**DMA1** Source Address 0 Register, 06h)

| Bits | Description | Access | Reset |
|------|-------------|--------|-------|
| 7:0  | DMA1SA[7:0] | R/W    | Х     |



# **5.3.2 DMA1SADDR1 (DMA1 Source Address 1 Register, 07h)**

| Bits | Description  | Access | Reset |
|------|--------------|--------|-------|
| 7:0  | DMA1SA[15:8] | R/W    | Х     |

# **5.3.3 DMA1SADDR3 (DMA1 Source Address 3 Register, 09h)**

| Bits | Description                                            | Access | Reset |
|------|--------------------------------------------------------|--------|-------|
| 7    | External Memory Select,                                | D //A/ | 0     |
| ′    | 0: Internal Memory, 1: external memory                 | R/W    | 0     |
| 6    | Int. Memory select,                                    | D //A/ | 0     |
| 6    | 0:ZRAM1, 1: DM1/PCMRAM/DM2/ZRAM2 (B1, B2, URAM)/ ZRAM3 | R/W    | U     |
| 5:3  | Reserved                                               | /      | /     |
| 2:0  | DMA1SA[25:23]                                          | R/W    | Х     |

# 5.3.4 DMA1ISA (DMA1 IPM/IDM/ZRAM2 SRC Address Register, OAh)

| Bits |               | Description       | Access       | Reset |
|------|---------------|-------------------|--------------|-------|
| 7:3  | Reserved      |                   | /            | /     |
|      | Extended SRAM | page address bit. |              |       |
|      | 0 0 0:        | DM1 low byte      |              |       |
|      | 0 0 1:        | DM1 middle byte   |              |       |
|      | 0 1 0:        | DM1 high byte     |              |       |
|      | 0 1 1:        | ZRAM3+URAM        |              |       |
| 0.0  | 100:          | PCMRAM low byte   | <b>D</b> 011 | v     |
| 2:0  | 1 0 1:        | PCMRAM high byte  | R/W          | Xxx   |
|      | 110:          | DM2               |              |       |
|      | 1 1 1:        | ZRAM2 (B1+B2)     |              |       |
|      | B1:           | 4000H-41FFH       |              |       |
|      | B2:           | 4200H-43FFH       |              |       |
|      | URAM:         | 7000h-78BFh       |              |       |



# 5.3.5 DMA1DADDR0 (DMA1 Destination Address 0 Register, OBh)

| Bits | Description | Access | Reset |
|------|-------------|--------|-------|
| 7:0  | DMA1DA[7:0] | R/W    | Xxh   |

# 5.3.6 DMA1DADDR1 (DMA1 Destination Address 1 Register, OCh)

| Bits | Description  | Access | Reset |
|------|--------------|--------|-------|
| 7:0  | DMA1DA[15:8] | R/W    | Xxh   |

# 5.3.7 DMA1DADDR3 (DMA1 Destination Address 3 Register, 0Eh)

| Bits | Description Access                                      |        |   |  |
|------|---------------------------------------------------------|--------|---|--|
| 7    | External Memory Select,                                 | D /W   | 0 |  |
| _ ′  | 0: Int. Memory, 1: external memory                      | R/W    | O |  |
| •    | Int. Memory select,                                     | D ()4/ | 0 |  |
| 6    | 0: ZRAM1, 1: DM1/PCMRAM/DM2/ZRAM2 (B1, B2, URAM) /ZRAM3 | R/W    | 0 |  |
| 5:3  | Reserved                                                | /      | / |  |



|                | DMADA[25:23]       |       |   |
|----------------|--------------------|-------|---|
| CEx select bit |                    |       |   |
|                | 000: CEO- selected |       |   |
|                | 001: CE1- selected |       |   |
| 0.0            | 010: CE2- selected | D 044 | v |
| 2:0            | 011: CE3- selected | R/W   | X |
|                | 100: CE4- selected |       |   |
|                | 101: CE5- selected |       |   |
|                | 110: CE6- selected |       |   |
|                | 111: CE7- selected |       |   |

# 5.3.8 DMA1IDA (DMA1 IPM/IDM/ZRAM2 DST Address Register, OFh)

| Bits |               | Description       | Access | Reset |
|------|---------------|-------------------|--------|-------|
| 7:3  | Reserved      |                   | /      | /     |
|      | Extended SRAM | page address bit. |        |       |
|      | 0 0 0:        | DM1 low byte      |        |       |
|      | 0 0 1:        | DM1 middle byte   |        |       |
|      | 0 1 0:        | DM1 high byte     |        |       |
|      | 0 1 1:        | ZRAM3+URAM        |        |       |
| 0.0  | 1 0 0:        | PCMRAM low byte   | D ///  | 000   |
| 2:0  | 1 0 1:        | PCMRAM high byte  | R/W    | 000   |
|      | 1 1 0:        | DM2               |        |       |
|      | 1 1 1:        | ZRAM2(B1+B2)      |        |       |
|      | B1:           | 4000H-41FFH       |        |       |
|      | B2:           | 4200H-43FFH       |        |       |
|      | URAM:         | 7000h-78BFh       |        |       |

# **5.3.9 DMA1BCL (DMA1 Byte Counter Low, 10h)**

| Bits | Description | Access | Reset |
|------|-------------|--------|-------|
| 7:0  | DMA1BC[7:0] | R/W    | Xx    |



# 5.3.10 DMA1BCH (DMA1 Byte Counter High Register, 011h)

| Bits | Description                                        | Access | Reset |
|------|----------------------------------------------------|--------|-------|
| 7    | Reserved                                           | /      | /     |
| 6:0  | DMA1BC[14:8], maximum transferred byte is 32Kbytes | R/W    | Xx    |

# 5.3.11 DMA1M (DMA1 Mode Register, 012h)

| Bits | Description                     | Access | Reset |
|------|---------------------------------|--------|-------|
|      | DMA1 wait state select          |        |       |
|      | 0 0 0 wait state                |        |       |
| 7:6  | 0 1 1 wait state                | R/W    | 0     |
|      | 10 2 wait states                |        |       |
|      | 11 3 wait states                |        |       |
| 5    | Reserved                        | /      | /     |
| 4    | DMA1 DST down count,            | D ///  | 0     |
| 4    | 0: up count, 1: down count      | R/W    | 0     |
| 3    | DMA1 SRC down count,            | D (M   | 0     |
| 3    | 0: up count, 1: down count      | R/W    | U     |
| 2    | Reserved                        | /      | /     |
| 1    | DMA1 DST is IO. 0: Memory 1: IO | R/W    | 0     |
| 0    | DMA1 SRC is IO. 0: Memory 1: IO | R/W    | 0     |

# **5.3.12 DMA1COM (DMA1 Command Register, 013h)**

| Bits | Description                                                | Access | Reset |
|------|------------------------------------------------------------|--------|-------|
|      | DMA1 TC IRQ enable.                                        |        |       |
| 7    | 0: Disable IRQ.                                            | R/W    | 0     |
|      | 1: Enable IRQ when DMA1 finishes the whole block transfer. |        |       |



|     | DMA1 Half Transfer IRQ enable.                                       |        |   |
|-----|----------------------------------------------------------------------|--------|---|
| 6   | 0: Disable IRQ.                                                      | R/W    | 0 |
|     | 1: Enable IRQ when DMA1 finishes half of the block transfer.         |        |   |
|     | DMA1 Continue Block Transfer enable.                                 |        |   |
|     | 0: Disable continuous block transfer mode and bit 1 of this          |        |   |
|     | register will be cleared when the last byte of the block is          |        |   |
| 5   | transferred. 1: enables continuous block transfer mode and bit 1     | R/W    | 0 |
|     | of this register will not be cleared and SRC Address Counter/DST     |        |   |
|     | Address Counter/Byte Length Counter will be reloaded with their      |        |   |
|     | corresponding registers when DMA1 finishes the block transfer.       |        |   |
|     | DMA1 Priority                                                        |        |   |
|     | 0: DMA1 Low priority                                                 |        |   |
| 4   | 1: DMA1 High priority. When both DMA1 Priority and DMA2              | R/W    | 0 |
|     | Priority are set or cleared simultaneously, the priority is in first |        |   |
|     | start-first-finish style.                                            |        |   |
|     | External Trigger                                                     |        |   |
|     | 0 0 DRQ1A, UART/IR TX DRQ                                            |        |   |
| 3:2 | 0 1 DRQ1B, DSP Codec Input DRQ                                       | R/W    | 0 |
|     | 1 0 DRQ1C, SPI TX DRQ                                                |        |   |
|     | 1 1 DRQ1D, SPDIF TX DRQ                                              |        |   |
|     | External DRQ trigger enable,                                         | D ()4/ | 0 |
| 1   | 0: Disable external DRQ trigger, 1: Enable.                          | R/W    | 0 |
|     | DMA1 Start.                                                          |        |   |
|     | After TC the bit will be cleared. The low-go-high edge of this bit   | D ()4/ |   |
| 0   | will load SRC start address, DST start address, byte count into      | R/W    | 0 |
|     | the current working counters.                                        |        |   |

## 5.4 DMA Channel 2

# 5.4.1 DMA2SA0 (DMA2 Source Address 0 Register, 014h)

| Bits | Description | Access | Reset |
|------|-------------|--------|-------|
| 7:0  | DMA2SA[7:0] | R/W    | Xx    |



# 5.4.2 DMA2SA1 (DMA2 Source Address 1 Register, 015h)

| Bits | Description  | Access | Reset |
|------|--------------|--------|-------|
| 7:0  | DMA2SA[15:8] | R/W    | Xx    |

# 5.4.3 DMA2SA3 (DMA2 Source Address 3 Register, 017h)

| Bits | Description                                           | Access | Reset |
|------|-------------------------------------------------------|--------|-------|
| 7    | External Memory Select,                               | D /\A/ | 0     |
| _ ′  | 0: Internal Memory,1: external memory                 | R/W    | U     |
| 6    | Internal Memory select                                | D ///  | 0     |
| 6    | 0:ZRAM1, 1: DM1/PCMRAM/DM2/ZRAM2 (B1, B2, URAM)/ZRAM3 | R/W    | U     |
| 5:3  | Reserved                                              | /      | /     |
|      | DMA2SA[25:23]                                         |        |       |
|      | CEx select bit                                        |        |       |
|      | 000: CE0- selected                                    |        |       |
|      | 001: CE1- selected                                    |        |       |
| 0.0  | 010: CE2- selected                                    | D ///  | v     |
| 2:0  | 011: CE3- selected                                    | R/W    | Х     |
|      | 100: CE4- selected                                    |        |       |
|      | 101: CE5- selected                                    |        |       |
|      | 110: CE6- selected                                    |        |       |
|      | 111: CE7- selected                                    |        |       |

# 5.4.4 DMA2ISA (DMA2 IPM/IDM/ZRAM2 SRC Address Register, 018h)

| Bits | Description | Access | Reset |
|------|-------------|--------|-------|
| 7:3  | Reserved    | /      | /     |



|     | Extended SRAM | page address bit. |       |     |
|-----|---------------|-------------------|-------|-----|
|     | 0 0 0:        | DM1 low byte      |       |     |
|     | 0 0 1:        | DM1 middle byte   |       |     |
|     | 0 1 0:        | DM1 high byte     |       |     |
|     | 0 1 1:        | ZRAM3+URAM        |       |     |
| 0.0 | 1 0 0:        | PCMRAM low byte   | D /// | V   |
| 2:0 | 101:          | PCMRAM high byte  | R/W   | Xxx |
|     | 1 1 0:        | DM2               |       |     |
|     | 1 1 1:        | ZRAM2 (B1+B2)     |       |     |
|     | B1:           | 4000H-41FFH       |       |     |
|     | B2:           | 4200H-43FFH       |       |     |
|     | URAM:         | 7000h-78BFh       |       |     |

# 5.4.5 DMA2ISA0 (DMA2 Destination Address 0 Register, 019h)

| Bits | Description | Access | Reset |
|------|-------------|--------|-------|
| 7:0  | DMA2DA[7:0] | R/W    | Xx    |

## 5.4.6 DMA2ISA1 (DMA2 Destination Address 1 Register, 01Ah)

| Bits | Description  | Access | Reset |
|------|--------------|--------|-------|
| 7:0  | DMA2DA[15:8] | R/W    | Xx    |

## 5.4.7 DMA2ISA3 (DMA2 Destination Address 3 Register, 01Ch)

| Bits | Description                                                                     | Access | Reset |
|------|---------------------------------------------------------------------------------|--------|-------|
| 7    | External Memory Select,  0: Internal Memory, 1: External memory                 | R/W    | 0     |
| 6    | Internal Memory select  0: ZRAM1, 1: DM1/PCMRAM/DM2/ZRAM2 (B1, B2, URAM) /ZRAM3 | R/W    | 0     |
| 5:3  | Reserved                                                                        | /      | /     |



| 2:0 | DMA2DA[25:23] CEx select bit 000: CE0- selected 001: CE1- selected 010: CE2- selected 011: CE3- selected 100: CE4- selected 101: CE5- selected 101: CE5- selected | R/W | x |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---|
|     | 110: CE6- selected 111: CE7- selected                                                                                                                             |     |   |

# 5.4.8 DMA2IDA (DMA2 IPM/IDM/ZRAM2 DST Address Register,01Dh)

| Bits |               | Description                 | Access | Reset |
|------|---------------|-----------------------------|--------|-------|
| 7:3  | Reserved      |                             | /      | /     |
|      | Extended SRAM | nded SRAM page address bit. |        |       |
|      | 0 0 0:        | DM1 low byte                |        |       |
|      | 0 0 1:        | DM1 middle byte             |        |       |
|      | 0 1 0:        | DM1 high byte               |        |       |
|      | 0 1 1:        | ZRAM3+URAM                  |        |       |
| 0.0  | 1 0 0:        | PCMRAM low byte             | D 044  |       |
| 2:0  | 101:          | PCMRAM high byte            | R/W    | Xxx   |
|      | 1 1 0:        | DM2                         |        |       |
|      | 1 1 1:        | ZRAM2 (B1+B2)               |        |       |
|      | B1:           | 4000H-41FFH                 |        |       |
|      | B2:           | 4200H-43FFH                 |        |       |
|      | URAM:         | 7000h-78BFh                 |        |       |

# 5.4.9 DMA2BCL (DMA2 Byte Count low Register, 01Eh)

| Bits | Description | Access | Reset |
|------|-------------|--------|-------|
| 7:0  | DMA2BC[7:0] | R/W    | Хх    |



# 5.4.10 DMA2BCH (DMA2 Byte Count High Register, 01Fh)

| Bits | Description  | Access | Reset |
|------|--------------|--------|-------|
| 7    | Reserved     | /      | /     |
| 6:0  | DMA2BC[14:8] | R/W    | Xx    |

# 5.4.11 DMA2M (DMA2 Mode Register, 020h)

| Bits | 5.4.11.1 Description              | Access | Reset |
|------|-----------------------------------|--------|-------|
| 7:6  | DMA2 wait state select            |        |       |
|      | 0 0 0 wait state                  |        |       |
|      | 0 1 1 wait state                  | R/W    | 0     |
|      | 10 2 wait states                  |        |       |
|      | 11 3 wait states                  |        |       |
| 5    | Reserved                          | /      | /     |
|      | DMA2 DST down count.              | D ()4/ |       |
| 4    | 0: Up count, 1: Down count.       | R/W    | 0     |
|      | DMA2 SRC down count.              | D ///  | _     |
| 3    | 0: Up count, 1: Down count.       | R/W    | 0     |
| 2    | Reserved                          | /      | /     |
| 1    | DMA2 DST is IO. 0: Memory, 1: IO. | R/W    | 0     |
| 0    | DMA2 SRC is IO. 0: Memory, 1: IO. | R/W    | 0     |

# **5.4.12 DMA2COM (DMA2 Command Register, 021h)**

| Bits | Description                                            | Access | Reset |
|------|--------------------------------------------------------|--------|-------|
|      | DMA2 TC IRQ Enable.                                    |        |       |
| 7    | 0: Disable IRQ.                                        | R/W    | 0     |
|      | 1: Enable IRQ when DMA2 finishes whole block transfer. |        |       |



| DMA2 Half Transfer IRQ enable.  0: Disable IRQ. 1: Enable IRQ when DMA2 finishes half of the block transfer.  DMA2 Continue Block Transfer Enable. 0: disables continuous block transfer mode and bit 1 of this register will be cleared when the last byte of the block is transferred. 1 enables continuous block transfer mode and bit 1 of this register will not be cleared and SRC Address Counter/DST Address Counter/Byte Length Counter will be reloaded with their corresponding registers when DMA2 finishes the block transfer.  DMA2 Priority, 0: DMA2 low priority, 1: DMA2 high priority When both DMA1 Priority and DMA2 Priority are set or cleared simultaneously, the priority is in first start first finished style.  External DRQ trigger select | 0 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 1: Enable IRQ when DMA2 finishes half of the block transfer.  DMA2 Continue Block Transfer Enable.  O: disables continuous block transfer mode and bit 1 of this register will be cleared when the last byte of the block is transferred. 1 enables continuous block transfer mode and bit 1 of this register will not be cleared and SRC Address Counter/DST Address Counter/Byte Length Counter will be reloaded with their corresponding registers when DMA2 finishes the block transfer.  DMA2 Priority,  O: DMA2 low priority, 1: DMA2 high priority When both DMA1 Priority and DMA2 Priority are set or cleared simultaneously, the priority is in first start first finished style.                                                                            |   |
| DMA2 Continue Block Transfer Enable.  0: disables continuous block transfer mode and bit 1 of this register will be cleared when the last byte of the block is transferred. 1 enables continuous block transfer mode and bit 1 of this register will not be cleared and SRC Address Counter/DST Address Counter/Byte Length Counter will be reloaded with their corresponding registers when DMA2 finishes the block transfer.  DMA2 Priority,  0: DMA2 low priority, 1: DMA2 high priority When both DMA1 Priority and DMA2 Priority are set or cleared simultaneously, the priority is in first start first finished style.                                                                                                                                          | 0 |
| O: disables continuous block transfer mode and bit 1 of this register will be cleared when the last byte of the block is transferred. 1 enables continuous block transfer mode and bit 1 of this register will not be cleared and SRC Address Counter/DST Address Counter/Byte Length Counter will be reloaded with their corresponding registers when DMA2 finishes the block transfer.  DMA2 Priority,  O: DMA2 low priority, 1: DMA2 high priority When both DMA1 Priority and DMA2 Priority are set or cleared simultaneously, the priority is in first start first finished style.                                                                                                                                                                                | 0 |
| register will be cleared when the last byte of the block is transferred. 1 enables continuous block transfer mode and bit 1 of this register will not be cleared and SRC Address Counter/DST Address Counter/Byte Length Counter will be reloaded with their corresponding registers when DMA2 finishes the block transfer.  DMA2 Priority,  0: DMA2 low priority, 1: DMA2 high priority When both DMA1 Priority and DMA2 Priority are set or cleared simultaneously, the priority is in first start first finished style.                                                                                                                                                                                                                                             | 0 |
| transferred. 1 enables continuous block transfer mode and bit 1 of this register will not be cleared and SRC Address Counter/DST Address Counter/Byte Length Counter will be reloaded with their corresponding registers when DMA2 finishes the block transfer.  DMA2 Priority,  0: DMA2 low priority, 1: DMA2 high priority When both DMA1 Priority and DMA2 Priority are set or cleared simultaneously, the priority is in first start first finished style.                                                                                                                                                                                                                                                                                                         | 0 |
| of this register will not be cleared and SRC Address Counter/DST Address Counter/Byte Length Counter will be reloaded with their corresponding registers when DMA2 finishes the block transfer.  DMA2 Priority,  0: DMA2 low priority, 1: DMA2 high priority When both DMA1 Priority and DMA2 Priority are set or cleared simultaneously, the priority is in first start first finished style.                                                                                                                                                                                                                                                                                                                                                                         | 0 |
| Address Counter/Byte Length Counter will be reloaded with their corresponding registers when DMA2 finishes the block transfer.  DMA2 Priority,  0: DMA2 low priority, 1: DMA2 high priority When both DMA1 Priority and DMA2 Priority are set or cleared simultaneously, the priority is in first start first finished style.                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |
| corresponding registers when DMA2 finishes the block transfer.  DMA2 Priority,  0: DMA2 low priority, 1: DMA2 high priority When both DMA1 Priority and DMA2 Priority are set or cleared simultaneously, the priority is in first start first finished style.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |
| DMA2 Priority,  0: DMA2 low priority, 1: DMA2 high priority When both DMA1 Priority and DMA2 Priority are set or cleared simultaneously, the priority is in first start first finished style.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |
| O: DMA2 low priority, 1: DMA2 high priority When both DMA1 Priority and DMA2 Priority are set or cleared simultaneously, the priority is in first start first finished style.  R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |
| Priority and DMA2 Priority are set or cleared simultaneously, the priority is in first start first finished style.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0 |
| priority and DMA2 Priority are set or cleared simultaneously, the priority is in first start first finished style.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |
| External DRQ trigger select                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |
| 0 0 DRQ2A, UART/IR RX DRQ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0 |
| 3:2 0 1 DRQ1B, DSP Input DRQ R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |
| 1 0 DRQ2C, SPI RX DRQ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |
| 1 1 DRQ2D, SPDIF RX DRQ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |
| External DRQ trigger enable,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0 |
| 1 0: Disable external DRQ trigger, 1: Enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |
| DMA2 Start.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |
| After TC the bit will be cleared. The low-go-high edge of this bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |
| will load SRC start address, DST start address, byte count into                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | • |
| the current working counters.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0 |

### 5.5 CTC

# **5.5.1 CTCPRES (CTC Prescale Register, 022h)**

| Bits | Description            | Access | Reset |
|------|------------------------|--------|-------|
| 7    | CTC1 enable            | R/W    | 0     |
|      | 0: Disable, 1: Enable. |        | 0     |
| 6    | CTC2 enable            | R/W    | 0     |
|      | 0: Disable, 1: Enable. |        |       |



| 5   | CTC1 IRQ pending bit Writing 1 to this bit will clear it. | R/W | 0 |
|-----|-----------------------------------------------------------|-----|---|
| _   | CTC2 IRQ pending bit                                      |     |   |
| 4   | Writing 1 to this bit will clear it.                      |     |   |
|     | Pre-scale register.                                       |     |   |
|     | 0000: CTC1/CTC2 clock is /1 of the HOSC.                  |     |   |
|     | 0001: /2                                                  | R/W |   |
|     | 0010: /4                                                  |     |   |
|     | 0011: /8                                                  |     |   |
| 0.0 | 0100: /16                                                 |     |   |
| 3:0 | 0101: /32                                                 |     | 0 |
|     | 0110: /64                                                 |     |   |
|     | 0111: /128                                                |     |   |
|     | 1000: /256                                                |     |   |
|     | 1001: /512                                                |     |   |
|     | Others are reserved                                       |     |   |

NOTE: CTC1 is a Non-Maskable interrupt for Z80, but CTC2 is a maskable interrupt for z80. Please refer to register 25h bit7.

# 5.5.2 CTCTPL (CTC T Period Low Register, 023h)

When 25h.bit7 = 0

CTCTPL (CTC1 T Period Low Register, 023h)

| Bits | Description                                   | Access | Reset |
|------|-----------------------------------------------|--------|-------|
| 7:0  | TPERIOD[7:0], period low byte register of CTC | RW     | xx    |

When 25h.bit7 = 1

CTCTPL(CTC2 T Period Low Register, 023h)

| Bits | Description                                   | Access | Reset |
|------|-----------------------------------------------|--------|-------|
| 7:0  | TPERIOD[7:0], period low byte register of CTC | RW     | xx    |

# 5.5.3 CTCTPH (CTC T Period High Register, 024h)

When 25h.bit7 = 0

CTCTPH (CTC1 T Period High Register, 024h)



| Bits | Description                           | Access | Reset |
|------|---------------------------------------|--------|-------|
| 7:0  | TPERIOD[15:8], period register of CTC | RW     | XX    |

When 25h.bit7 = 1

CTCTPH (CTC2 T Period High Register, 024h)

| Bits | Description                           | Access | Reset |
|------|---------------------------------------|--------|-------|
| 7:0  | TPERIOD[15:8], period register of CTC | RW     | xx    |

NOTE: The two T period registers are both for CTC1 and CTC2, using a bit to select page. The bit is 25h.bit7. When 25h.bit7 is "0", the two registers are for CTC1. Otherwise, they are for CTC2.

# **5.6 Interrupt Controller**

NOTE: all interrupt PENDING bits will not be influeneced by ENABLE bit.

# 5.6.1 DMACISTA (DMA/CTC IRQ Status Register, 025h)

| Bits | Description                                                          | Access | Reset |
|------|----------------------------------------------------------------------|--------|-------|
|      | CTC1/2 T period register select.                                     |        |       |
| 7    | 0: T period resisters are for CTC1                                   | RW     | 0     |
|      | 1: T period resisters are for CTC2                                   |        |       |
| 6    | DMA2 Half Transfer IRQ Pending, writing 1 to this bit will clear it. | R/W    | 0     |
| 5    | DMA2 End Transfer IRQ Pending, writing 1 to this bit will clear it.  | R/W    | 0     |
| 4    | DMA1 Half Transfer IRQ Pending, writing 1 to this bit will clear it. | R/W    | 0     |
| 3    | DMA1 End Transfer IRQ Pending, writing 1 to this bit will clear it.  | R/W    | 0     |
| 2    | SIRQ- Pending, writing 1 to this bit will clear it.                  | R/W    | 0     |
| 1    | Reserved.                                                            | /      | /     |
|      | Software controlled DMA1/DMA2 reset signal,                          |        |       |
| 0    | The low-go-high edge of this bit will generate a pulse to reset      | R/W    | 0     |
|      | DMA1/DMA2 state machine, bytes counter, and clear H.W DRQ,           |        | U     |
|      | etc status. After the pulse the bit will be cleared to 0.            |        |       |



# 5.6.2 MISTA (Master Interrupt Status Register, 026h)

| Bits | Description                                                                                                                                                                                                                                                                                                                                        | Access | Reset |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 7    | A/D Interrupt(3)  1. Wire-Control IRQ  2. Audio ADC IRQ  3. Charge Status IRQ  This bit will be automatically cleared only when all the A/D INT pending bits are cleared, otherwise it is unchanged.                                                                                                                                               | R/W    | 0     |
| 6    | Reserved                                                                                                                                                                                                                                                                                                                                           | /      | /     |
| 5    | RTC Interrupt.(4)  1. Watch Dog IRQ  2. RTC Timer IRQ  3. RTC Alarm IRQ  4. 2HZ RTC IRQ  This bit will be automatically cleared only when all the RTC INT pending bits are cleared, otherwise it is unchanged.                                                                                                                                     | R/W    | 0     |
| 4    | DMA1/2/4/SD/MMC/MS/CTC Interrupt (6)  1. DMA1 TC/Half Transfer IRQ  2. DMA2 TC/Half Transfer IRQ  3. DMA4 IRQ  4. SD/MMC Transfer end IRQ, FIFO IRQ or SDIO IRQ  5. MS Transfer Finished IRQ  6. CTC IRQ  This bit will be automatically cleared only when all the DMA1/2/4/SD/MMC/MS/CTC INT pending bits are cleared, otherwise it is unchanged. | R/W    | 0     |
| 3    | SIRQ/I2C/SPI/RB Interrupt(4)  1. External IRQ (SIRQ)  2. I2C IRQ  3. SPI RX/TX IRQ  4. RB1/RB2 RDY IRQ or State Machine Ending IRQ  This bit will be automatically cleared only when all the SIRQ/I2C/SPI/RB INT pending bits are cleared, otherwise it is unchanged.                                                                              | R/W    | 0     |
| 2    | Reserved                                                                                                                                                                                                                                                                                                                                           | R/W    | 0     |



| 1 | UART/IR/SPDIF/IRC Interrupt(2)  1. UART/IR RX IRQ  2. SPDIF Block In IRQ or Data In IRQ  3. IRC RX IRQ  This bit will be automatically cleared only when all the UART/IR/SPDIF/IRC INT pending bits are cleared, otherwise it is unchanged. |     | 0 |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---|
| 0 | DSP interrupt (4) Pending,  This bit will be automatically cleared only when All the DSP INT pending bit is cleared, otherwise unchanged.                                                                                                   | R/W | 0 |

# **5.6.3 MIEN (Master Interrupt Enable Register, 027h)**

| Bits | Description                                                    | Access | Reset |
|------|----------------------------------------------------------------|--------|-------|
| 7    | A/D interrupt Enable, 0: Disable, 1: Enable.                   | R/W    | 0     |
| 6    | Reserved                                                       | /      | /     |
| 5    | RTC interrupt Enable, 0: Disable, 1: Enable.                   | R/W    | 0     |
| 4    | DMA1/2/4/SD/MMC/MS/CTC Interrupt Enable. 0: Disable. 1: Enable | R/W    | 0     |
| 3    | SIRQ/I2C/SPI/RB Interrupt Enable. 0: Disable, 1: Enable.       | R/W    | 0     |
| 2    | USB Interrupt Enable, 0: Disable, 1: Enable.                   | R/W    | 0     |
| 1    | UART/IR/SPDIF/IRC Interrupt Enable, 0: Disable, 1: Enable.     | R/W    | 0     |
| 0    | DSP Interrupt Enable, 0: Disable, 1: Enable.                   | R/W    | 0     |



# 6 USB2.0 OTG

# **6.1 Description**

Actions USB2.0 OTG (AOTG) is a Dual-Role-Device (DRD) controller which complies with On-The-Go Supplement to the USB2.0 Specification V1.0a.

#### 6.2 Feature

- Complies with On-The-Go Supplement to the USB2.0 Specification Revision 1.0a;
- UTMI+ level2 Transceiver Macrocell Interface;
- Supports Session Request Protocol (SRP) and Host Negotiation Protocol (HNP);
- Supports point-to-point communication with one low-speed, full-speed or high-speed device in Host mode (no HUB support);
- Supports full-speed or high-speed in peripheral mode;
- Supports 2 IN endpoint and 1 OUT endpoint except endpoint0;
- Supports bulk Isochronous and Interrupt transfer;
- Partially configurable endpoint buffer size, endpoint type and single, double triple or quad buffering;
- Integrated synchronous RAM as endpoint FIFOs;
- Supports suspend, resume and power managements function;
- Support remote wakeup;
- Support Udisk mode high speed DMA panel;



# 7 I2C Interface

# 7.1 Description

I2C can be configured as either a master or slave device. In master mode it generates the clock (I2C\_SCL) and initiates transactions on the data line (I2C\_SDA). Data on the I2C bus is byte oriented. Multi-Master mode, 10-bit address and Hi-speed mode are not supported.

#### 7.2 Feature

- Two-wire Serial interface.
- 100Khz and 400Khz Compatibility

# 7.3 Register Description

#### **12C** module registers

| Address | Name    | Description          |
|---------|---------|----------------------|
| 84H     | I2CADDR | I2C Address Register |
| 85H     | I2CCTL  | I2C Control Register |
| 86H     | I2CSTA  | I2C Status Register  |
| 87H     | I2CDAT  | I2C Data Register    |

# 7.3.1 I2CADDR (I2C Address Register, 084h)

This register is for setting I2C slave address in master or slave mode.

| Bits | Description        | Access | Reset |
|------|--------------------|--------|-------|
| 7:1  | I2C Slave Address. | R/W    | 0     |

| 0 | In master mode, R/W control bit In slave mode: I2C Slave Address Match. 0: match, send IRQ to MCU; 1: not match, do not send IRQ In master mode, address 7-bit is used to setting the slave address, so the I2C data register just store the data. In slave mode, address 7-bit is used to compare with the address that master sending out. So the I2C data register can store the address and data. | R/W | 0 |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---|
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---|

# 7.3.2 I2CCTL (I2C Control Register, 085h)

This register is for enabling I2C and I2C IRQ, selecting I2C operating mode, ACK generation.

| Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                    | Access | Reset |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 7    | I2C Enable.  0: Disable  1: Enable I2C receive and transmit channel.                                                                                                                                                                                                                                                                                                                                           | R/W    | 0     |
| 6    | In master mode, operating mode select.  0: standard (100kbps)                                                                                                                                                                                                                                                                                                                                                  | R/W    | 0     |
| 5    | I2C IRQ enable, 0:disable, 1:enable                                                                                                                                                                                                                                                                                                                                                                            | R/W    | 0     |
| 4    | I2C master or slave select. 0:master, 1:slave                                                                                                                                                                                                                                                                                                                                                                  | R/W    | 0     |
| 3:2  | I2C cond [10]. generates a bus control. (master mode only) 0 0 no effect 0 1 generate start condition 1 0 generate stop condition 1 1 SCL will be released to high level to generate the repeated start condition                                                                                                                                                                                              | R/W    | 0     |
| 1    | Writing 1 to this bit will release the clock and data line to idle.                                                                                                                                                                                                                                                                                                                                            | R/W    | 0     |
| 0    | In transmitting ACK —ACK enable.  Controls generation of an ACK signal in receiving mode  1: Do not generate an ACK at 9 <sup>th</sup> SCL,  0: Generate an ACK signal at 9 <sup>th</sup> SCL.  In receiving ACK — Last Received Bit. Use the read only bit to check the ACK signals from the receiver (slave), or to monitor SDA operation of SDA when writing 11 to control reg bit[32] for repeated starts. |        | 0     |



# 7.3.3 I2CSTA (I2C Status Register, 086h)

This register is for displaying current I2C status.

| Bits | Description                                                                                                                                                                                                                                                                                                                     | Access | Reset |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 7    | I2C Buffer Flag. Automatically cleared when I2C data reg is written or read Automatically set and the buffer is empty in transmit mode or the buffer is full in receiving mode. Writing 1 to this bit will clear it. transmit  0: Transmit in progress 1: Transmit complete receive  0: Receive in progress 1: Receive complete | R/W    | 0     |
| 6    | I2C STOP bit. This bit is cleared when the I2C mode is disabled or when the start bit was detected at last. Writing 1 to this bit will clear it.  1: Indicate that the STOP bit was detected at last  0: STOP bit was not detected at last                                                                                      | R/W    | 0     |
| 5    | I2C START bit. This bit is cleared when the I2C mode is disabled or when the stop bit was detected at last. Writing 1 to this bit will clear it.  1: Indicate that the START bit was detected at last  0: START bit was not detected at last                                                                                    | R/W    | 0     |
| 4    | I2C R/W bit.  Read/Write bit information. This bit holds the R/W bit information following the last address match. This bit is valid only from the address match to the next start bit, stop bit or NAK bit.  1: Read  0: Write                                                                                                 |        | 0     |
| 3    | <ul> <li>12C D/A. Data/Address bit</li> <li>1: indicate the last byte received or transmitted was data.</li> <li>0: indicate the last byte received or transmitted was address.</li> </ul>                                                                                                                                      | R/W    | 0     |
| 2    | I2C IRQ Pending bit. Writing 1 to this bit will clear it.                                                                                                                                                                                                                                                                       | R/W    | 0     |



| 1 | I2C overflow bit. Writing 1 to this bit will clear it.  1: A new byte is received while the previous byte has not been read  0: No overflow | R/W | 0 |
|---|---------------------------------------------------------------------------------------------------------------------------------------------|-----|---|
| 0 | Reserved                                                                                                                                    | /   | / |

NOTE: Whenever overflow is set, NAK will occur automatically.

#### **7.3.4 I2CDAT (I2C Data Register, 087h)**

This register is for writing data to or reading data from I2C Data Register.

| Bits | Description           | Access | Reset |
|------|-----------------------|--------|-------|
| 7:0  | I2C Data/Address[7:0] | R/W    | 00    |

# 8 SPI Interface

# 8.1 Description

ATJ331X SPI can be configured as either a master or a slave device. During a SPI transfer, data is shifted out and shifted in (transmitted and received) simultaneously. The SPI\_SCK line synchronizes the shifting and sampling of the information. It is an output when the SPI is configured as a master or an input when the SPI is configured as a slave.

SPI uses a couple of parameters called clock polarity (CPOL) and clock phase (CPHA) to determine when data is valid with respect to the clock signal. CPOL determines whether the leading edge is defined to be the rising or falling edge of the clock (and vice versa for the trailing edge). CPHA determines whether the leading edge is used for setup or sample (and vice versa for the trailing edge). The following table summarizes the various settings.

| CPOL/CPHA | Leading Edge    | Trailing Edge   | SPI Mode |
|-----------|-----------------|-----------------|----------|
| 0/0       | Sample, rising  | Setup, falling  | 0        |
| 0/1       | Setup, rising   | Sample, falling | 1        |
| 1/0       | Sample, falling | Setup, rising   | 2        |
| 1/1       | Setup, falling  | Sample, rising  | 3        |



#### 8.2 Feature

- Master and slave modes of operation.
- DMA interface supporting data transfer from bulk memory to the synchronous serial interface
- Support SPI full-duplex mode and half-duplex mode.
- Master and slave mode boot options to download the code image from the SPI norflash.

# 8.3 Register Description

#### SPI module registers

| Address | Name      | Description                       |
|---------|-----------|-----------------------------------|
| A8H     | SPICTL    | SPI Control Register              |
| А9Н     | SPIIRQ    | SPI IRQ Register                  |
| AAH     | SPISTA    | SPI Status Register               |
| ABH     | SPICLKDIV | SPI Clock Divide Control Register |
| ACH     | SPIDAT    | SPI Data Register                 |
| ADH     | SPIBCL    | SPI Byte Count Low Register       |
| AEH     | SPIBCH    | SPI Byte Count High Register      |

# 8.3.1 SPICTL (SPI Control Register, A8h)

This register is used for enabling SPI module, selecting SPI mode and SPI SS output voltage.

| Bits | Description                                                      | Access | Reset |
|------|------------------------------------------------------------------|--------|-------|
| 7    | SPI Enable                                                       | R/W    | 0     |
|      | 0: Disable; 1: Enable SPI receiving and transmiting channel      |        |       |
| 6    | SPI master/slave select                                          | R/W    | 0     |
|      | 0: Master 1: Slave                                               |        |       |
| 5    | LSB/MSB First Select                                             | R/W    | 0     |
|      | 0: Transmit and receive MSB first                                |        |       |
|      | 1: Transmit and receive LSB first                                |        |       |
| 4    | SPI SS pin control output, this bit is valid only in master mode | R/W    | 1     |
|      | 1: Output high                                                   |        |       |
|      | 0: Output low                                                    |        |       |

| 3:2 | SPI mode select                                           | R/W | 11 |
|-----|-----------------------------------------------------------|-----|----|
|     | CPOL CPHA                                                 |     |    |
|     | 00: Mode 0                                                |     |    |
|     | 01: Mode 1                                                |     |    |
|     | 10: Mode 2                                                |     |    |
|     | <b>11</b> : Mode 3                                        |     |    |
| 1   | Two wire mode enable bit                                  | R/W | 00 |
|     | 0: Normal 4 wire mode                                     |     |    |
|     | 1: Two wire mode, use two pins only, SPI_CLK and SPI_MOSI |     |    |
| 0   | SPI full-duplex or half-duplex mode select                | R/W | 0  |
|     | 0: Full-duplex mode                                       |     |    |
|     | 1: Half-duplex mode                                       |     |    |

# 8.3.2 SPIIRQ (SPI IRQ Register, A9h)

This register is for enabling SPI DRQ/IRQ and selecting SPI DRQ/IRQ trigger threshold.

| Bits | Description                                              | Access | Reset |
|------|----------------------------------------------------------|--------|-------|
| 7    | SPI TX DRQ Enable                                        | R/W    | 0     |
|      | 0: Disable 1: Enable                                     |        |       |
| 6    | SPI RX DRQ Enable                                        | R/W    | 0     |
|      | 0: Disable 1: Enable                                     |        |       |
| 5    | SPI TX IRQ/DRQ trigger threshold Control.                | R/W    | 0     |
|      | 0: Trigger SPI TX IRQ/DRQ when SPI TX FIFO is half empty |        |       |
|      | 1: Trigger SPI TX IRQ/DRQ when SPI TX FIFO is empty      |        |       |
| 4    | SPI RX IRQ/DRQ trigger threshold Control.                | R/W    | 0     |
|      | 0: Trigger SPI RX IRQ/DRQ when SPI RX FIFO is half full  |        |       |
|      | 1: Trigger SPI RX IRQ/DRQ when SPI RX FIFO is not empty  |        |       |
| 3    | SPI TX IRQ Pending,                                      | R/W    | 0     |
|      | 0: No TX IRQ Pending 1: TX IRQ Pending.                  |        |       |
|      | Writing 1 to this bit will clear it.                     |        |       |
| 2    | SPI RX IRQ Pending                                       | R/W    | 0     |
|      | 0: No RX IRQ Pending 1: RX IRQ Pending.                  |        |       |
|      | Writing 1 to this bit will clear it.                     |        |       |
| 1    | SPI TX IRQ Enable                                        | R/W    | 0     |
|      | 0: Disable, 1: Enable                                    |        |       |
| 0    | SPI RX IRQ Enable                                        | R/W    | 0     |
|      | 0: Disable, 1: Enable                                    |        |       |



# 8.3.3 SPISTA (SPI Status Register, AAh)

This register is used for displaying current SPI FIFO status.

| Bits | Description                                                          | Access | Reset |
|------|----------------------------------------------------------------------|--------|-------|
| 7    | SPI TX FIFO Empty                                                    | R      | 1     |
|      | 0: Not empty 1: Empty                                                |        |       |
| 6    | SPI TX FIFO Full                                                     | R      | 0     |
|      | 0: Not full 1: Full                                                  |        |       |
| 5    | SPI RX FIFO Empty                                                    | R      | 1     |
|      | 0: Not empty 1: Empty                                                |        |       |
| 4    | SPI RX FIFO Full                                                     | R      | 0     |
|      | 0: Not full 1: Full                                                  |        |       |
| 3    | SPI TX FIFO error Pending.                                           | R/W    | 0     |
|      | Writing 1 to this bit will clear it and reset the TX FIFO, otherwise |        |       |
|      | it is unchanged.                                                     |        |       |
| 2    | SPI RX FIFO error Pending.                                           | R/W    | 0     |
|      | Writing 1 to this bit will clear it and reset the TX FIFO, otherwise |        |       |
|      | it is unchanged.                                                     |        |       |
| 1    | SPI Transfer Complete                                                | R/W    | 0     |
|      | This bit is set to 1 at the end of an SPI transfer, and cleared by   |        |       |
|      | the read or write to the SPI Data Register.                          |        |       |
| 0    | Reserved                                                             | /      | /     |

# 8.3.4 SPICLKDIV (SPI Clock Divide Control Register, ABh)

This register is used for setting SPI source clock divide factor, and selecting SPI read mode.

| Bits     | Description                                                      | Access | Reset   |
|----------|------------------------------------------------------------------|--------|---------|
| _        | SPI read clock delay enable bit (valid only in half-duplex mode) | R/W    | 0       |
| <b>'</b> | 0: Disable clock delay 1: Enable clock delay                     |        | U       |
|          | SPI Clock Divide Factor (SPICLKFactor) [6:0]                     |        |         |
| 6.0      | if SPI Clock Divide Factor is 0, SPI CLK = MCU PLL, other SPI    | R/W    | 1111111 |
|          | CLK = (MCU PLL) / (SPICLKFactor[6:0]*2)                          |        |         |



# 8.3.5 SPIDAT (SPI Data Register, ACh)

This register is used for writing data to SPI TX FIFO or reading data from SPI RX FIFO.

| Bits | Description                                                                                                                             | Access | Reset |
|------|-----------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
|      | SPI Data[7:0]                                                                                                                           |        |       |
| 7:0  | Writing this field will send 1 byte to 8bitx8 levels depth SPI FIFO.  Reading this field will fetch 1 byte from 8bitx8 levels depth SPI | R/W    | Х     |
|      | FIFO.                                                                                                                                   |        |       |

# 8.3.6 SPIBCL (SPI Bytes Count Low Register, ADh)

This register is used for setting SPI bytes counter low bits in the SPI norflash mode.

| Bits | Description                   | Access | Reset |
|------|-------------------------------|--------|-------|
| 7:0  | Bytes Counter Low bits [7: 0] | R/W    | 0     |

# 8.3.7 SPIBCH (SPI Bytes Count High Register, AEh)

This register is used for setting SPI bytes counter high bits, selecting SPI data I/O mode and high read rate mode delay time in the SPI norflash mode.

| Bits | Description                                                   | Access | Reset |
|------|---------------------------------------------------------------|--------|-------|
| 7    | SPI data I/O mode select                                      |        |       |
|      | 0: 1x I/O mode select                                         | R/W    | 0     |
|      | 1: 2x I/O mode select                                         |        |       |
| 6    | Reserved                                                      | /      | /     |
| 5:4  | SPI read clock delay time (valid when SPI read clock delay is |        |       |
|      | enabled)                                                      |        |       |
|      | 00: Delay 2 ns                                                | D /W   | 00    |
|      | 01: Delay 4 ns                                                | R/W    | 00    |
|      | 10: Delay 8 ns                                                |        |       |
|      | 11: Delay 12 ns                                               |        |       |
| 3    | Read Start Control, write 1 to start Read clock (when the     | D /W   | 0     |
|      | transfer is finished, this bit will be cleared antomatically) | R/W    | U     |



| 2   | SPI write or read select bit.  |     |   |
|-----|--------------------------------|-----|---|
|     | 0: Select write                | R/W | 0 |
|     | 1: Select read                 |     |   |
| 1:0 | Bytes Counter High bits [1: 0] | R/W | 0 |

# 9 UART Interface

# 9.1 Description

UART is dedicated to asynchronous serial communication with FIFO as data buffer for full-duplex operation. UART protocol contains a start bit, 5~8 data bits, a parity bit and a stop bit. The start bit must be 0 and the stop bit must be 1. Before communication, UART operation mode must set to be the same as remote terminal, such as baud rate, number of data bits, even/odd/no parity etc. Baud rate is up to 1.5MBaud and LSB first in TX/RX.

Two 8-level by 8 bits FIFO are used to buffer data for TX and RX.

#### 9.2 Feature

It is the high-speed data transmission with rate up to 1.5Mbps in UART mode.

# 9.3 Register Description

#### **UART Module Registers**

| Address | Name     | Description                         |
|---------|----------|-------------------------------------|
| 79H     | BAUDRATE | UART Baud Rate Register             |
| 7AH     | UART2CTL | UART Control Register               |
| 7BH     | UAIRDAT  | UART FIFO DATA Register             |
| 7CH     | Reserved | Reserved                            |
| 7DH     | UARTMS   | UART Mode & FIFO Status Register    |
| 7EH     | UARTRQS  | UART DRQ/IRQ Enable/Status Register |



#### **UART Baud Rate Register**

| Prescale<br>Value | 13      |        | 1.      | 625    |         | 1      |
|-------------------|---------|--------|---------|--------|---------|--------|
| Baud Rate         | Divisor | %Error | Divisor | %Error | Divisor | %Error |
| 600               | 192     | 0.16%  | -       | -      | -       | -      |
| 1200              | 96      | 0.16%  | -       | -      | -       | -      |
| 1800              | 64      | 0.16%  | -       | -      | -       | -      |
| 2000              | 58      | 0.53%  | -       | -      | -       | -      |
| 2400              | 48      | 0.16%  | -       | -      | -       | -      |
| 3600              | 32      | 0.16%  | 256     | 0.16%  | -       | -      |
| 4800              | 24      | 0.16%  | 192     | 0.16%  | -       | -      |
| 7200              | 16      | 0.16%  | 128     | 0.16%  | 208     | 0.16%  |
| 9600              | 12      | 0.16%  | 96      | 0.16%  | 156     | 0.16%  |
| 14400             | 8       | 0.16%  | 64      | 0.16%  | 104     | 0.16%  |
| 19200             | 6       | 0.16%  | 48      | 0.16%  | 78      | 0.16%  |
| 28800             | 4       | 0.16%  | 32      | 0.16%  | 52      | 0.16%  |
| 38400             | 3       | 0.16%  | 24      | 0.16%  | 39      | 0.16%  |
| 57600             | 2       | 0.16%  | 16      | 0.16%  | 26      | 0.16%  |
| 115200            | 1       | 0.16%  | 8       | 0.16%  | 13      | 0.16%  |
| 230400            | -       | -      | 4       | 0.16%  | -       | -      |
| 460800            | -       | -      | 2       | 0.16%  | -       | -      |
| 750000            | -       | -      | -       | -      | 2       | 0.00%  |
| 921600            | -       | -      | 1       | 0.16%  | -       | -      |
| 1500000           | -       | -      | -       | -      | 1       | 0.00%  |

# 9.3.1 BAUDRATE (UART Baud Rate Register, 079h)

This register is used for setting UIR baud rate.

| Bits | Description                         | Access | Reset |
|------|-------------------------------------|--------|-------|
| 7:0  | Baud rate generator, clock division |        | 00    |

# 9.3.2 UARTCTL (UART Control Register, 07Ah)

This register is used for selecting UART clock pre-scale, parity, stop bits, bits per

#### transmission.

| Bits |                                                                   |        |             | Description                                           | Access | Reset   |
|------|-------------------------------------------------------------------|--------|-------------|-------------------------------------------------------|--------|---------|
|      | Clock                                                             | pre-   | scale se    | lect                                                  |        |         |
|      | Bit 7 6 Pre-scale                                                 |        |             |                                                       |        |         |
| 7.0  | C                                                                 | 00/    | /13         |                                                       | D ()4/ | •       |
| 7:6  | C                                                                 | 1 /    | /13         |                                                       | R/W    | O       |
|      | 1                                                                 | LO /   | /1.625      |                                                       |        |         |
|      | 1                                                                 | L 1/   | 1           |                                                       |        | 0 0 0 0 |
|      | Bit 5:                                                            | STK    | P, Stick    | parity                                                |        |         |
|      | Bit 4:                                                            | EPS    | , Even p    | arity                                                 |        |         |
|      | Bit 3:                                                            | PEN    | l, Parity   | enable                                                |        |         |
|      | PEN E                                                             | EPS S  | STKP        | Selected Parity                                       |        |         |
| 5:3  | 0                                                                 | X      | X           | None                                                  | R/W    | 0       |
|      | 1                                                                 | 0      | 0           | Odd                                                   |        |         |
|      | 1                                                                 | 1      | 0           | Even                                                  |        |         |
|      | 1                                                                 | 0      | 1           | logic 1                                               |        |         |
|      | 1                                                                 | 1      | 1           | logic 0                                               |        |         |
|      | STOP                                                              | sele   | ct, if this | s bit is $0, 1$ stop is generated in transmission. If |        |         |
|      | this b                                                            | it is  | 1 and       | 5 bits transmission is selected, 1.5 stop bit is      |        |         |
| 2    | generated. If this bit is 1 and 6/7/8 bits transmission is        |        |             |                                                       | R/W    | 0       |
|      | selected, 2 stop bits are generated. The receiver always checks 1 |        |             |                                                       |        |         |
|      | stop k                                                            | oit or | nly.        |                                                       |        |         |
|      | WL[1                                                              | :0], k | oits per t  | ransmission                                           |        |         |
|      | WL1                                                               | 0 I    | Bit per tı  | ansmission                                            |        |         |
| 1:0  | 0 0                                                               | į      | 5 bits      |                                                       | D /W   | 0       |
| 1:0  | 01                                                                | (      | 6 bits      |                                                       | R/W    | U       |
|      | 10                                                                | -      | 7 bits      |                                                       |        |         |
|      | 11                                                                | 8      | 8 bits      |                                                       |        |         |

# 9.3.3 UARTFDAT (UART FIFO DATA Register, 07Bh)

This register is used for writing data to UIR TX FIFO or reading data from UIR RX FIFO.

| Bits | Description                                                     | Access | Reset |
|------|-----------------------------------------------------------------|--------|-------|
| 7.0  | UART FIFO Data, writing to this port will write data to UART TX | D 011  |       |
| 7∙∩  | FIFO, reading from this port will read data from UART RX FIFO   | R/W    | Х     |



# 9.3.4 UARTMS (UART Mode & FIFO Status Register, 07Dh)

This register is used for displaying the current UART FIFO status.

| Bits | Description                                 | Access | Reset |
|------|---------------------------------------------|--------|-------|
| 7    | Reserved                                    | R/W    | 0     |
| 6    | Reserved                                    | R/W    | 0     |
| 5    | UART TX FIFO Full. 1: full, 0: not full.    | R      | 0     |
| 4    | UART RX FIFO Empty. 1: empty, 0: not empty. | R      | 1     |
| 3    | Reserved                                    | R/W    | 0     |
| 2:0  | Reserved                                    | R/W    | 0     |

# 9.3.5 UARTRQS (UART DRQ/IRQ Enable/Status Register, 07Eh)

This register is used for enabling UIR, selecting UIR DRQ/IRQ trigger threshold, and displaying current UIR FIFO status.

| Bits | Description                                                                                                                                                                                | Access | Reset |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 7    | UART/IR enable, 0:disable, 1:enable                                                                                                                                                        | R/W    | 0     |
| 6    | FIFO mode control, for all UART FIFO  0: Issue DRQ when vacancy in TX FIFO or issue IRQ at least one data in RX FIFO,  1: Issue DRQ/IRQ when TX FIFO is half empty or RX FIFO is half full | R/W    | 0     |
| 5    | UART/IR Receive Error*, 0: Receiving OK 1: Receiving error occurs. Writing 1 to this bit will clear the bit, otherwise the bit is unchanged.                                               | R/W    | 0     |
| 4    | UART/IR RX FIFO Error Writing 1 to this bit will clear it and reset the FIFO.                                                                                                              |        | 0     |
| 3    | UART/IR TX FIFO Error Writing 1 to this bit will clear it and reset the FIFO.                                                                                                              |        | 0     |
| 2    | UART/IR RX IRQ Pending Writing 1 to the bit to clear it, while 0 unchanged.                                                                                                                | R/W    | 0     |



| 1 1 | UART/IR IRQ/DRQ Enable. 0: Disable, 1: Enable. |   | 0 |
|-----|------------------------------------------------|---|---|
| 0   | UART TX FIFO Empty                             | - | 4 |
|     | 0: Not empty 1: Empty                          | R | 1 |



# 10 Infrared Remote Control Interface

#### 10.1 Introduction

The infrared remote control interface can only receive signal transmitted by remote controller. If the signal is coding according to one of the following three modes: Toshiba 9012 code, 8 bits NEC code or Philips RC5 code, it can recognize them and under controlled.

#### **10.2** Features

- Infrared remote control hardware decoder.
- Support three infrared remote control decode modes: Toshiba 9012 code, 8 bits NEC code and Philips RC5 code.

# 10.3 Register Description

Infrared remote control Module includes registers are showed as following table:

#### **IRC Module Registers**

| Address | Name   | Description                                        |
|---------|--------|----------------------------------------------------|
| 0x78    | IRCCTL | Infrared Remote Control interface control Register |
| 0x7f    | IRCSTA | Infrared Remote Control interface state Register   |
| 0x3B    | IRCDAT | Infrared Remote Control interface data Register    |

# 10.3.1 IRCCTL (Infrared Remote Control Interface Control Register,

0x78)

This register is used for enabling infrared remote control interface, selecting the infrared remote control coding mode and IRCDAT mapping type.

| Bits | Description | Access | Reset | l |
|------|-------------|--------|-------|---|
|------|-------------|--------|-------|---|



| 7   | Infrared remote control interface enable.  0: IRC disable.  1: IRC enable.                                                                      | R/W | 0  |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|----|
| 6:5 | Infrared remote control coding mode select.  00: 9012 code  01: 8 bits NEC code  10: RC5 code  11: Reserved                                     | R/W | 00 |
| 4   | Reserved                                                                                                                                        | /   | /  |
| 3   | IRC IRQ enable 0: Disable 1: Enable                                                                                                             | R/W | 0  |
| 2:1 | IRCDAT mapping control bit 00: IRCDAT mapping to IRCKDC 01: IRCDAT mapping to IRCLUC 10: IRCDAT mapping to IRCHUC 11: IRCDAT mapping to IRCAKDC | R/W | 00 |
| 0   | Reserved                                                                                                                                        | /   | /  |

# 10.3.2 IRCSTA (Infrared Remote Control Interface State Register,

**0**x**7**f)

This register is used for displaying IRC status.

| Bits | Description                                                                                                                                                                               | Access | Reset |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 7    | IRC flag. Automatically set when the IRC is receiving data, automatically clear when the data has been received.  1: receiving in progress 0: receiving complete                          | R      | 0     |
| 6    | User code do not match pending bit. Automatically clear when new user code matches, otherwise do not change.  0: user code match.  1: user code does not match.                           | R      | 0     |
| 5    | Key data code verify error pending bit. Automatically clear when new user code matches, otherwise do not change.  0: key data code verification ok.  1: key data code verification error. | R      | 0     |



| 4   | IRC receive overflow pending bit, write 1 to this bit will clear it, otherwise don't change.  0: IRC receiving not overflow.  1: IRC receiveing overflow.                            | R/W | 0 |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---|
| 3   | IRC IRQ pending bit. Write 1 to this bit will clear it, otherwise don't change.                                                                                                      | R/W | 0 |
| 2:1 | Reserved                                                                                                                                                                             | /   | / |
| 0   | <ul><li>IRC repeat flag detect bit. Write 1 to this bit will clear it, otherwise don't change.</li><li>0: Repeat code is not detected.</li><li>1: Repeat code is detected.</li></ul> | R/W | 0 |

NOTE: IRC will request IRQ only when user code matches and key data code verification is ok. The mechanism avoid IRQ request when receive error.

# 10.3.3 IRCLUC (Infrared Remote Control Low User Code Register,

0x3b)

This register is used for storing IRC low user code.

| Bits | Description         | Access | Reset |
|------|---------------------|--------|-------|
| 7:0  | IRC user code [7:0] | R/W    | 0x00  |

# 10.3.4 IRCHUC (Infrared Remote Control High User Code Register,

0x3b)

This register is used for storing IRC high user code.

| Bits | Description          | Access | Reset |
|------|----------------------|--------|-------|
| 7:0  | IRC user code [15:8] | R/W    | 0x00  |



# 10.3.5 IRCKDC (Infrared Remote Control Key Data Code Register,

**0**x**3**b)

This register is used for storing IRC key data code, it is read only.

| Bits | Description             | Access | Reset |
|------|-------------------------|--------|-------|
| 7:0  | IRC key data code [7:0] | R      | 0x00  |

# 10.3.6 IRCAKDC (Infrared Remote Control Anti Key Data Code Register, 0x3b)

This register is used for storing IRC anti key data code; it is read only for debug.

| Bits | Description                  | Access | Reset |
|------|------------------------------|--------|-------|
| 7:0  | IRC anti key data code [7:0] | R      | 0x00  |



# 11 SPDIF Interface

# 11.1 Description

SPDIF is the abbreviation of Sony/Philips digital interface. The interface is primarily intended to carry stereophonic program, with a resolution of up to 20 bits per sample, an extension to 24 bits per sample being possible. Please refer to SPDIF standard documents for more detail information.

# **11.2** Register Description

# **SPDIF Module Registers**

| Address | Name     | Description                   |
|---------|----------|-------------------------------|
| 80H     | SPDIFCTL | SPDIF Control Register        |
| 81H     | SPDIFSTA | SPDIF Status Register         |
| 82H     | SPDIFDAT | SPDIF FIFO DATA Register      |
| 83H     | SPDIFCH  | SPDIF Channel Status Register |

# 11.2.1 SPDIFCTL (SPDIF Control Register, 080h)

This register is used for enabling SPDIF and SPDIF DRQ/IRQ, selecting SPDIF DRQ/IRQ trigger threshold, and resetting SPDIF FIFO.

| Bits | Description                                                    | Access | Reset |
|------|----------------------------------------------------------------|--------|-------|
| 7    | SPDIF Enable                                                   | D/M    | 0     |
|      | 0: Disable, 1: Enable.                                         | R/W    | U     |
| 6:5  | Reserved                                                       | /      | /     |
|      | SPDIF DRQ trigger threshold control                            |        |       |
| 4    | 0: Issue DRQ when vacancy in TX FIFO or issue IRQ at least     |        |       |
|      | one data in RX FIFO,                                           | R/W    | 0     |
|      | 1: Issue DRQ/IRQ when TX FIFO is half empty or RX FIFO is half |        |       |
|      | full                                                           |        |       |



| 3 | SPDIF DRQ Enable                           | R/W  | 0 |
|---|--------------------------------------------|------|---|
| 3 | 0: Disable, 1: Enable.                     | R/ W | U |
| 2 | SPDIF FIFO Reset                           | R/W  | 0 |
| _ | 0: FIFO reset valid 1: FIFO reset invalid. | R/ W | U |
| 1 | SPDIF Block in IRQ Enable                  | R/W  | 0 |
|   | 0: Disable, 1: Enable.                     |      | U |
| 0 | SPDIF Data In IRQ Enable                   | D/W  | 0 |
|   | 0: Disable, 1: Enable.                     | R/W  | U |

# 11.2.2 SPDIFSTA (SPDIF Status Register, 081h)

This register is used for displaying current SPDIF FIFO status.

| Bits | Description                                               | Access   | Reset |
|------|-----------------------------------------------------------|----------|-------|
| 7    | SPDIF TX FIFO Full.                                       | R        | 0     |
| ,    | 1: Full                                                   | T.       | U     |
| 6    | SPDIF RX FIFO Empty.                                      | R        | 1     |
| · ·  | 1: Empty                                                  | T.       | т     |
| 5    | SPDIF Block in IRQ pending                                | R/W      | 0     |
| 5    | Vriting 1 to this bit will clear it, while 0 unchanged.   | K/ W     | U     |
| 4    | SPDIF Data in IRQ pending.                                | R/W      | 0     |
| -    | Writing 1 to this bit will clear it, while 0 unchanged.   | I II/ VV | U     |
| 3    | SPDIF TX FIFO error Pending.                              | R/W      | 0     |
| 3    | Writing 1 to this bit will clear it, otherwise unchanged. | R/ W     | U     |
| 2    | SPDIF RX FIFO error Pending.                              | R/W      | 0     |
|      | Writing 1 to this bit will clear it, otherwise unchanged. | 11/ 11/  | U     |
| 1    | SPDIF Receive error Pending.                              | R/W      | 0     |
| 1 -  | Writing 1 to this bit will clear it, otherwise unchanged. | 11/ 11/  | J     |
| 0    | SPDIF TX FIFO Empty.                                      | R        | 0     |
| 0    | 0: Empty, 1: Not empty.                                   | R        | U     |

# 11.2.3 SPDIFDAT (SPDIF FIFO DATA Register, 082h)

This register is used for writing data to SPDIF TX FIFO or reading data from SPDIF RX FIFO.

|--|



|     | SPDIF FIFO DATA,      |     |     |
|-----|-----------------------|-----|-----|
| 7:0 | Write: SPDIF TX FIFO. | R/W | xxh |
|     | Read: SPDIF RX FIFO.  |     |     |

# 11.2.4 SPDIF Channel Status Register

#### For RX:

There is 32 bits status per 192 frames transfer. All these 4-byte status bits are mapped into this register. An internal read pointer is used to point to the current byte from which data will be returned at the next read. The internal read pointer increases after a read from this register. When SPDIF received all 192 frames of a block, SPDIF IRQ will be issued to notice MCU to read channel status. The internal pointer will be cleared when SPDIF is issued. For TX:

Another 4 bytes status are also implemented for transmit, which are mapped into this register also. An internal write pointer is used to point to the byte position for next write. When read from this register, the internal write pointer will be cleared to point to the first byte of TX channel status. The write pointer will move to the next byte after a write to this register.

#### **11.2.5 SPDIFCH (SPDIF Channel Status Register, 083h)**

This register is used for setting SPDIF channel status.

| Bits | Description          | Access | Reset |
|------|----------------------|--------|-------|
| 7:0  | SPDIF Channel status | R/W    | xxh   |



# 12 Clock Management Unit

# 12.1 Description

ATJ331X has a low frequency oscillator, which can choose built-in source or external one. It also has a RTC (Real Time Clock) with the alarm IRQ. The alarm IRQ can wake up the system. For protection purpose, this chip also has the watch dog circuit. It also has a Timer with IRQ.

# 12.2 Feature

- An individual power supply pin: RTCVDD;
- Built-in a 32k oscillator
- Internal or external oscillator optional
- RTC with a alarm IRQ which can wake up the system
- 2Hz IRQ
- A Timer with IRQ
- A watch dog which can be configured IRQ or Reset optional

# 12.3 Register Description

# **12.3.1 RTC Control Register**

| IO address | Mnemonic     | Description                  |  |
|------------|--------------|------------------------------|--|
| 0x43       | RTC_CTL0     | RTC Control 0 register       |  |
| 0x49       | RTCREGUPDATE | RTC Register update Register |  |
| 0x4a       | RTC_CTL1     | 1 RTC Control 1 register     |  |
| 0x4b       | TimerLB      | Timer low Byte               |  |
| 0x4c       | TimerMB      | Timer middle Byte            |  |
| 0x4d       | TimerHB      | Timer high Byte              |  |
| 0x4e       | WDCtI        | Watch dog control register   |  |

#### When 43h.bit4 = 0

| 0x44 | RTCTimeS   | RTC Time Second Register |
|------|------------|--------------------------|
| 0x45 | RTCTimeMin | RTC Time Minute Register |
| 0x46 | RTCTimeH   | RTC Time Hour Register   |
| 0x47 | RTCTimeD   | RTC Time Day Register    |
| 0x48 | RTCTimeMon | RTC Time Month Register  |

#### When 43h.bit4 = 1

| 0x44 | RTCTimeYear | RTC Time Year Register     |
|------|-------------|----------------------------|
| 0x45 | RTCAImS     | RTC Alarm Second Register  |
| 0x46 | RTCALMM     | RTC Alarm Minute Register  |
| 0x47 | RTCALMH     | RTC Alarm Hour Register    |
| 0x48 | RTCrdm      | RTC Random access Register |

#### NOTE:

The following Register marked by RTCVDD, means "The register's power is supplied by RTCVDD. And the register is reset by RTCVDD\_OK."

And that marked by VDD, means "The register's power is supplied by RTCVDD. And the register is reset by VDD\_rst."

# **12.3.1.1** RTC\_CTLO (RTC Control O register. 0x43) (RTCVDD)

| Bits | Bit Mnemonic | Description                                                | Access | Reset |
|------|--------------|------------------------------------------------------------|--------|-------|
|      |              | Calendar enable                                            |        |       |
| 7    | cal_en       | 0: Sisable                                                 | R/W    | 0     |
|      |              | 1: Enable                                                  |        |       |
|      |              | Alarm pending enable.                                      |        |       |
| 6    | on almnd     | 0: Disable. The alarm pending bit is disabled. The pending | D/M    | 0     |
| ٥    | en_almpd     | bit is not set when alarm is occoured                      | R/W    | U     |
|      |              | 1: Enable.                                                 |        |       |
|      |              | Test enable                                                |        |       |
| 5    | test_en      | 0: Disable                                                 | R/W    | 0     |
|      |              | 1: Enable. The RTC's LOSC is changed to HOSC               |        |       |
|      |              | Register page select register                              |        |       |
| 4    | nogo ool     | 0: IO registers "44h-48h" are RTC Time register.           | R/W    | 0     |
| 4    | page_sel     | 1: IO registers "44h-48h" are RTC Alarm register, random   | rt/ VV | 0     |
|      |              | register and RTC Time year register.                       |        |       |
| 3    | ovt lose on  | External LOSC enable                                       | D /W/  | 1     |
| L    | ext_losc_en  | 0: Disable                                                 | R/W    |       |



|   |                | 1: Enable                            |     |   |
|---|----------------|--------------------------------------|-----|---|
|   |                | Calendar clock select                |     |   |
| 2 | cal_clk_select | 0: Select ILOSC                      | R/W | 0 |
|   |                | 1: Select ELOSC                      |     |   |
|   | Leap year      | RTC Leap Year bit                    |     |   |
| 1 |                | 1: Leap year                         | R   | 1 |
|   |                | 0: Not leap year                     |     |   |
|   | alm_ip         | Alarm IRQ pending bit.               | D/W | 0 |
| 0 |                | Writing 1 to this bit will clear it. | R/W | 0 |

NOTE: The cal\_en bit must be disabled when the RTC Time register being written, and all RTC Time registers must be written before cal\_en is enabled when the time set, otherwise error will occurs.

#### **12.3.1.2** RTCTimeS (RTC Time Second Register, 0x44) (RTCVDD)

| Bits | Bit Mnemonic | Description               | Access | Reset |
|------|--------------|---------------------------|--------|-------|
| 7:6  | -            | Reserved                  | -      | -     |
| 5:0  | time_sec     | Calendar Time Second[5:0] | R/W    | 0     |

#### **12.3.1.3** RTCTimeMin (RTC Time Minute Register, 0x45) (RTCVDD)

| Bits | Bit Mnemonic | Description               | Access | Reset |
|------|--------------|---------------------------|--------|-------|
| 7:6  | -            | Reserved                  | -      | -     |
| 5:0  | time_min     | Calendar Time Minute[5:0] | R/W    | 0     |

#### **12.3.1.4** RTCTimeH (RTC Time Hour Register, 0x46) (RTCVDD)

| Bits | Bit Mnemonic | Description             | Access | Reset |
|------|--------------|-------------------------|--------|-------|
| 7:5  | -            | Reserved                | -      | -     |
| 4:0  | time_hour    | Calendar Time Hour[4:0] | R/W    | 0     |

#### **12.3.1.5** RTCTimeD (RTC Time Day Register, 0x47) (RTCVDD)

| Bits | Bit Mnemonic | Description            | Access | Reset |
|------|--------------|------------------------|--------|-------|
| 7:5  | -            | Reserved               | -      | -     |
| 4:0  | time_day     | Calendar Time Day[4:0] | R/W    | 01    |



#### **12.3.1.6** RTCTimeMon (RTC Time Month Register, 0x48) (RTCVDD)

| Bits | Bit Mnemonic | Description              | Access | Reset |
|------|--------------|--------------------------|--------|-------|
| 7:4  | -            | Reserve                  | -      | -     |
| 3:0  | time_mon     | Calendar Time Month[3:0] | R/W    | 01    |

#### **12.3.1.7** RTCTimeYear (RTC Time Year Register, 0x44) (RTCVDD)

| Bits | Bit Mnemonic | Description             | Access | Reset |
|------|--------------|-------------------------|--------|-------|
| 7    | -            | Reserved                | -      | -     |
| 6:0  | time_year    | Calendar Time Year[6:0] | R/W    | 0     |

#### **12.3.1.8** RTCAImS (RTC Alarm Second Register, 0x45) (RTCVDD)

| Bits | Bit Mnemonic | Description       | Access | Reset |
|------|--------------|-------------------|--------|-------|
| 7:6  | -            | Reserved          | -      | -     |
| 5:0  | alm _sec     | Alarm Second[5:0] | R/W    | 0     |

#### **12.3.1.9** RTCALMM (RTC Alarm Minute Register, 0x46) (RTCVDD)

| Bits | Bit Mnemonic | Description        | Access | Reset |
|------|--------------|--------------------|--------|-------|
| 7:6  | -            | Reserved           | -      | -     |
| 5:0  | alm _min     | Alarm Minute [5:0] | R/W    | 0     |

#### 12.3.1.10 RTCALMH (RTC Alarm Hour Register, 0x47) (RTCVDD)

| Bits | Bit Mnemonic | Description      | Access | Reset |
|------|--------------|------------------|--------|-------|
| 7:5  | -            | Reserved         | -      | -     |
| 4:0  | alm _hour    | Alarm Hour [4:0] | R/W    | 0     |

#### 12.3.1.11 RTCrdm (RTC Random Access Register, 0x48) (RTCVDD)

| Bits | Bit Mnemonic | Description                               | Access | Reset |
|------|--------------|-------------------------------------------|--------|-------|
| 7:0  | random       | These bits can be accessed by CPU freely. | R/W    | 0     |

# **12.3.1.12** RTCREGUPDATE (RTC Register update control Register,0x49)

#### (RTCVDD)

| Bits | Bit | Description | Access | Reset |
|------|-----|-------------|--------|-------|
|------|-----|-------------|--------|-------|

Copyright © Actions Semiconductor Co., Ltd. 2010. All rights reserved.

Version 1.0 Page 65

|     | Mnemonic |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     |      |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|
| 7:0 |          | The RTCVDD register update control register.  When writing the RTC registers (except RTCREGUPDATE register or bit "alm_ip"), the RTC registers' values will not be updated immediately. The value is written to backup registers (in VDD) first.  Just when writing RTCREGUPDATE register A5H, the RTCVDD registers' values are update with the backup registers' value.  RTCREGUPDATE register is automatically reset as 5AH after the RTCVDD register is update.  NOTE: 1. Do not write RTCVDD registers when this register value is A5H.  2. When writing the bit "alm_ip", it will take effect immediately. No need to write this register. | R/W | 0x5a |

# 12.3.1.13 RTC\_CTL1 (RTC Control 1 register. 0x4a) (VDD)

| Bits | Bit Mnemonic | Description                               | Access | Reset |
|------|--------------|-------------------------------------------|--------|-------|
|      |              | 2hz IRQ enable                            |        |       |
| 7    | 2hz_en       | 0: Disable                                | R/W    | 0     |
|      |              | 1: Enable                                 |        |       |
|      |              | RTC Timer enable                          |        |       |
| 6    | timer_en     | 0: Disable                                | R/W    | 0     |
|      |              | 1: Enable                                 |        |       |
|      |              | Watch dog, 2hz, timer's clock select bit: |        |       |
| 5    | clk_sel      | 0: pmu_clk_div                            | R/W    | 0     |
|      |              | 1: ELOSC                                  |        |       |
| 4:2  | -            | Reserved                                  |        | /     |
| 1    | Ohr in       | 2hz IRQ pending bit                       | D/W    | 0     |
|      | 2hz_ip       | Writing 1 to this bit will clear it.      | R/W    | U     |
| 0    | timor in     | Timer IRQ pending bit                     | D/W    | 0     |
| J    | timer_ip     | Writing 1 to this bit will clear it.      | R/W    | U     |

# 12.3.1.14 TimerLB (Timer low Byte, 0x4b) (VDD)

| Bits | Bit Mnemonic | Description                                     | Access | Reset |
|------|--------------|-------------------------------------------------|--------|-------|
|      |              | Low byte of timer Register                      |        |       |
| 7:0  | timerlb      | Timer is a down counter with LOSC as clock.     | R/W    | Х     |
|      |              | When the Counter Overflow, timer_ip will occur. |        |       |



|  | Timer_ip = [1/(Time bit[23:0]+1)] |  |
|--|-----------------------------------|--|
|  | *FLOSC                            |  |

# 12.3.1.15 TimerMB (Timer middle Byte, 0x4c) (VDD)

| Bits | Bit Mnemonic | Description                          | Access | Reset |
|------|--------------|--------------------------------------|--------|-------|
| 7:0  | timermb      | Middle byte of LOSC Divider Register | R/W    | Х     |

# **12.3.1.16** TimerHB (Timer high Byte, 0x4d) (VDD)

| Bits | Bit Mnemonic | Description                 | Access | Reset |
|------|--------------|-----------------------------|--------|-------|
| 7:0  | timerhb      | High byte of timer Register | R/W    | Х     |

# 12.3.1.17 WDCtl (watch dog control register, 0x4e) (VDD)

| Bits | Bit<br>Mnemonic | Description                                                                                                                                                                                                                                     | Access | Reset |
|------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 7    | wd_en           | Watch Dog timer enable, when WD timer is enabled and the WD timer overflows, either an internal reset (WDRST-) is generated to force the system into reset status and then reboot, or an IRQ is sent to CPU.                                    | R/W    | 0     |
| 6:4  | clk_sel         | Watch Dog timer clock select,  WDCKS Clock Selected Watch Dog Length The watch dog's overflow value is 180.  000 1khz 176 ms  001 512hz 352 ms  010 256hz 703ms  011 128hz 1.4 s  100 64hz 2.8s  101 32hz 5.6 s  110 16hz 11.2s  111 8hz 22.5 s | R/W    | 010   |
| 3    | clr             | Clear bit, write 1 to clear WD timer, cleared automatically                                                                                                                                                                                     | W      | 0     |
| 2    | mode_sel        | Watchdog IRQ or Reset- Select.  0: Sent reset when Dog timer overflows  1: Sent IRQ when Dog timer overflows                                                                                                                                    | R/W    | 0     |
| 1    | wd_flag         | Watch dog overflow flag  1: Means WD reset or irq ever occurred. Writing 1 to this bit Clears it.                                                                                                                                               | R/W    | 0     |



|   |   | 0:not occurred                       |   |   |
|---|---|--------------------------------------|---|---|
|   |   | This bit is reset by powerok signal. |   |   |
| 0 | - | Reserved                             | / | Х |

# **12.3.2 HOSC/PLL**

# **12.3.2.1 HFCCTL** (High frequency crystal control Register, 040h)

| Bits |                                    | Description                              | Access | Reset |
|------|------------------------------------|------------------------------------------|--------|-------|
| 7    | _                                  | ncy Crystal Oscillator Enable.           | R/W    | 0     |
|      | 0: Disable, 1                      | 0: Disable, 1: Enable                    |        | , ,   |
|      | Power ok status.                   |                                          | _      |       |
| 6    | 0: Power on, 1: Power on finished. |                                          | R      | 0     |
| 5:4  | Reserved                           | Reserved                                 |        | /     |
|      | High freque                        | ncy crystal Oscillator GMMIN select bits |        |       |
|      | 00                                 | gain=3.2                                 |        |       |
| 3:2  | 01                                 | gain=6.1                                 | R/W    | 01    |
|      | 10                                 | gain=8.0                                 |        |       |
|      | 11                                 | gain=10.1                                |        |       |
| 1:0  | Reserved                           |                                          | /      | /     |

# 12.3.2.2 CK48MCTL (CK48MCTL control Register, 042h)

| Bits | Description                       | Access  | Reset |
|------|-----------------------------------|---------|-------|
| 7: 6 | Reserved                          | red R/W |       |
| 5    | CK48M Enable 0: Disable 1: Enable | R/W     | 0     |
| 4:0  | Reserved.                         | /       | /     |

# 12.3.2.3 MCUPLL (MCU PLL Control, 28h)

| Bits | Description           | Access | Reset |
|------|-----------------------|--------|-------|
| 7    | MCU PLL Enable        | R/W    | 0     |
|      | 0: Disable 1: Enable  | 11, 11 | U     |
| 6:2  | MCU PLL output select | R/W    | 00000 |

|     | 0 0 0 x x | 12MHz          |   |   |
|-----|-----------|----------------|---|---|
|     | 00100     | 16MHz          |   |   |
|     | 00101     | 20MHz          |   |   |
|     | 00110     | 24MHz          |   |   |
|     | 00111     | 28MHz          |   |   |
|     | 01000     | 32MHz          |   |   |
|     | 01001     | 36MHz          |   |   |
|     | 01010     | 40MHz          |   |   |
|     | 01011     | 44MHz          |   |   |
|     | 01100     | 48MHz          |   |   |
|     | 01101     | 52MHz          |   |   |
|     | 01110     | 56MHz          |   |   |
|     | 01111     | 60MHz          |   |   |
|     | 10000     | 64MHz          |   |   |
|     | 10001     | 68MHz          |   |   |
|     | 10010     | 72MHz          |   |   |
|     | 10011     | 76MHz          |   |   |
|     | 10100     | 80MHz          |   |   |
|     | 10101     | 84MHz          |   |   |
|     | 10110     | 88MHz          |   |   |
|     | 10111     | 92MHz          |   |   |
|     | 11000     | 96MHz          |   |   |
|     | 11001     | <b>1</b> 00MHz |   |   |
|     | 11010     | <b>1</b> 04MHz |   |   |
|     | 11011     | 108MHz         |   |   |
|     | 11100     | 112MHz         |   |   |
|     | 11101     | <b>116MHz</b>  |   |   |
|     | 11110     | 120MHz         |   |   |
|     | 11111     | 124MHz         |   |   |
| 1:0 | Reserved  |                | / | / |
|     | 1         |                |   |   |

# 12.3.3 Clock Selection Unit

# **12.3.3.1** MCSR1 (Module Clock Select Register 1, 2Bh)

| Bits | Description | Access | Reset |
|------|-------------|--------|-------|
|------|-------------|--------|-------|



| 7   | UART Controller Clock Select  | R/W | 0  |
|-----|-------------------------------|-----|----|
|     | 0 DC                          |     |    |
|     | 1 CK48M                       |     |    |
| 6   | SPDIF Controller Clock Select | R/W | 0  |
|     | 0 DC                          |     |    |
|     | 1 CK48M                       |     |    |
| 5:4 | SPI Controller Clock Select   | R/W | 00 |
|     | 0 x DC                        |     |    |
|     | 10 HOSC                       |     |    |
|     | 11 MCU PLL                    |     |    |
| 3   | I2C Controller Clock Select   | R/W | 0  |
|     | 0 DC                          |     |    |
|     | 1 HOSC                        |     |    |
| 2:0 | Reserved                      | /   | /  |

# 12.3.3.2 MCSR2 (Module Clock Select Register 2, 2Ch)

| Bits |          | Description         |     |    |  |
|------|----------|---------------------|-----|----|--|
| 7:2  | Reserved | Reserved            |     | /  |  |
|      | DMA1 and | d DMA2 Clock Select |     |    |  |
|      | 0 0      | LOSC                |     |    |  |
| 1:0  | 01       | HOSC                | R/W | 11 |  |
|      | 10       | MCU PLL             |     |    |  |
|      | 11       | DC                  |     |    |  |



# 13A/D D/A and Headphone Driver

#### 13.1 Introduction

The D/A A/D module includes a Sigma-Delta DAC, a Sigma-Delta ADC which supports Microphone/FM/Line input. Both DAC and ADC support 48k/44.1k/32k/24k/22.05k/16k/12k/11.025k/8k sample rate. Its on-chip 20mW power amplifier can support to drive 32/16ohm earphone.

#### 13.2 Feature

- Build in Stereo 20-bit Sigma-Delta DAC
- Build in Stereo 21-bit Sigma-Delta ADC
- Build in Stereo Headphone driver
- Support sample rate of 8k/12k/11.025k/16k/22.05k/24k/32k/44.1/48kHz
- Support Microphone/FM/Line Input to ADC
- Max output: 2×20mW@16ohm

# 13.3 ADDA Analog Diagram





# 13.4 DAC

The audio DAC is an on-chip Sigma-Delta Modulator, a 16 bit high performance DAC is composed of it. The DAC interface support 8-level play back FIFO (16 X 16bits PCM data for L/R channel) and variable sample rates, such as 48K/44.1K/32K/24K/22.05K/16K/12K/11.025K/8KHz. An on-chip PLL2 is used to generate 22.5792MHz from 24MHz to support 44.1K/22.05K/11.025KHz with  $256\times FS$ 



clock for over-sampling, while 24MHz supports 48K/32K/24K/16K/12K/8KHz with  $256\times FS$  for over-sampling.

#### 13.5 ADC

The audio ADC is an on-chip Sigma-Delta Analog-to-Digital Converter, which support input from MIC or external FM or LINEIN. The ADC interface support 16-level FIFO (16 X 16bits X 2 PCM data for L/R channel) and variable sample rates, such as 48K/44.1K/32K/24K/22.05K/16K/12K/11.025K/8KHz. An on-chip PLL2 is used to generate 22.5792MHz from 24MHz to support 44.1K/22.05K/11.025KHz with 256×FS clock for over-sampling, while 24MHz supports 48K/32K/24K/16K/12K/8KHz with 256×FS for over-sampling.



# 14 GPIO/MULTIFUNCTION

## 14.1 Description

There are totally 45 GPIOs which can be used as output/input separately or simultaneously. Each GPIO is used as a multifunction with other function pin. Set the relevant register before using the needed function.

### 14.2 Feature

- 45 GPIOs which can be used as output/input separately or simultaneously
- Different level of static driving current and dynamic driving capacity
- Maximum frequency of GPIOs up to 30MHz
- Flexible alternation of multifunction, especially in SD/MMC/MS module

# **14.3** Register Description

GPIO/MFP includes registers as following:

| Address | Name              | Description         |  |
|---------|-------------------|---------------------|--|
| 0xEE    | <u>MFPSEL</u>     | MFP Select Register |  |
| 0xED    | <u>GPIOAOUTEN</u> | GPIOA Output Enable |  |
| 0xEF    | <u>GPIOAINEN</u>  | GPIOA Input Enable  |  |
| 0xF0    | <u>GPIOADAT</u>   | GPIOA Data          |  |
| 0xF1    | <u>GPIOBOUTEN</u> | GPIOB Output Enable |  |
| 0xF2    | <u>GPIOBINEN</u>  | GPIOB Input Enable  |  |
| 0xF3    | <u>GPIOBDAT</u>   | GPIOB Data          |  |
| 0xF4    | <u>GPIOCOUTEN</u> | GPIOC Output Enable |  |
| 0xF5    | <u>GPIOCINEN</u>  | GPIOC Input Enable  |  |
| 0xF6    | <u>GPIOCDAT</u>   | GPIOC Data          |  |
| 0xF7    | <u>GPIODOUTEN</u> | GPIOD Output Enable |  |
| 0xF8    | <u>GPIODINEN</u>  | GPIOD Input Enable  |  |
| 0xF9    | <u>GPIODDAT</u>   | GPIOD Data          |  |



| 0xFA | <u>GPIOEOUTEN</u> | GPIOE Output Enable |  |
|------|-------------------|---------------------|--|
| 0xFB | <u>GPIOEINEN</u>  | GPIOE Input Enable  |  |
| 0xFC | <u>GPIOEDAT</u>   | GPIOE Data          |  |
| 0xFD | <u>GPIOFOUTEN</u> | GPIOF Output Enable |  |
| 0xFE | <u>GPIOFINEN</u>  | GPIOF Input Enable  |  |
| 0xFF | <u>GPIOFDAT</u>   | GPIOF Data          |  |

# 14.3.1 MFPSEL (MFP Select Register, OEEh)

| Bits | Description                                             | Access | Reset |
|------|---------------------------------------------------------|--------|-------|
|      | GPIO_A1, GPIO_A[4:3], GPIO_C[1:0] and ICE multifunction |        |       |
| 7    | 0: ICE Port                                             | R/W    | 0     |
|      | 1: GPIO_A1, GPIO_A[4:3], GPIO_C[1:0]                    |        |       |
|      | GPIOB7 and RB2- multifunction                           |        |       |
| 6    | 0: RB2-                                                 | R/W    | 0     |
|      | 1: GPIOB7                                               |        |       |
|      | GPIOB6 and RB1- multifunction                           |        |       |
| 5    | 0: RB1-                                                 | R/W    | 0     |
|      | 1: GPIOB6                                               |        |       |
|      | GPIOB5 and CLE multifunction                            |        |       |
| 4    | 0: CLE                                                  | R/W    | 0     |
|      | 1: GPIOB5                                               |        |       |
|      | GPIOB4 and ALE multifunction                            |        |       |
| 3    | 0: ALE                                                  | R/W    | 0     |
|      | 1: GPIOB4                                               |        |       |
|      | GPIOB3 and MWR- multifunction                           |        |       |
| 2    | 0: MWR-                                                 | R/W    | 0     |
|      | 1: GPIOB3                                               |        |       |
|      | GPIOB2 and MRD- multifunction                           |        |       |
| 1    | 0: MRD-                                                 | R/W    | 0     |
|      | 1: GPIOB2                                               |        |       |
|      | GPIOD[7:0] and DATA multifunction                       |        |       |
| 0    | 0: DATA BUS                                             | R/W    | 0     |
|      | 1: GPIOD[7:0]                                           |        |       |



## 14.3.2 GPIOAOUTEN (GPIO\_A Output Enable Register, OEDh)

| Bits | Description                                   | Access | Reset |
|------|-----------------------------------------------|--------|-------|
| 7    | GPIO_A7 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 6    | GPIO_A6 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 5    | GPIO_A5 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 4    | GPIO_A4 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 3    | GPIO_A3 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 2    | GPIO_A2 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 1    | GPIO_A1 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 0    | GPIO_A0 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |

## 14.3.3 GPIOAINEN (GPIO\_A Input Enable Register, 0EFh)

| Bits | Description                                  | Access | Reset |
|------|----------------------------------------------|--------|-------|
| 7    | GPIO_A7 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 6    | GPIO_A6 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 5    | GPIO_A5 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 4    | GPIO_A4 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 3    | GPIO_A3 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 2    | GPIO_A2 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 1    | GPIO_A1 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 0    | GPIO_A0 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |

## 14.3.4 GPIOADAT (GPIO\_A Data Output/Input Register, 0F0h)

| Bits | Description            | Access | Reset |
|------|------------------------|--------|-------|
| 7:0  | Output/Input Data[7:0] | R/W    | xxh   |



## 14.3.5 GPIOBOUTEN (GPIO\_B Output Enable Register, 0F1h)

| Bits | Description                                   | Access | Reset |
|------|-----------------------------------------------|--------|-------|
| 7    | GPIO_B7 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 6    | GPIO_B6 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 5    | GPIO_B5 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 4    | GPIO_B4 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 3    | GPIO_B3 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 2    | GPIO_B2 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 1    | GPIO_B1 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 0    | GPIO_B0 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |

## 14.3.6 GPIOBINEN (GPIO\_B Input Enable Register, 0F2h)

| Bits | Description                                  | Access | Reset |
|------|----------------------------------------------|--------|-------|
| 7    | GPIO_B7 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 6    | GPIO_B6 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 5    | GPIO_B5 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 4    | GPIO_B4 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 3    | GPIO_B3 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 2    | GPIO_B2 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 1    | GPIO_B1 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 0    | GPIO_B0 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |

## 14.3.7 GPIOBDAT (GPIO\_B Data Output/Input Register, 0F3h)

| Bits | Description | Access | Reset |
|------|-------------|--------|-------|

Copyright © Actions Semiconductor Co., Ltd. 2010. All rights reserved.

Version 1.0 Page 77



| 7:0 | Output/Input Data[7:0] | R/W | xxh |  |
|-----|------------------------|-----|-----|--|
|-----|------------------------|-----|-----|--|

# 14.3.8 GPIOCOUTEN (GPIO\_C Output Enable Register, 0F4h)

| Bits | Description                                   | Access | Reset |
|------|-----------------------------------------------|--------|-------|
| 7    | GPIO_C7 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 6    | GPIO_C6 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 5    | GPIO_C5 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 4    | GPIO_C4 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 3    | GPIO_C3 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 2    | GPIO_C2 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 1    | GPIO_C1 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 0    | GPIO_CO Output enable, 0: Disable, 1: Enable. | R/W    | 0     |

# **14.3.9 GPIOCINEN (GPIO\_C Input Enable Register, 0F5h)**

| Bits | Description                                  | Access | Reset |
|------|----------------------------------------------|--------|-------|
| 7    | GPIO_C7 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 6    | GPIO_C6 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 5    | GPIO_C5 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 4    | GPIO_C4 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 3    | GPIO_C3 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 2    | GPIO_C2 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 1    | GPIO_C1 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 0    | GPIO_CO Input enable, 0: Disable, 1: Enable. | R/W    | 0     |



# 14.3.10 GPIOCDAT (GPIO\_C Data Output/Input Register, 0F6h)

| Bits | Description            | Access | Reset |
|------|------------------------|--------|-------|
| 7:0  | Output/Input Data[7:0] | R/W    | xxh   |

# **14.3.11 GPIODOUTEN (GPIO\_D Output Enable Register, 0F7h)**

| Bits | Description                                   | Access | Reset |
|------|-----------------------------------------------|--------|-------|
| 7    | GPIO_D7 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 6    | GPIO_D6 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 5    | GPIO_D5 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 4    | GPIO_D4 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 3    | GPIO_D3 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 2    | GPIO_D2 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 1    | GPIO_D1 Output enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 0    | GPIO_DO Output enable, 0: Disable, 1: Enable. | R/W    | 0     |

## **14.3.12 GPIODINEN (GPIO\_D Input Enable Register, 0F8h)**

| Bits | Description                                  | Access | Reset |
|------|----------------------------------------------|--------|-------|
| 7    | GPIO_D7 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 6    | GPIO_D6 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 5    | GPIO_D5 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 4    | GPIO_D4 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 3    | GPIO_D3 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 2    | GPIO_D2 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 1    | GPIO_D1 Input enable, 0: Disable, 1: Enable. | R/W    | 0     |
| 0    | GPIO_DO Input enable, 0: Disable, 1: Enable. | R/W    | 0     |



# 14.3.13 GPIODDAT (GPIO\_D Data Output/Input Register, 0F9h)

| Bits | Description            | Access | Reset |
|------|------------------------|--------|-------|
| 7:0  | Output/Input Data[7:0] | R/W    | xxh   |

# 14.3.14 GPIOEOUTEN (GPIO\_E [4:0] Output Enable Register, OFAh)

| Bits | Description                                  | Access | Reset |
|------|----------------------------------------------|--------|-------|
|      | 0 0 Reserved                                 |        |       |
|      | 0 1 Reserved                                 |        |       |
| 7:6  | 1 0 GPIOE4 Output LOSC.                      | R/W    | 0     |
|      | 1 1 GPIOE4Output HOSC.                       |        |       |
|      | If bit7 is set, GPIOE4 can only output OSC.  |        |       |
| 5    | Reserved                                     | R/W    | 0     |
| 4    | GPIO_E4 Output Enable, 0: Disable, 1: Enable | R/W    | 0     |
| 3    | GPIO_E3 Output Enable, 0: Disable, 1: Enable | R/W    | 0     |
| 2    | GPIO_E2 Output Enable, 0: Disable, 1: Enable | R/W    | 0     |
| 1    | GPIO_E1 Output Enable, 0: Disable, 1: Enable | R/W    | 0     |
| 0    | GPIO_EO Output Enable, 0: Disable, 1: Enable | R/W    | 0     |

## 14.3.15 GPIOEINEN (GPIO\_E [4:0] Input Enable Register, OFBh)

| Bits | Description                                 | Access | Reset |
|------|---------------------------------------------|--------|-------|
| 7:5  | Reserved                                    | /      | /     |
| 4    | GPIO_E4 Input Enable, 0: Disable, 1: Enable | R/W    | 0     |
| 3    | GPIO_E3 Input Enable, 0: Disable, 1: Enable | R/W    | 0     |
| 2    | GPIO_E2 Input Enable, 0: Disable, 1: Enable | R/W    | 0     |
| 1    | GPIO_E1 Input Enable, 0: Disable, 1: Enable | R/W    | 0     |



| 0 | GPIO_E0 Input Enable, 0: Disable, 1: Enable | R/W | 0 |
|---|---------------------------------------------|-----|---|
|   |                                             |     | l |

# 14.3.16 GPIOEDAT (GPIO\_E [4:0] Data Output/Input Register, OFCh)

| Bits | Description            | Access | Reset |
|------|------------------------|--------|-------|
| 7:5  | Reserved               | /      | /     |
| 4:0  | Output/Input Data[4:0] | R/W    | xxh   |

# 14.3.17 GPIOFOUTEN (GPIO\_F [7:0] Output Enable Register, OFDh)

| Bits | Description                                   | Access | Reset |
|------|-----------------------------------------------|--------|-------|
| 7    | GPIO_F7 Output Enable, 0: Disable, 1: Enable  | R/W    | 0     |
| 6    | GPIO_F6 Output Enable, 0: Disable, 1: Enable  | R/W    | 0     |
| 5    | GPIO_F5 Output Enable, 0: Disable, 1: Enable  | R/W    | 0     |
| 4    | GPIO_F4 Output Enable, 0: Disable, 1: Enable  | R/W    | 0     |
| 3    | GPIO_F3 Output Enable, 0: Disable, 1: Enable  | R/W    | 0     |
| 2    | GPIO_F2 Output Enable, 0: Disable, 1: Enable  | R/W    | 0     |
| 1    | GPIO_F1 Output Enable, 0: Disable, 1: Enable。 | R/W    | 0     |
| 0    | GPIO_F0 Output Enable, 0: Disable, 1: Enable  | R/W    | 0     |

## 14.3.18 GPIOFINEN (GPIO\_F [7:0] Input Enable Register, OFEh)

| Bits | Description                                 | Access | Reset |
|------|---------------------------------------------|--------|-------|
| 7    | GPIO_F7 Input Enable, 0: Disable, 1: Enable | R/W    | 0     |



| 6 | GPIO_F6 Input Enable, 0: Disable, 1: Enable | R/W | 0 |
|---|---------------------------------------------|-----|---|
| 5 | GPIO_F5 Input Enable, 0: Disable, 1: Enable | R/W | 0 |
| 4 | GPIO_F4 Input Enable, 0: Disable, 1: Enable | R/W | 0 |
| 3 | GPIO_F3 Input Enable, 0: Disable, 1: Enable | R/W | 0 |
| 2 | GPIO_F2 Input Enable, 0: Disable, 1: Enable | R/W | 0 |
| 1 | GPIO_F1 Input Enable, 0: Disable, 1: Enable | R/W | 0 |
| 0 | GPIO_FO Input Enable, 0: Disable, 1: Enable | R/W | 0 |

# 14.3.19 GPIOFDAT (GPIO\_F [7:0] Data Output/Input Register, OFFh)

| Bits | Description            | Access | Reset |
|------|------------------------|--------|-------|
| 7:0  | Output/Input Data[7:0] | R/W    | xxh   |

# 14.3.20 GPIOEO\_VCCOUTSR (GPIOEO\_VCCOUT Select Register, 088h)

| Bits | Description                                                         | Access | Reset |
|------|---------------------------------------------------------------------|--------|-------|
| 7:2  | Reserved                                                            | /      | /     |
| 1    | VCCOUT is used for FM power supply.                                 |        |       |
|      | 0: VCCOUT pin floating, no power out                                |        |       |
|      | 1: VCCOUT=2.89V, there is a LDO from VCC to VCCOUT.                 | R/W    | 0     |
|      | If there is a capacitance at VCCOUT, you should wait a moment after |        |       |
|      | setting this bit to 1.                                              |        |       |
| 0    | GPIOEO as a multi pin, it can use as VCCOUT for FM power supply.    |        |       |
|      | 0: GPI0E0 is used as MS_BS or GPI0E0                                | R/W    | 0     |
|      | 1: GPIOEO is used as VCCOUT                                         |        |       |



## **15 PWM**

### 15.1 Introduction

PWM output module is embedded in ATJ331X, in the purpose of controlling the external backlight IC conveniently. It supplies several output frequency and variable duty occupancy for adjusting the intensity of the LCD backlight.

### 15.2 Feature

- 2 selected sources :24M or 32K;
- Frequency dividing maximum to 4;
- Available frequency in end are 94K, 47K, 24K, 12K, 1K, 500Hz, 250Hz, 125Hz;
- 8 levels duty occupancy adjusting;
- High level or low level active selecting.

### **15.3** Register Description

| Address | Name   | Description          |
|---------|--------|----------------------|
| AFH     | PWMCTL | PWM Control Register |

### 15.3.1 PWMCTL (PWM Control Register, AFh)

| Bits | Description                                                | Access | Reset |
|------|------------------------------------------------------------|--------|-------|
|      | PWM Enable.                                                |        |       |
|      | 0: Disable the PWM module                                  |        |       |
|      | 1: Enable the PWM module                                   |        | •     |
| 7    | NOTE: when enableing the PWM Module, the GPIOCO is used as |        | 0     |
|      | the PWM pin, if the mofule disabled, the GPIOCO is used as |        |       |
|      | GPIOCO or I2C_SCK                                          |        |       |



|     |                        |                |                    | T .   |     |
|-----|------------------------|----------------|--------------------|-------|-----|
|     | Source Select.         |                |                    |       |     |
| 6   | 0: Choose 24Mhz as     | dividing sourc | е                  | R/W   | 1   |
|     | 1: Choose 32KHz as     | dividing sourc | e                  |       |     |
|     | Frequency Divide. Ch   | oose the divis | or for dividing    |       |     |
|     | Dividing Source        | 94K            | <b>1</b> K         |       |     |
|     | 00: /1                 | 94K            | 1K                 | D 044 | 4.0 |
| 5:4 | 01: /2                 | 47K            | 500Hz              | R/W   | 10  |
|     | 10: /4                 | 24K            | 250Hz (recommened) |       |     |
|     | <b>11</b> : /8         | 12K            | 125Hz              |       |     |
|     | Active Polarity Select |                |                    |       |     |
| 3   | 0: PWM is High level   | active         |                    | R/W   | 0   |
|     | 1: PWM is Low level a  | active         |                    |       |     |
|     | Active Duty Occupand   | cy.            |                    |       |     |
|     | 000: 0/8               |                |                    |       |     |
|     | 001: 1/8               |                |                    |       |     |
|     | 010: 2/8               |                |                    |       |     |
| 2:0 | 011: 3/8               |                |                    | R/W   | 100 |
|     | 100: 4/8               |                |                    |       |     |
|     | 101: 5/8               |                |                    |       |     |
|     | 110: 6/8               |                |                    |       |     |
|     | 111: 7/8               |                |                    |       |     |



# 16 Power Management Unit

#### 16.1 Introduction

ATJ331X integrates a comprehensive power supply subsystem, including the following features:

- Supports two battery types: 1-cell alkaline/NIMH and Li-lon battery, selected by PWRMB pin.
- Two integrated DC-DC converters: VDD and VCC. VDD can work in boost mode from 1-cell alkaline/NIMH, or work in buck mode from Li-ion cell, which supplies Core Power.
   The other can only work in boost mode from 1-cell alkaline/NIMH, which supplies I/O Power.
- Five linear regulators supply power directly from DC5V or Li-lon cell. The outputs are VCC, VDD, AVCC, AVDD and FM\_VCCOUT.
- Linear battery charger for Li-lon cell.
- Battery voltage monitor, system monitors for temperature and wire-controller.
- ATJ331X power supply is designed to offer maximum flexibility and performance, while minimizing external component requirements.

### **16.2** Function Block Diagram

Figure 16-2-1 and Figure 16-2-2 show the two outputs VCC and VDD for the two supported battery types. Table 16-2-1 lists power supply modes in which VCC/VDD how to work.

The figures and the table can be used to understand how to set hardware connection relate to which subsystems, but they are not intended to be a complete architecture description.





Figure 16-2-1 Li-Ion Supply Peripheral Connection



Figure 16-2-2 1-Cell Alkaline/NIMH Supply Peripheral Connection



**Table 16-2-1 Power Supply Mode** 

| Description                            | PWRMB | DC5V>4.3V | DCDC_VCC | VCC Regulator | DCDC_VDD | VDD Regulator |
|----------------------------------------|-------|-----------|----------|---------------|----------|---------------|
| 1 Alkaline/NIMH,<br>2 Inductor         | 1     | N         | Y        | N             | Y        | N             |
| 1 Alkaline/NIMH,<br>1 Inductor for VCC | 1     | N         | Y        | N             | N        | Y             |
| Li-ION,<br>1 Inductor for VDD          | 0     | N         | N        | Y             | Y        | N             |
| Li-ION,<br>2 Regulators                | 0     | N         | N        | Y             | N        | Υ             |
| USB or Adapter,<br>2 Regulators        | Х     | Y         | N        | Y             | N        | Υ             |

### **16.3** DC-DC Converters

The DC-DC converter efficiently scales battery voltage to the required supply voltages. The DC-DC converters include several advanced features:

- Flexible battery support for either 1-cell alkaline/NIMH or Li-lon batteries
- Synchronization DC-DC converter architecture
- Work in Pulse Frequency Modulation (PFM) or Pulse-Width Modulation (PWM) automatically for different load current.

### 16.3.1 DC-DC Accurate and Maximum Output Current

The output voltages are highly precise within  $\pm 2\%$ ; they provide large currents with a significantly small dropout voltage within  $\pm 5\%$ .

**DC-DC Maximum Output Current** 

| Block name            |            | Loading                                |
|-----------------------|------------|----------------------------------------|
| VCC DC-DC(boost mode) |            | BAT=1.0V, 85mA @ VCC=3.1V dropping 5%  |
| VCC DC-DC(000         | ost mode)  | BAT=1.2V, 120mA @ VCC=3.1V dropping 5% |
| \/DD                  | boost mode | BAT=1.0V, 60mA @ VDD=1.7V dropping 5%  |
| VDD                   | boost mode | BAT=1.2V, 80mA @ VDD=1.7V dropping 5%  |
| DC-DC                 | buck mode  | BAT=3.4V, 80mA @ VDD=1.7V dropping 5%  |



### 16.3.2 DC-DC Converter Efficiency

Typical efficiency of the DC-DC converters under nominal condition is 80%.

### **16.4** Linear Regulators

ATJ331X integrates five linear regulators; they generate VCC, VDD, AVCC, AVDD and FM\_VCCOUT.

Linear regulators are typically used when the system is powered from a 5-V supply or USB.

### 16.4.1 Regulators Output Voltage Set

The output voltage setting of VCC and VDD linear regulators is the same as DC-DC converter.

AVCC is typically set once during system initialization, AVCC= $2.95V_{\odot}$  The output voltage of AVCC linear regulator changes follows VCC setting.

FM\_VCCOUT is enabled by setting register. The voltage is 2.89V.

## **16.4.2** Regulators Accurate and Maximum Output Current

The output voltages are highly precise within  $\pm 2\%$ . They provide large currents with a significantly small dropout voltage within  $\pm 5\%$ .

#### **Regulators Maximum Output Current**

| Block name     | Loading                                   |
|----------------|-------------------------------------------|
| VCC Regulator  | BAT=3.4V or DC5V=4.5V,                    |
|                | 200mA @ VCC=3.1V, decreasing 5%           |
| VDD Regulator  | VCC=3.1V, 80mA @ VDD=1.7V, decreasing 5%  |
| AVCC Regulator | VCC=3.1V, 50mA @ AVCC, decreasing 2%      |
| FM_VCCOUT      | VCC=3.1V, 35mA @ FM_VCCOUT, decreasing 5% |



### 16.5 Li-lon Cell Charger

Some products in ATJ331X family integrate the charging for Li-lon battery from a 5-V source connected to the DC5V pin. The battery charger is essentially a linear regulator that has current and voltage limits. Charge current is software-programmable. User can enable charger by setting register.

Li-lon batteries can be charged as low as of 1C, 500 mA, or the DC5V current limit. USB charging is typically limited to 500 mA or less to meet compliance requirements. Typical charge times for a Li-lon battery are 2 to 3 hours with >90% of the charge delivered.

There is 3 phases through all the charging process: When battery voltage is between 3.0V to 4.2V, the charging current is set by CHG Control Register, this phase is called constant current charging phase (CC for short). At this phase, the charging current is constant and the voltage of battery is going up slowly. When battery voltage is below 3.0V,the charging current is 1/10 of CC, this phase is called trickle charging phase or pre-charge. you can mask trickle charging by CHG Control Register bit4=1. When battery voltage gets to 4.2V, the battery voltage will be constant, and the charging current is reduced gradually, this phase is called constant voltage phase (CV for short).

The battery charge voltage is limited to 4.2 V when the reference voltage is 1.5V. If the reference voltage is changed, the limited voltage is changed correspondingly.

The Li-lon charge is typically stopped when the charging current drops below 7.5% of the charge current set by CHG Control Register. The register CHG Control Register includes controls for the maximum charge current and the register CHG Detect Register includes controls for the stop charge current. While the charger is delivering the current greater than the stop charge limit, the register CHG STATUS is high. When the charging is complete, the bit goes low.

One can programmatically monitor the battery voltage by using the BATADC. The charger has its own voltage limiting that operates independently of the BATADC. But monitoring the battery voltage during the charge might be helpful for reporting the charge progress.

The battery charger is capable of generating a large amount of heat within ATJ331X, especially at the current above 400 mA. The dissipated power can be estimated: (5V – battery voltage) \* current. At a max current (500mA) and a 3-V battery, the charger can dissipate 1 W.

The LRADC2 can be used to monitor the battery temperature or chip temperature. To ensure that the system operates correctly, it should be monitored at every 100 ms. It would be a good practice to check the output data of LRADC2 for two consecutive checks. If the battery temperature exceeds 45 C°, then the battery charge current must be reduced or the charger must be stopped.



### 16.6 A/D Converters

There is a low resolution 7 bit A/D for battery monitor and temperature monitor, the input voltage range of which is 1.4 to 4.4V at VBAT pin in Li-lon supply mode, 0.7 to 2.2V at VBAT pin in 1-cell Alkaline supply mode, and 0.7 to 2.2V at LRADC2 pin.

There is a low resolution 6 bit A/D for wire control. The input voltage range of which is 0 to AVCC at LRADC1 pin. The A/D converter's working frequency is 64HZ default.

The impedance between BAT(or LRADC1 or LRADC2) and GND is up to  $M\Omega_{\circ}$ 

The output data of BATADC can be calculated as the following formula:

#### LI-ION BATADC:

One LSB= 
$$\frac{\frac{4.4-1.4}{2^7}}{2^7}$$
 \*  $\frac{\textit{Vref}}{1.5}$  , when battery voltage= Vbat, ADC's data is 
$$\frac{\textit{Vbat}-1.4*\frac{\textit{Vref}}{1.5}}{\frac{4.4-1.4}{2^7}*\frac{\textit{Vref}}{1.5}}$$
 in which Vref is the reference voltage tested.

For example, if Vref=1.500V, then 1LSB=23.44mV, and the corresponding data from 1.4V to 1.42344V are 00h, the corresponding data from 1.42344V to 1.44688V are 01h/

1AAA BATADC:

One LSB= 
$$\frac{\frac{2.2-0.7}{2^7}}{2^7}*\frac{\textit{Vref}}{1.5}, \text{ when battery voltage=Vbat, ADC's data is}\\ \frac{\textit{Vbat}-0.7*\frac{\textit{Vref}}{1.5}}{\frac{2.2-0.7}{2^7}*\frac{\textit{Vref}}{1.5}}, \text{ in which Vref is the reference voltage tested.}$$

For example, if Vref=1.500V, then 1LSB=11.72mV, and the corresponding data from 0.7V to 0.7119V are 00h, the corresponding data from 0.71172V to 0.72344V are 01h.

LRADC1/LRADC3/LRADC4/LRADC5:



One LSB= 
$$\frac{AVCC}{2^6}$$
 , when input voltage=V, the corresponding ADC is n=  $\frac{V}{AVCC}$ 

For example, if AVCC=2.87V, then 1LSB=44.84mV, and the corresponding data from 0V to 0.04484V are 00h, and the corresponding data from 0.04484V to 0.8968V are 01h.

LRADC1/LRADC3/LRADC4/LRADC5 use 1 ADC at different time, and LRADC3 and GPI0\_F5 multiplexes, LRADC4 and GPI0\_F6 multiplexes, LRADC5 and GPI0\_F7 multiplexes.

## **16.7** Programmable Registers

# 16.7.1 SYSTEM\_CTL\_RTCVDD, (System Control Register, 0A5h) (RTCVDD)

#### System and standby control

| Bits | Description                                                            | Access | Reset |
|------|------------------------------------------------------------------------|--------|-------|
|      | SYSON key pressing length setting:                                     |        |       |
|      | 00: 60ms < t < 2s, set Short-press status flag; t>=2s, system startup  |        |       |
|      | or send Long-press status flag;                                        |        |       |
|      | 01: 60ms < t < 3s, send Short-press status flag; t>=3s, system startup |        |       |
| 7.6  | or send Long-press status flag;                                        | R/W    | 01    |
| 7:6  | 10: 60ms < t < 4s, send Short-press status flag; t>=4s, system startup | ry w   | 01    |
|      | or send Long-press status flag;                                        |        |       |
|      | 11: 60ms < t < 5s, send Short-press status flag; t>=5s, system startup |        |       |
|      | or send Long-press staus flag;                                         |        |       |
|      | NOTE: please refer to REG[0A6H] for flag bit.                          |        |       |
|      | LB_ to standby enable in Li-ion mode                                   |        |       |
|      | 0: disable, shield low power to standby function;                      |        |       |
| 5    | 1: enable, enable low power to standby function;                       | R/W    | 1     |
|      | The battery voltage for low power to standby can be set via            |        |       |
|      | REG[A5H.bit4:3].                                                       |        |       |
|      | LB (Low battery) voltage setting                                       |        |       |
|      | Li-ION                                                                 |        |       |
| 4:3  | 00 2.7V                                                                | R/W    | 01    |
|      | ***01 3.0V                                                             |        |       |
|      | 1X 3.3V                                                                |        |       |



|   | VCC/VDD LDO over-current protection enable;                     |     |   |
|---|-----------------------------------------------------------------|-----|---|
| 2 | 0: Disable                                                      | R/W | 1 |
|   | 1: Enable                                                       |     |   |
|   | VCC/VDD too-low-voltage protection enable;                      |     |   |
|   | 0: Disable                                                      | R/W |   |
| _ | 1: Enable                                                       |     | 1 |
| 1 | Effective to lithium battery, but not for single power.         |     |   |
|   | For hard switch solution, if the system cannot start in case of |     |   |
|   | fast-speed power on and power off, try to shield the bit to 0.  |     |   |
|   | REG_ENPMU:                                                      |     |   |
|   | 0: Disable VCC/VDD                                              | D/M | 1 |
| 0 | 1: Enable VCC/VDD                                               | R/W |   |
|   | When the status is turn from S3 to S1, the bit is set as 1.     |     |   |

NOTE: After the writing operation over the registers under RTCVDD, it is necessary to wait 3 Z80CLK cycle as well as 4 low frequency cycle for the real writing-in and the written value then can be read.

## 16.7.2 SYSTEM\_CTL\_VDD (SYSTEM Set Register, 0A6h)

System set register

System contril VDD, including long/short pressing flag, single-power standby setting, efuse enable setting and register switch page setting.

| Bits | Description                                                                 | Access | Reset |
|------|-----------------------------------------------------------------------------|--------|-------|
| 7    | Short-press status flag:                                                    |        |       |
| '    | 0: no Short-press status flag, SYSON key not been pressed in short          |        |       |
|      | time.                                                                       |        |       |
|      | 1: has Short-press status, SYSON key been pressed in short time, and        |        |       |
|      | the time is within the setting value.                                       |        |       |
|      | Write 1 to this bit to clear it.                                            |        |       |
|      | NOTE (for design): Only after the bit is cleared to 0 and there is key, the | R/W    | 0     |
|      | next detection can be carried out and the next next status can only be      |        |       |
|      | sent when the time requirement has be met. It is the same as that of        |        |       |
|      | interrupt design of key.                                                    |        |       |
|      | (For software): In hard switch solution, after the running of brom, it is   |        |       |
|      | necessary to write 1 to the bit and clear it to 0 for once in order to      |        |       |
|      | avoid the error of short key pressing when hard switch is cut off.          |        |       |



| 6   | Long-press status flag:                                               |       |    |
|-----|-----------------------------------------------------------------------|-------|----|
|     | 0: no Long-press status flag, SYSON key not been pressed for long     |       |    |
|     | time.                                                                 |       |    |
|     | 1: has Long-press status status, SYSON key been pressed for long time | R     | X  |
|     | and the time exceeds the setting value.                               |       |    |
|     | If the key is not up, do not re-timing.                               |       |    |
|     | One key status display, read-only.                                    |       |    |
| 5:4 | Reserved                                                              | R/W   | 0  |
|     | REG_IOVDD_R: whether IOVDD 300kohm's pull-down resistor controls      |       |    |
| _   | effectively;                                                          | D 044 | 4  |
| 3   | 0: PWRMB=1, control IOVDD for no 300kohm pull-down.                   | R/W   | 1  |
|     | 1: PWRMB=1, control IOVDD for 300kohm pull-down.                      |       |    |
|     | IOVDD status:                                                         |       |    |
| 2   | 0: IOVDD is low;                                                      | R     | X  |
|     | 1: IOVDD is high.                                                     |       |    |
|     | Register switch page control                                          |       |    |
|     | 00: can operate page0 register before switch page                     |       |    |
| 1:0 | 01: can operate page1 register after switch page                      | R/W   | 00 |
|     | 10: can operate page2 register after switch page                      |       |    |
|     | 11: can operate page3 register after switch page (for CMU module)     |       |    |

NOTE: LB/LBNMI will be effective when BATADC is enabled.

# 16.7.3 VOUTCTL (DC-DC & Regulator Output Voltage Control Register, page0\_089h)

The VOUT Control Resister controls the output voltage of VCC/VDD DC-DC converters and regulators.

| Bits | Description                                                                                                                                                                                                                                                                                                     | Access | Reset |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 7    | PWRMB, refelecting power mode.  1—1 Alkaline/NIMH  0—Li-ION  This bit is read only, which depend on pin PWRMB. The default is 0.  For signal power solution, a 400kohm resistor shall be added between DC5V and VBAT, otherwise, if there is no battery connected, it will be regarded as PWRMB=0, Li-Ion mode. | R      | х     |

|     | VCC voltage level select                                                   |       |     |
|-----|----------------------------------------------------------------------------|-------|-----|
|     | 111 3.3V                                                                   |       |     |
|     | 110 3.2V                                                                   |       |     |
|     | 101 3.1V                                                                   |       |     |
|     | 100 3.0V                                                                   |       |     |
|     | 011 2.9V                                                                   |       |     |
| 6:4 | 010 2.8V                                                                   | R/W   | 101 |
|     | 001 2.7V                                                                   |       |     |
|     | 000 2.6V                                                                   |       |     |
|     | VCC is typically set to 3.1V once during system initialization; it remains |       |     |
|     | unchanged until operating these 3 bits.                                    |       |     |
|     | In test mode, the power-up is defaulted at 2.6V, VCC= 2.6V (AVCC           |       |     |
|     | =2.45V) (digital).                                                         |       |     |
|     | VDD(DC-DC & Regulator) voltage coarse control                              |       |     |
|     | 000 1.3V                                                                   |       |     |
|     | 001 1.4V                                                                   |       |     |
|     | 010 1.5V                                                                   |       |     |
|     | 011 1.6V                                                                   |       |     |
|     | 100 1.7V                                                                   |       |     |
| 3:1 | 101 1.8V                                                                   | R/W   | 100 |
| 0.1 | 110 1.9V                                                                   | 14 11 | 100 |
|     | 111 2.0V                                                                   |       |     |
|     | VDD is typically set to 1.7V once during system initialization; it         |       |     |
|     | remains unchanged until operating these 3 bits. User can set VDD at a      |       |     |
|     | lower voltage (1.6V) at light loading to reduce power dissipation.         |       |     |
|     | AVDD voltage set to be slight lower than VDD, 100mV;                       |       |     |
|     | In test mode, power-up is defaulted at 1.3V, VDD=1.3V, AVDD =1.2V.         |       |     |
|     | VDD (DC-DC & Regulator) voltage fine control (one control                  |       |     |
| 0   | level=50mV);                                                               | R/W   | 0   |
|     | 0: Disable; 1: Enable                                                      |       |     |

# 16.7.4 LBNMI & ADCIRQ (LBNMI & ADCIRQ Control Register, page0\_08Ch)

PMU's NMI and IRQ to set registers.



| Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Access | Reset |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 7    | LRADC1 IRQ Enable.  0: Disable, shield LRADC1 interrupt function;  1: Enable, enable LRADC1 interrupt function;  LRADC1's interrupt voltage can be AVCC, or can be lower than 0.9*AVCC, decided via REG [8CH.bit6].                                                                                                                                                                                                                                                   | R/W    | 0     |
| 6    | LRADC1 IRQ threshold.  0: Low, 0.9*AVCC. When the voltage of LRADC1 pin is lower than 0.9*AVCC, if LRADC1 IRQ enabled, the IOREG [8DH.bit6] will be pended.  1: High, AVCC. When the voltage of LRADC1 pin is lower than AVCC, if LRADC1 IRQ enabled, the IOREG [8DH.bit6] will be pended.                                                                                                                                                                            | R/W    | 0     |
| 5    | LRADC1 IRQ Pending. Writing 1 will clear this bit.  When wire-control iuput is lower than IRQ threshold voltage, the pending bit is set to 1.                                                                                                                                                                                                                                                                                                                         | R/W    | 0     |
| 4    | LBNMI_ enable, low power alarm enable bit.  0: Disable, shield low power alarm function.  1: Enable, enable low pwer alarm function.  The bit shall be used together with BATADC's enable bit and only when BATADC enabled, the bit could be 1. Moreover, only when REG [04H.bit1]=1, low power alarm interrupt could happen. Low power interrupt pending bit is REG [04H.bit5].  The battery voltage producing low power alarm can be set by the following register. | R/W    | 0     |
| 3:2  | LBNMI voltage setting One-Bat Li-ION OO 0.85V 3.0V O1 0.90V 3.1V 10 0.95V 3.3V 11 1.00V 3.5V When battery voltage is lower than the default 0.85V (single battery mode) or 3.0V (LI-ION battery mode), the system will send out low power alarm interrupt pending flag. Used together with LBNMI_enable.                                                                                                                                                              | R/W    | 00    |
| 1:0  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W    | 10    |



# 16.7.5 LRADC1 (LRADC1 Data & Frequency Register, page0\_08Dh)

### Display LRADC1 output data and set ADC Frequency.

| Bits | Description                                                                                                                                                                                                           | Access | Reset |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 7    | The all ADCs Frequency Source Select: The all A/D converter's working frequency is default as 128HZ. User can put the working frequency down to 64HZ by setting this bit 0 to consume little power.  0: 64HZ 1: 128HZ |        | 1     |
| 6    | LRADC1/3/4/5 Enable.  1: Enable  0: Disable.                                                                                                                                                                          | R/W    | 0     |
| 5:0  | Wire-control A/D converter LRADC1's data output.  LRADC1 input voltage range is from 0 to AVCC.                                                                                                                       | R      | х     |

NOTE: Only LRADC1 can send interrupt.

# 16.7.6 LRADC2 (LRADC2 Input Detect DATA Register, page0\_08Eh)

## The LRADC2 DATA Register display LRADC2 output data.

| Bits | Description                                                           | Access | Reset |
|------|-----------------------------------------------------------------------|--------|-------|
|      | External DC5V supply presence                                         |        |       |
| 7    | 1: External 5V supply is present;                                     | R      | x     |
|      | 0: External 5V supply is not present;                                 |        |       |
| 6:0  | 7bit LRADC2 for BAT temperature. The Input voltage range is 0.7-2.2V. | R      | ν,    |
|      | 1LSB= (2.2-0.7)V/27=11.72mV.                                          |        | Х     |



# 16.7.7 BATADC (Battery Voltage Detect DATA Register, page0\_08Fh)

The BATADC Data Register displays battery A/D output data.

| Bits | Description                                                                                                                                                                                                                                      | Access | Reset |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 7    | Battery A/D and LRADC2 (temperature sensor) enable.  1: Enable 0: Disable. (Enable as soon as power up because data can only be updated out after waiting for 8ms after enabling. It is not good to the low voltage detection of first power-up) |        | 1     |
| 6:0  | Battery 7bit Voltage ADC, to detect battery voltage. Input voltage range is: 1AAA: 0.7-2.2V Li-ion: 1.4-4.4V                                                                                                                                     | R      | х     |

The following register can only be accessed by MCU only when REG [A6H.bit1:0] is set to 01. The registes used when the page0 is switched to page1 are as following:

16.7.8 VCCOUT CONTROL (VCCOUT Control Register, page1\_088h)

Move the registers of SD CARD and AVCC registers of AUDIO to PMU. Moreover, FM\_VCCOUT control is also in this register, shown as the following.

| Bits | Description                                                     | Access | Reset |
|------|-----------------------------------------------------------------|--------|-------|
|      | AVCC LDO margin tuning, voltage drops from VCC                  |        |       |
|      | 00 0.15V                                                        |        |       |
| 7:6  | 01 0.20V                                                        | R/W    | 00    |
|      | 10 0.25V                                                        |        |       |
|      | 11 0.30V                                                        |        |       |
| 5    | SD_VCCOUT PMOS1 CTRL, loading capacity: 135mA:                  |        |       |
| ľ    | 0: Disable SD card VCCOUT output, shut down PMOS1 power switch. | D/W    | 0     |
|      | 1: Enable SD card VCCOUT output, open PMOS1 power switch.       | R/W    | U     |
|      | The PMOS1 driver current is 80mA when SDVCC is 5% than VCC.     |        |       |



| CD VOCALIT DMACCO OTDL. Loading compositive 4.00mA.               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SD_VCCOUT PMOS2 CTRL, loading capacity: 100mA:                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0: Disable SD card VCCOUT output, shut down PMOS2 power switch.   | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1: Enable SD card VCCOUT output, open PMOS2 power switch.         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| The PMOS1 driver current is 40mA when SDVCC is 5% than VCC.       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| FM_VCCOUT is used for FM power supply.                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0: FM_VCCOUT pin floating, no power out                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1: FM_VCCOUT=2.89V, FM_VCCOUT is a LDO.                           | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| If there is a capacitance at FM_VCCOUT, you should wait a moment  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| after set this bit 1.                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| GPIO as a multi pin, it can use as FM_VCCOUT for FM power supply. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0: GPIOEO                                                         | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1: FM_VCCOUT                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| AVDD LDO Enable control:                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0: AVDD LDO disable                                               | D ///                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1: AVDD LDO enable                                                | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| (Pay attention to power-up time sequency)                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Reserved                                                          | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                   | 1: Enable SD card VCCOUT output, open PMOS2 power switch. The PMOS1 driver current is 40mA when SDVCC is 5% than VCC.  FM_VCCOUT is used for FM power supply. 0: FM_VCCOUT pin floating, no power out 1: FM_VCCOUT=2.89V, FM_VCCOUT is a LDO.  If there is a capacitance at FM_VCCOUT, you should wait a moment after set this bit 1.  GPIO as a multi pin, it can use as FM_VCCOUT for FM power supply. 0: GPIOE0 1: FM_VCCOUT  AVDD LDO Enable control: 0: AVDD LDO disable 1: AVDD LDO enable (Pay attention to power-up time sequency) | 1: Enable SD card VCCOUT output, open PMOS2 power switch. The PMOS1 driver current is 40mA when SDVCC is 5% than VCC.  FM_VCCOUT is used for FM power supply.  0: FM_VCCOUT pin floating, no power out  1: FM_VCCOUT=2.89V, FM_VCCOUT is a LDO.  If there is a capacitance at FM_VCCOUT, you should wait a moment after set this bit 1.  GPIO as a multi pin, it can use as FM_VCCOUT for FM power supply.  0: GPIOEO  1: FM_VCCOUT  AVDD LDO Enable control:  0: AVDD LDO disable  1: AVDD LDO enable  (Pay attention to power-up time sequency) |

## 16.7.9 LRADC3 (LRADC3 Data Register, page1\_089h)

LRADC3 data register displays LRADC3 output data.

| Bits | Description                                   | Access | Reset |
|------|-----------------------------------------------|--------|-------|
| 7    | Reserved                                      | R/W    | 0     |
|      | LRADC3 CONTROL:                               |        |       |
| 6    | 0: GPIO_F5 is used as GPIO_F5                 | R/W    | 0     |
|      | 1: GPIO_F5 is used as LRADC3                  |        |       |
| 5:0  | LRADC3 data output.                           | R      | v     |
| 5:0  | LRADC3 input voltage range is from 0 to AVCC. | П      | Х     |

## 16.7.10 LRADC4 (LRADC4 Data Register, page1\_08Ah)

LRADC4 data register displays LRADC4 output data.



| Bits | Description                                   | Access | Reset |
|------|-----------------------------------------------|--------|-------|
| 7    | Reserved                                      | R/W    | 0     |
|      | LRADC4 CONTROL:                               |        |       |
| 6    | 0: GPIO_F6 is used as GPIO_F6                 | R/W    | 0     |
|      | 1: GPIO_F6 is used as LRADC4                  |        |       |
| 5:0  | LRADC4 data output                            | R      | v     |
| 5:0  | LRADC4 input voltage range is from 0 to AVCC. | , rt   | Х     |

## 16.7.11 LRADC5 (LRADC5 Data Register, page1\_08Bh)

| Bits | Description                                                       | Access | Reset |
|------|-------------------------------------------------------------------|--------|-------|
|      | CHG_POWER detection enable:                                       |        |       |
| _    | 0: do not carry out CHG_POWER                                     | D (M)  | 4     |
| 7    | 1: carry out CHG_POWER, CHG_POWER is forced to change 0, supplied | R/W    | 1     |
|      | by battery, shall be updated afer a certain time.                 |        |       |
|      | LRADC5 CONTROL:                                                   |        |       |
| 6    | 0: GPIO_F7 is used as GPIO_F7                                     | R/W    | 0     |
|      | 1: GPIO_F7 is used as LRADC5                                      |        |       |
| 5:0  | LRADC5's data output                                              | В      | ν,    |
|      | LRADC5 input voltage range is from 0 to AVCC.                     | R      | Х     |

## 16.7.12 CHG Control (Charger Control Register, page1\_08Ch)

The Charge Control Register controls the battery charge features, including charger circuit activation, charger current configuration.

| Bits | Description | Access | Reset |  |
|------|-------------|--------|-------|--|
|------|-------------|--------|-------|--|



| 7 | Charging power detection and cable plug-in/out detection flag bit CHG_POWER status:  1: charge power, detect cable plug-in. when DC5V's voltage>BAT+0.14V and >3.6V, and debounce time exceeds a certain value, the bit is 1.  0: no charge power, detect cable plug-out. When DC5V voltage <bat+0.07v 1.<="" <3.5v,="" and="" bit="" certain="" debounce="" exceeds="" is="" or="" th="" the="" time="" vakue,=""><th>R</th><th>х</th></bat+0.07v> | R   | х |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---|
| 6 | The debounce time of CHG_POWER:  0: CHG_POWER's rising debounce time is ms, CHG_POWER droping debounce time is ms.  1: CHG_POWER's rising debounce time us, CHG_POWER droping debounce time is us.                                                                                                                                                                                                                                                  | R/W | 0 |
| 5 | CHG_EN, Enable charge circuit  1: Enable charge circuit, no delay, has current immediately.  0: Disable charge circuit. Charge circuit will not work and consume little power.  NOTE: Must enable USBVDD before using charger.                                                                                                                                                                                                                      | R/W | 0 |
| 4 | Trickle charging mask bit  0: Disable trickle charge.  Whether battery voltage is below or up 3.0V, the charging current will be the value set by IOReg [page2_8CH.BIT3:0].  1: Enable trickle charge.  When battery voltage is below 3.0V, the charging current will be 1/10 of the value set by IOReg [page2_8CH.BIT3:0].                                                                                                                         | R/W | 0 |

|     | CHG_CUR    | RENT                                                          |     |      |
|-----|------------|---------------------------------------------------------------|-----|------|
|     | Magnitud   | e of the battery charge current, The current represented by   |     |      |
|     | each bits  | is as follows:                                                |     |      |
|     | 0000       | 25mA                                                          |     |      |
|     | 0001       | 25mA                                                          |     |      |
|     | 0010       | 50mA                                                          |     |      |
|     | 0011       | 100mA                                                         |     |      |
|     | 0100       | 150mA                                                         |     |      |
| 0.0 | 0101       | 200mA                                                         |     | 0101 |
| 3:0 | 0110       | 250mA                                                         | R/W | 0101 |
|     | 0111       | 300mA                                                         |     |      |
|     | 1000       | 350mA                                                         |     |      |
|     | 1001       | 400mA                                                         |     |      |
|     | 1010       | 450mA                                                         |     |      |
|     | 1011       | 500mA                                                         |     |      |
|     | Others     | Reserved                                                      |     |      |
|     | The charg  | ging current is adjusted by using the calibration data of USB |     |      |
|     | 6.2K resis | stor.                                                         |     |      |

# **16.7.13** CHGDET (Charge Detect Register, page1\_08Dh)

The CHG status Detect Register detects magnitude of current charging current, charging phase and charging current status.

| Bits | Description                                                                                                                                                                                                                        | Access | Reset |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| 7    | Over temperature display when charging:  When the detected temperature of charging pipe exceeds the set value, the bit is 1. User can judge whether to decrease charging current or disable charging circuit according to the bit. | R      | х     |
| 6    | Reserved                                                                                                                                                                                                                           | R      | х     |

|     | Charging Phase Status:                                                  |   |    |
|-----|-------------------------------------------------------------------------|---|----|
|     | 0 0: Reserved                                                           |   |    |
|     | 0 1: Pre-Charging                                                       |   |    |
|     | 1 0: Constant-Current-Charging                                          |   |    |
| 5:4 | 1 1: Constant-Voltage-Charging                                          | R | xx |
|     | The two bits will be available only when bit 7 of this register is set. |   |    |
|     | Otherwise they will be always read as 00.                               |   |    |
|     | There are 3 phases through all the charging process: Pre-C, CC and CV.  |   |    |
|     | The 2bits show which phase the charging at.                             |   |    |
|     | Charge Current detect                                                   |   |    |
|     | 0000~25%*Ichg, Ichg is set by IOREG [page2_8CH.bit3:0],                 |   |    |
|     | indicationg the current charging current is within the 30% of the set   |   |    |
|     | value.                                                                  |   |    |
| 2.4 | 00125%~50%lchg                                                          | R | v  |
| 3:1 | 01050%~75%lchg                                                          | ĸ | Х  |
|     | 01175%~87%lchg                                                          |   |    |
|     | 100above 87%lchg                                                        |   |    |
|     | Others: Reserved                                                        |   |    |
|     | User can check the current charging current via the 3bits.              |   |    |
|     | CHG_STATUS                                                              |   |    |
|     | Charging Status. 0: Not charging, 1: Charging.                          |   |    |
|     | 0: When the charging current is up to $1/10$ of set by IOREG            |   |    |
| _   | [page2_8CH.bit3:0] and last for 1 second, this bit will be from low to  | R | v  |
| 0   | high.                                                                   | ĸ | Х  |
|     | 1: When the charging current is down to 7.5% of set by IOREG            |   |    |
|     | [page2_8CH.bit3:0], this bit will be from high to low as soon as        |   |    |
|     | possible.                                                               |   |    |

# **16.7.14** CHGASST (Charger Assistant Register, page1\_08Eh)

The Charger Assistant Register supplies assistant functions to the Li-lon battery charge features, such as charger temperature, terminal voltage and so on.

| Bits | Description                        | Access | Reset |
|------|------------------------------------|--------|-------|
|      | From VBAT to DC5V diode enable bit |        |       |
| 7    | 0: Disable, default.               | R/W    | 0     |
|      | 1: Enable                          |        |       |



| 6   | Reserved                                                                                                                                                                                                                                                                                                           | R/W | 1    |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|
| 5:4 | Charge temperature protection control, set protection temperature. When the temperature of the charging circuit>the setting value, send over temperature flag, see Charge Detect Register. 00 100 (101/116) $^{\circ}$ C 01 120 (111/127) $^{\circ}$ C 10 135 (123/139) $^{\circ}$ C 11 150 (135/153) $^{\circ}$ C | R/W | 11   |
| 3:0 | To Adjust Charger limit voltage, the minimum step is 0.1V. 0000 4.05V 0001 4.06V 1110 4.19V 1111 4.20V The above data are the values when the charging current is not less than 10mA, and except for 4.2V which does not have offset, other levels will be relatively low, about 4~6mV.                            | R/W | 1111 |



## 17 Electrical Characteristics

## 17.1 Absolute Maximum Ratings

| Parameter              | Symbol                               | Min  | Max  | Unit       |
|------------------------|--------------------------------------|------|------|------------|
| Ambient<br>Temperature | Tamb                                 | -10  | +70  | $^{\circ}$ |
| Storage<br>Temperature | Tstg                                 | -55  | +150 | $^{\circ}$ |
|                        | DC5V                                 | -0.3 | 6.0  | V          |
|                        | BAT                                  | -0.3 | 4.5  | V          |
| Supply Voltage         | VCC/AVCC/PAVCC/UVCC/<br>VCCOUT/LXVCC | -0.3 | 3.6  | V          |
|                        | VDD/AVDD/RTCVDD                      | -0.3 | 2.2  | V          |
|                        | IO_VDD/LXVDD                         | -0.3 | 4.5  | V          |
| Input Voltage          | +3.3V IO                             | -0.3 | 3.6  | V          |

#### Note:

- 1) Even if one of the above parameters exceeds the absolute maximum ratings momentarily, the quality of the product may be degraded. The absolute maximum ratings, therefore, specify the value exceeding, which the product may be physically damaged. Use the product well within these ratings.
- 2) All voltage values are with respect to GND
- 3) +3.3V IO/+1.8V IO are defined in the Pin list.

## **17.2** Recommended Power Supply

VCC = 3.1V Tamb = -10 °C to 70 °C

| Supply Voltage | Min | Тур | Max | Unit |
|----------------|-----|-----|-----|------|
| BAT (Li)       | 3.4 | 3.8 | 4.5 | V    |

Copyright © Actions Semiconductor Co., Ltd. 2010. All rights reserved.

Version 1.0 Page 104



| BAT (1*AAA)         | 0.9 | 1.2 | 1.8 | V |
|---------------------|-----|-----|-----|---|
| RTCVDD(Li)          | 1.2 | 1.5 | 2.0 | V |
| RTCVDD (1*AAA)      | 0.9 | 1.2 | 2.0 | V |
| DC5V                | 3.9 | 5   | 5.5 | V |
| VCC/UVCC/AVCC/PAVCC | 2.8 | 3.1 | 3.4 | v |
| VDD/AVDD            | 1.5 | 1.7 | 2.0 | V |

Note: According to different application, the VDD voltage can config differently. For optimum CPU performance, the VDD should be higher than 1.6V; for reduced the power consumption, the VDD can supply with 1.6V.

# 17.3 Capacitance

| Parameter         | Symbol | Condition                       | MIN. | MAX. | Unit |
|-------------------|--------|---------------------------------|------|------|------|
| Input capacitance | Cı     | fc = 1 MHz                      |      | 15   | pF   |
| I/O capacitance   | Cıo    | Unmeasured pins returned to 0 V |      | 15   | pF   |

Note:  $T_0 = 25^{\circ}$ C, VCC = 0 V.

### **17.4** DC Characteristics

VCC = 3.1V Tamb =-10 °C to 70 °C

| Parameter                 | Symbol          | MIN. | TYP. | MAX. | Unit |
|---------------------------|-----------------|------|------|------|------|
| Low-level input voltage   | VIL             |      |      | 0.8  | V    |
| High-level input voltage  | V <sub>IH</sub> | 2.0  |      |      | V    |
| Low-level output voltage  | V <sub>OL</sub> |      |      | 0.4  | V    |
| High-level output voltage | Vон             | 2.4  |      |      | V    |

### **17.5** AC Characteristics

 $T_o$  = -10 to +70 $^{\circ}$ C



## 17.5.1 AC Test Input Waveform



## 17.5.2 AC Test Output Measuring Points

All Output Pins 
$$0.5$$
VCC  $\longleftarrow$  Test Points  $\longrightarrow$  0.5VCC

### 17.5.3 Reset Parameter

| Parameter                   | Symbol | Condition  | MIN. | MAX. | Unit |
|-----------------------------|--------|------------|------|------|------|
| Reset input low-level width | twrsl  | RESET# pin | 50   | _    | us   |



### 17.5.4 Initialization Parameter

| Parameter | Symbol | Condition | MIN. | MAX. | Unit |
|-----------|--------|-----------|------|------|------|
|-----------|--------|-----------|------|------|------|



| Data sampling time<br>(from RESET# ) | tss | _   | - 61.04 | us |
|--------------------------------------|-----|-----|---------|----|
| Output delay time (from RESET# )     | top | 61. | .04 —   | us |



## 17.5.5 GPIO Interface Parameter

| Parameter             | Symbol              | Condition        | MIN.                   | MAX. | Unit |
|-----------------------|---------------------|------------------|------------------------|------|------|
| Input level width     | t <sub>GPIN</sub>   |                  | 11/f <sub>mcuclk</sub> |      | s    |
| GPIO output rise time | t <sub>GPRISE</sub> |                  | 5                      | 50   | ns   |
| GPIO output fall time | t <sub>GPFALL</sub> | Normal operation | 5                      | 50   | ns   |
| Output level width    | t <sub>GPOUT</sub>  |                  | 11/f <sub>mcuclk</sub> |      | s    |

Notes 1.  $f_{\text{MCUCLK}}$  is the frequency that MCU is running upon.



**Input Level Width** 







**Output Level Width** 

# **17.5.6 Ordinary ROM Parameter**

| Parameter                           | Symbol           | Condition  | MIN. | MAX. | Unit |
|-------------------------------------|------------------|------------|------|------|------|
| Data access time (from address)Note | t <sub>ACC</sub> | HOSC=24MHz | 90   |      | ns   |
| Data access time (from CEx# )Note   | tce              | HOSC=24MHz | 90   |      | ns   |
| Data input setup time               | tos              | HOSC=24MHz | 40   |      | ns   |
| Data input hold time                | t <sub>DH</sub>  | HOSC=24MHz | 15   |      | ns   |





**Ordinary ROM** 

## 17.5.7 External System Bus Parameter



| Parameter                                       | Symbol | Condition   | MIN. | MAX. | Unit |
|-------------------------------------------------|--------|-------------|------|------|------|
| Address setup time (to command signal)Note 1, 2 | txas   | Memory Read | 10   |      | ns   |



|                                                              | txas              | Memory Write | 10 | ns |
|--------------------------------------------------------------|-------------------|--------------|----|----|
| Address hold time (from command signal) <sup>Note 1, 2</sup> | tхан              |              | 5  | ns |
| Data output setup time (to command signal)Note 1             | twxps             |              | 20 | ns |
| Data output hold time(from command signal)Note 1             | t <sub>WXDH</sub> |              | 10 | ns |
| Data input setup time (to command signal)Note 1              | t <sub>RXDS</sub> |              | 20 | ns |
| Data input hold time (from command signal)Note 1             | t <sub>RXDH</sub> |              | 10 | ns |

Notes: 1. MRD#, MWR# are called the command signals for the External System Bus Interface.

2.  $T(ns) = 1/f_{MCUCLK}$ 

# 17.5.8 Bus Operation





# **17.5.9 Headphone Driver Characteristics**

(To =-10 - +70  $^{\circ}$ C, VDD = 1.6 V, VCC = 3.0 V, Sample Rate=32KHz, Volume Level=0x1F)

| Characteristics                   | Min  | Тур | Max | Unit |
|-----------------------------------|------|-----|-----|------|
| Dynamic Range -60 dBFS Input      |      | -87 |     | dB   |
| Total Harmonic Distortion + Noise |      | -81 |     | dB   |
| Frequency Response 20-20KHz       | -7.6 | 0   |     | dB   |
| Output Common Mode Voltage        |      | 1.5 |     | V    |
| Full Scale Output Voltage         |      | 1.3 |     | Vpp  |
| Inter channel Gain Mismatch(1KHz) |      | -66 |     | dB   |





| Sweep | Trace | Color  | Line Style | Thick | Data         | Axis | Comment |
|-------|-------|--------|------------|-------|--------------|------|---------|
| 1     | 1     | Blue   | Solid      | 1     | Anlr.Level A | Left |         |
| 1     | 3     | Yellow | Solid      | 1     | Anlr.Level B | Left |         |
|       |       |        |            |       |              |      |         |

audio2722.at27

### Frequency Response Diagram of Headphone Driver



| Sweep | Trace | Color  | Line Style | Thick | Data             | Axis | Comment |
|-------|-------|--------|------------|-------|------------------|------|---------|
| 1     | 1     | Blue   | Solid      | 1     | Anlr.THD+N Ratio | Left |         |
| 1     | 2     | Yellow | Solid      | 1     | Anlr.THD+N Ratio | Left |         |
|       |       |        |            |       |                  |      |         |

audio2722.at27

**THD + N Amplitude Diagram of Headphone Driver** 



# 18 Package Drawing

## 18.1 ATJ3315 Package Drawing





# 19 Ordering Information

## 19.1 Recommended Soldering Conditions

#### **Soldering Conditions for Surface-mount Devices**

| Soldering Process                                              | Soldering Conditions                                                                        |  |  |  |  |  |
|----------------------------------------------------------------|---------------------------------------------------------------------------------------------|--|--|--|--|--|
|                                                                | Peak package's surface temperature: 235 $^{\circ}$ C (Lead) or 260 $^{\circ}$ C (Lead Free) |  |  |  |  |  |
|                                                                | Reflow time: 30 seconds or less (210°C or more)—(Lead) or 60 seconds or less                |  |  |  |  |  |
| Infrared Ray Reflow                                            | (217 <sup>°</sup> C or more)— (Lead Free)                                                   |  |  |  |  |  |
| Illifated Ray Reliow                                           | Maximum allowable number of reflow processes: 2                                             |  |  |  |  |  |
|                                                                | Exposure limit: 1 days at Rh=60%, Tem=30°C (12 hours of pre-baking is                       |  |  |  |  |  |
|                                                                | required at 125℃ afterward).                                                                |  |  |  |  |  |
| Partial heating                                                | Terminal temperature: 300°C or less                                                         |  |  |  |  |  |
| method Heat time: 3 seconds or less (for one side of a device) |                                                                                             |  |  |  |  |  |

#### Note:

The maximum number of days during which the product can be stored at a temperature of  $25^{\circ}$ C and a relative humidity of 65% or less after dry-pack package is opened. Caution:

Do not apply two or more different soldering methods to one chip (except for partial heating method for terminal sections).

### 19.2 Precaution against ESD for Semiconductors

When the strong electric field is exposed to a MOS device, the destruction of the gate oxide may occur and then it can ultimately degrade the device operation. Measures must be taken to stop the generation of static electricity as many as possible, and it is a must to quickly dissipate the static electricity when it occurs. Environmental control must be adequate enough. Humidifier should be used when it is dry. Recommend to avoid using insulators, which may easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container or a static shielding bag or objects made from conductive material. All test and measurement tools including work bench and floor should be grounded. The operator shall be grounded by using wrist strap. Semiconductor devices shall not be touched with bare hands. Similar precautions shall be taken for PW boards with semiconductor devices on it.



### 19.3 Handling of Unused Input Pins for CMOS

The cause for no connection to CMOS device inputs can be the malfunction. If no connection is provided for the input pins, the possible cause is that an internal input level may be generated due to noise, etc., which results in malfunction. CMOS devices behave differently from Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin shall be connected to VCC or GND with a resistor, if it is considered to have the possibility of being an output pin. All handling related to the unused pins must be judged device by device and follows the related specifications governing the devices.

#### 19.4 Status before Initialization of MOS Devices

Power-on does not necessarily define the initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned on, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after the power-on.



# 20 Appendix

### **20.1 24.1** Acronym and Abbreviations

ACK-Acknowledgement

**ADC—Analog Digital Convert** 

ATAIRQ—Advanced Technology Attachment Interrupt Request

CTC-Clock/Timer/Counter

**DAC—Digital Analog Convert** 

**DMA**—Direct Memory Address

**DRQ**—Data Request

**DST—Destination** 

**DST**—Destination

**ECC**—Error Correction Code

**EM**—External Memory

FIFO—First In First Out

**HIP—Host Interface Port** 

**HOSC—High Frequency Oscillator** 

**IDM**—Internal Data Memory

**IPM—Internal Program Memory** 

**IRQ**—Interrupt Request

IR-Infra-red

LOSC-Low Frequency Oscillator

MIC-Microphone

**NAK**—Negative Acknowledgement

PLL—Phase Locked Loop

RTC—Real Time Clock

RB—Ready/Busy

SIRQ-System Interrupt Request

SPDIF—Sony/Philips Digital Interface

SPI—Serial Port Interface

SRC-Source

**TC—Transmit Complete** 

**UART—Universal Asynchronous Receiver/Transmitter** 





## **Actions Semiconductor Co., Ltd.**

Address: Bldg.15-1, NO.1, HIT Rd., Tangjia, Zhuhai, Guangdong, China

Tel: +86-756-3392353 Fax: +86-756-3392251 Post Code: 519085

http://www.actions-semi.com

Business Email: mp-sales@actions-semi.com Technical Service Email: mp-cs@actions-semi.com