# ECE 6276 DSP Hardware System Design (Fall 2018) Project Report

## **Floating Point Arithmetic**

Team Number: 3

Dingxin Jin gtID 903429811

Shengwei Lyu gtID 903430584

Peng Guo gtID 903424176

Xiaoting Lai gtID 903410194

Date: 12/03/2018

## **Table of Contents**

| Introduction                                          | 3  |
|-------------------------------------------------------|----|
| Features                                              | 3  |
| Target Specifications                                 | 4  |
| Design Architecture                                   | 4  |
| uArch 1: UART (UART_RX.vhd UART_TX.vhd TOP.vhd)       | 5  |
| uArch 2: Floating Point Adder (adder.vhd)             | 6  |
| uArch 3: Floating Point Divider (divide.vhd)          | 7  |
| uArch 4: Floating Point Multiplier (MULT.vhd)         | 8  |
| uArch 5: Normalization (NORMALIZE.vhd)                | 9  |
| Implementation Battles and Solutions                  | 10 |
| Rounding and Borrow '1' from Exponent for Divider     | 10 |
| Overflow and Underflow Judgement for Adder            | 10 |
| Timing and Verification Issue for the whole System    | 10 |
| Testbench Details and Simulation Results              | 11 |
| State-Machine Based Testbench (tb_adder.vhd)          | 11 |
| Input/Output File Format                              | 11 |
| Patterns                                              | 11 |
| Simulation Results                                    | 11 |
| Pipeline Based Testbench (tb_Multplier_Wrapper.vhd)   | 12 |
| Input/Output File Format                              | 12 |
| Patterns                                              | 13 |
| Simulation Results                                    | 13 |
| System Level Testbench (tb_Wrapper.vhd)               | 13 |
| Implementation Results                                | 13 |
| uArch 2: Floating Point Adder (VHDL adder.vhd)        | 14 |
| uArch 3: Floating Point Divider (VHDL fpp_divide.vhd) | 15 |
| uArch 3: Floating Point Multiplier (VHDL FP_mult.vhd) | 16 |
| uArch 3: Normalization (VHDL Normalization.vhd)       | 18 |
| System Level Implementation (TOP.vhd)                 | 19 |
| Work Distribution                                     | 20 |
| Reference                                             | 21 |

#### 1 Introduction



#### Example 1



#### Example 2



Figure 1 Floating Point Arithmetic Introduction

The floating-point representation for 32-bit is to separate numbers in three parts, the sign bit is the leading bit, the exponent includes the following 8 bits, and the rest 23 bits are mantissa. The range of the exponent is -126 to 127, transferring the largest number back to decimal number,  $2^127 \times (2-2-23) \approx 3.4028234664 \times 10^38$ , so it enlarges the range that a 32-bit number is able to represent, the tradeoff is the precision, which is 24 bits.

For example, shown in Figure 1, the first number has sign bit 0, representing positive number, the exponent part is 7, and the actual binary exponent is achieved by subtracting the bias, 127. Finally, adding 1 to the mantissa and multiplying the result by 2 to the -120 to get the decimal representation.

This floating-point arithmetic includes all four operations, the adder and subtractor are built in one cluster, multiplier and divider each takes one cluster. The multiplier and divider also share one normalization block.

## 2 Features

This floating-point arithmetic handles all types of single precision input, including special cases, such as infinity and NaN, and correctly handles denormalized number. The test cases include over 100 thousand input data, and all arithmetic handle them correctly and quickly.

## 3 Target Specifications

**Table 1 Target Specifications** 

| Number Type           | Word Length         | Mantissa           | Exponent   | Bias  |
|-----------------------|---------------------|--------------------|------------|-------|
| Floating-point        | 32 bits             | 23 bits            | 8 bits     | 127   |
| Input / Output<br>Way | Target<br>Frequency | Sampling<br>Period | Throughput | Range |
| UART                  | 100M                | 20                 | 9600 bit/s | 2^128 |

## 4 Design Architecture



Figure 2 Overall Architecture

All the data and operands are inputted through UART from computer. The buffer on the input side arrange the data into good manner then put it into functional module, which is integrated as Wrapper.vhd. The input data includes valid bit and control bits to show that whether this data is valid and which arithmetic operation should this data undergo (00 for \*, 01 for /, 10 for +). We use adder to do the subtraction for the reason that we just need to invert the sign bit for data and subtraction can be made. Another thing to mention is that **all functional module can do calculation with denormalized number, and check all kinds of exceptions.** 

After calculation, we use normalization module to normalize our results and check if there is overflow or underflow. Notice that multiplier and divider use the same normalization module, and adder use its own normalization module. Then we use another buffer to put the result into UART and check sanity on PC.

The golden reference is generated by Python and floating-point library in VHDL. **Two types of reference can be generated.** One is used to simulate pipeline (collect valid/invalid results every cycle), and the other one is to simulate state machine (only collect valid results).

## 4.1 uArch 1: UART (UART\_RX.vhd UART\_TX.vhd TOP.vhd)



Figure 3 uArch 1: TOP module



Figure 4 uArch 1: UART

The UART module and the buffers receive serial data transmitted from the USB port, transform the serial data into 2 32-bit floating point numbers, 1 valid bit and 2 control bits (to choose which kind of operation will be performed), then feed the data into the Wrapper module to finish the floating-point calculation. After the Wrapper module produce a valid output data, transform the answer (32-bit floating point number) into serial bits and transmit the bits out from the USB port.

Serial data received from the USB port (UART\_RXD) is stored as std\_logic. When 1 UART transmission finished, the RX data\_valid (RX\_DV, std\_logic) will be set as 1 to indicate that now the 8-bit data (DATA\_in, std\_logic\_vector) can be fetched. Because one 32-bit floating point number need 4 times of transmission and the valid and control bits need 1 transmission, we need 9 UART transmissions before doing the calculation. In the input buffer, we use a counter (4-bit std\_logic\_vector) to determine which part of the data are we receiving, then organize the data as data\_in\_1(32-bit std\_logic\_vector), data\_in\_2(32-bit std\_logic\_vector), ctr(2-bit unsigned), and in\_valid (std\_logic).

After the calculation, the Wrapper module will produce an out\_valid signal (std\_logic) and a 32-bit data\_out (std\_logic\_vector). In the output buffer, we use the out\_valid and tx\_done(indication the end of a TX transmission, std\_logic) signals to generate another counter (4-bit std\_logic\_vector) to split the data\_out into 4 8-bit data and send them into the TX module, then output the serial data UART\_TXD (std\_logic) from the USB port.

Inside the UART TX and RX modules, we use state machines to describe the behaviors. The modules are initially in an idle state. When a transmission is needed, first send the start bit ('0'), this is the start-bit state. Then send the 8-bit data from LSB to MSB (data\_bits state), finally send the stop bit '1' (stop-bit state), set the tx\_done signal to 1 for 2 clock cycles and the machine returns to idle state.

## 4.2 uArch 2: Floating Point Adder (adder.vhd)



Figure 5 uArch 2: Floating Point Adder

The Floating-Point Adder implements addition on valid input data. The input and output are 32-bit precision, also rounding is included. The calculation is based on the basic math principle, and also includes all exception cases.

The floating-point number is stored as std\_logic\_vector format, and it consists of three separate parts--the sign (the leading bit), the exponential part (the 31st bit down to the 24th bit), and the mantissa part (the rest 23 bits at the end).

First, the input data should be valid with the in\_valid signal, the adder should also check the next\_out signal to determine whether it is able to output the calculated result. If the input data is valid, then check the exception cases of nan (not a number). Second, for the sign bit, use XOR logic to determine the input data should be added or subtracted. And compare the exponent and mantissa to get the sign bit of result. For the exponent part, denormalize the input data with the selected larger exponent. Then, implement the addition or subtraction with the denormalized mantissa part to get the initial sum. Besides, mark the underflow and overflow cases with flag bits. Finally, send the three separate results to the normalization module.

## 4.3 uArch 3: Floating Point Divider (fpp\_divide.vhd)



Figure 6 uArch 3: Floating Point Divider



Figure 7 Floating Point Divider State Machine

The Floating-Point Divider implements division on valid input data. The input and output are 32-bit precision, also rounding is included.

Every floating-point number is stored in three separate parts--the sign (the leading bit), the exponential part (the 31st bit downto to the 24th bit), and the mantissa part (the rest 23 bits at the end). Because the sign bit of the result can be simply achieved by doing exclusive or on the input sign bits, it is stored in std\_logic type. The exponent and mantissa parts, as they all require more complex arithmetic, are stored as unsigned type.

After inputting valid data, the first thing done is to check if any data is denormalized. The normalization is done in 4 steps: First, reverse the bit order of the data so that the leading one becomes the last one from the end. Second, decrement the result from step one. Third, do XOR on the result from step one and step two. Last, and the result of step three and step one, leaving there only one '1' in the line to indicate the location of the leading one. If the '1' is the third bit from the end, meaning the leading one of the original data is the third bit from the beginning (details of normalization refers to 4.6). If both inputs are normalized, the block checks for exception cases which are listed in "Exception\_Definition.xls". The exponent part is subtracting the exponent of the dividend by the exponent of the divisor. The mantissa part is done by first shift both dividend (24 bits with '1') and divisor (24 bits with '1') by 24 bits. For every cycle in the total of 26 cycles, the block compares the remainder and the divisor, if the remainder is larger, the quotient gets '1' at the end, otherwise gets '0', and for every cycle, the divisor is shift one bit to the right, the quotient shift one bit to the left, done before filing '0' or '1' at the end. When all 26 cycles are done or the remainder is zero, the mantissa part complete.

## 4.4 uArch 4: Floating Point Multiplier (FP\_mult.vhd)



The Floating-Point Multiplier implements multiply on valid input data. The input and output are 32-bit precision, also rounding is included. However, the mantissa of the output is 48 bits because it is 24 bits multiply by 24 bits.

Every floating-point number is stored in three separate parts--the sign (the leading bit), the exponential part (the 31st bit downto to the 24th bit), and the mantissa part (the rest 23 bits at the end). Because the sign bit of the result can be simply achieved by doing exclusive or on the input sign bits, it is stored in std\_logic type. The exponent and mantissa parts, as they all require more complex arithmetic, are stored as unsigned type.

After inputting valid data, the first thing done is to check if any data is denormalized (details of normalization refers to 4.6). If both inputs are normalized, the block checks for exception cases which are listed in "Exception\_Definition.xls". The exponent part is adding the exponent of the dividend by the exponent of the divisor. The mantissa part is done by multiplying both mantissa parts of the inputs. For cases of carry one, the block checks for the leading bit, bit (47), of the mantissa, and if bit (47) is '1', increments the exponent.

## 4.5 uArch 5: Normalization (Normalization.vhd)

We try to come up with a normalizer which can calculate out the result with a sample period of 1.



Figure 9 uArch 5: Normalization & Denormalization part

#### Algorithm for Normalization: (e.g. find leading '1' for b:00101001)

- (1) Result reverse: [MSB to LSB] b:00101001 → d:10010100 [LSB to MSB]
- (2) Find leading '1':
  - A. Decrement: d: 10010100 1 = d': 10010011
  - B. XOR d with d': 10010100 xor 10010011 = x : 00000111
  - C. AND d with x: 10010100 and 00000111 = x':00000100

Now we have an 'one-hot' code to show us the location of leading '1', we can use it as an index for LUT to give us the distance for shifting.

- (1) Check if underflow happens ("01 & exp" for overflow, "11 & exp" for underflow)
- (2) Calculate the distance d Exp from exp to "00000000".
- (3) Check if underflow result can be recovered by denormalization

$$(d_Exp \le 23)$$

(4) Give the denormalized result using d\_Exp as an index for a second LUT

## 5 Implementation Battles and Solutions

## 5.1 Rounding and Borrow '1' from Exponent for Divider

When the dividend is smaller than the divisor, it requires to borrow '1' from the divider. After getting the 26 bits mantissa (25 downto 0) of the result, it is divided into 2 cases. First, the first bit is '1', this is when the dividend is larger or equal to the divisor, the mantissa part of the result is bit (24 downto 2), the rounding considers the nearest bit, bit (1), if bit (1) is '1', the mantissa of the result increment by 1. The second case is then the first bit is '0', when the dividend is smaller than the divisor, in this case, the result takes bit (23 downto 1) and consider bit (0) for rounding. For some of the special cases, such as overflow and underflow where rounding is unnecessary, the rounding implementation then excludes those cases.

## 5.2 Overflow and Underflow Judgement for Adder

When the result is too small or too large to be denoted by the 32-bit floating point format, especially with the 8-bit exponent, the flag bits of overflow or underflow should be marked.

As for adder, if the most significant bit of the initial sum is 1, then consider whether the result is overflow or not. If the most significant bit of the initial sum is 0, then consider whether the result is underflow or not. The result is underflow if the difference between the larger exponent and leading 1 position is not larger than 0. And the result is overflow if the sum of the larger exponent and the leading 1 position is not smaller than 255.

## 5.3 Timing and Verification Issue for the Whole System

The attempt for doing normalization and denormalization in 1 clock cycle brings a lot of timing problems. Firstly, we try to use huge bunch of combinational logic and result in a WNS of -200ns. So, we tried to reorder our code, break critical path with pipeline structure, and transform large loop into few small loops. As a result, the WNS is increased to +1.524ns.

As for division part, we naively tried do division in one clock cycle at the very beginning, and this also make our system cannot meet the timing. The solution is to implement divider with state machine and do the division with multi cycles. The result shows that both area and timing for divider become better, while the harm is that we have to build another testbench and reference to test the functionality of state-machine based modules.

#### 6 Testbench Details and Simulation Results

## **6.1 State-Machine Based Testbench (tb\_adder.vhd)**

Both divider and adder are implemented with state machine. Let's cite tb\_adder.vhd as an example. (P.s. divider need to be tested together with normalization module)

This testbench verifies the result coming from the adder cluster. By using 100 thousand lines of input, it is able to test edge cases.

#### **6.1.1** Input/Output File Format

Input and output are all text files.

For input side, first column is valid bit, the remaining 2 columns are two operands. We also have next\_out bit saved in input\_out\_ready.txt for each input to test handshake function.

For output side, the first column is the count of valid input. The second column is the output 32-bit result. Separated by column are the sign bit, exponent, and mantissa. Notice that only valid outputs are collected.

| No. | data_out when valid                     |
|-----|-----------------------------------------|
| 0   | 1:00000000:0000000000000000000000000000 |
| 1   | 0:11111111:0000000000000000000000000000 |
| 2   | 0:11111111:0000000000000000000000000000 |
| 3   | 0:11111111:0000000000000000000000000000 |
| 4   | 0:11111111:0000000000000000000000000000 |
| 5   | 0:00000000:0000000000000000000000000000 |
| 6   | 1:00000000:0000000000000000000000000000 |
| 7   | 1:00000000:0000000000000000000000000000 |
| 8   | 0:00000000:0000000000000000000000000000 |
| 9   | 0:11111111:0000000000000000000000000000 |
| 10  | 0:11111111:0000000000000000000000000000 |

#### 6.1.2 Patterns

If in\_valid is low, the testbench generates an invalid output. If next\_in is low, it requires the testbench to stall the current data for another cycle. If next\_out is low, the testbench cannot take in data in the current cycle, and the testbench will consider the output for this cycle as not valid so that it will not collect the result.

#### **6.1.3** Simulation Results

The text result is shown above, and the figure below shows the waveform. Noticed that out\_valid and next\_in almost have the same interval because the state-machine based adder/divider may

take multi cycles to process the data, while the maximum speed for testbench to feed input data is per clock cycle, which is much faster and so that keep the adder/divider busy for processing data

Also, the count signal is the 'No.' showed in the text result above, which is used to locate the data and make debug easier. We cannot use cycle\_count (clock cycle) here for clock cycle is meaningless in these state-machine cases.



Figure 10 TB1: Adder testbench simulation waveform

## **6.2** Pipeline Based Testbench (tb\_Multplier\_Wrapper.vhd)

This testbench verifies the result coming from the multiplier (fully pipelined) & normalization module. By using 100 thousand lines of input, it is able to test edge cases.

#### **6.2.1** Input/Output File Format

| cycle | out_valid | next_out | data_out                                |
|-------|-----------|----------|-----------------------------------------|
| 0     | 0         | 1        |                                         |
| 1     | 0         | 1        |                                         |
| 2     | 0         | 1        |                                         |
| 3     | 0         | 1        |                                         |
| 4     | 0         | 1        |                                         |
| 5     | 0         | 1        |                                         |
| 6     | 1         | 1        | 1:0000000:00000000000000000000000000000 |
| 7     | 1         | 1        | 0:11111111:0000000000000000000000000000 |
| 8     | 1         | 1        | 0:11111111:0000000000000000000000000000 |
| 9     | 1         | 1        | 0:11111111:0000000000000000000000000000 |
| 10    | 1         | 1        | 0:11111111:0000000000000000000000000000 |
| 11    | 1         | 1        | 0:00000000:0000000000000000000000000000 |
| 12    | 1         | 1        | 1:00000000:0000000000000000000000000000 |
| 13    | 1         | 1        | 1:00000000:0000000000000000000000000000 |
| 14    | 1         | 1        | 0:00000000:0000000000000000000000000000 |
| 15    | 1         | 1        | 0:11111111:0000000000000000000000000000 |
| 16    | 1         | 1        | 0:11111111:0000000000000000000000000000 |

Figure 11 TB2: Multiplier testbench simulation output

Input and output are all text files.

For input side, it is the same with what is mentioned above.

For output side, we collect data every clock cycle, and the invalid data is showed as '----' in the figure. out\_valid and next\_out signal are also printed for checking the correctness of pipeline.

#### 6.2.2 Patterns

If in\_valid is low, the testbench generates an invalid output. If next\_in is low, it requires the testbench to stall the current data for another cycle. If next\_out is low, the testbench cannot take in data in the current cycle, and the testbench will consider the output for this cycle as not valid. However, it will still collect the result and print it out in the text file.

#### 6.2.3 Simulation Results

The text result is shown above, and the figure below shows the waveform. Noticed that every input data only takes one cycle (if module available and input is valid) to be put into multiplier. Also, out\_valid and next\_in is usually high because the high throughput of pipeline.

Also, the cycle\_count (clock cycle) signal is the 'cycle' shown in the text result above, which is used to locate the data and make debug easier.



Figure 12 TB3: Multiplier testbench simulation waveform

## 6.3 System Level Testbench (tb\_Wrapper.vhd)

For the reason that only multiplier use pipeline structure, it is not necessary to test the whole system using pipeline based testbench. Instead, we will use the state machine based testbench to test our whole system.

The format, patterns, and simulation results are similar to what has been discussed in 6.1. The only difference is that we use two control bits to choose which arithmetic we want to test (00 for \*, 01 for /, 10 for +). For convenience of testing, we set control bits a constant value when doing simulation, which means each arithmetic module is tested one-by-one when connected with other modules.

## 7 Implementation Results

Implementation results, including area and timing (WNS, WHS), for each uarch (no need for UART) as well as the system level.

## 7.1 uArch 2: Floating Point Adder (adder.vhd)

1. Slice Logic

| Site Type                                                                                                                                          | Used                                       | Fixed                 | Available                                                          | Util%                                                              |
|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|
| Slice LUTs<br>  LUT as Logic<br>  LUT as Memory<br>  Slice Registers<br>  Register as Flip Flop<br>  Register as Latch<br>  F7 Muxes<br>  F8 Muxes | 2733<br>2733<br>0<br>678<br>678<br>0<br>44 | 0<br>0<br>0<br>0<br>0 | 20800<br>20800<br>9600<br>41600<br>41600<br>41600<br>16300<br>8150 | 13.14  <br>13.14  <br>0.00  <br>1.63  <br>0.00  <br>0.27  <br>0.01 |

Figure 13 Multiplier Slice Logic

5. IO and GT Specific

| +                                                   |                 | <b></b> |           | ++    |
|-----------------------------------------------------|-----------------|---------|-----------|-------|
| Site Type                                           | Used            | Fixed   | Available | Util% |
| Bonded IOB<br>  IOB Master Pads<br>  IOB Slave Pads | 102<br>49<br>51 | 0       | 106       | 96.23 |
| Bonded IPADs                                        | 0               | 0       | 10        | 0.00  |
| Bonded OPADs                                        | 0               | 0       | 4         | 0.00  |
| PHY_CONTROL                                         | 0               | 0       | 5         | 0.00  |
| PHASER_REF                                          | 0               | 0       | 5         | 0.00  |
| OUT_FIFO                                            | 0               | 0       | 20        | 0.00  |
| IN FIFO                                             | 0               | 0       | 20        | 0.00  |
| IDELAYCTRL                                          | 0               | 0       | 5         | 0.00  |
| IBUFDS                                              | 0               | 0       | 104       | 0.00  |
| GTPE2 CHANNEL                                       | 0               | 0       | 2         | 0.00  |
| PHASER OUT/PHASER OUT PHY                           | 0               | 0       | 20        | 0.00  |
| PHASER IN/PHASER IN PHY                             | 0               | 0       | 20        | 0.00  |
| IDELAYE2/IDELAYE2 FINEDELAY                         | 0               | 0       | 250       | 0.00  |
| IBUFDS GTE2                                         | 0               | 0       | 2         | 0.00  |
| ILOGIC                                              | 0               | 0       | 106       | 0.00  |
| OLOGIC                                              | 0               | 0       | 106       | 0.00  |
| <del>+</del>                                        |                 |         |           | ÷     |

Figure 14 Multiplier IO

| Design Timing              | , ,                                      |                                   |              |         |         |                       |                     |          |          |
|----------------------------|------------------------------------------|-----------------------------------|--------------|---------|---------|-----------------------|---------------------|----------|----------|
| WNS(ns)<br>TPWS Failing Er | TNS(ns) TNS Faili<br>ndpoints TPWS Total | ng Endpoints TNS Tot<br>Endpoints | al Endpoints | WHS(ns) | THS(ns) | THS Failing Endpoints | THS Total Endpoints | WPWS(ns) | TPWS(ns) |
|                            |                                          |                                   |              |         |         |                       |                     |          |          |
| 0.459                      | 0.000                                    | 0 679                             | 1382         | 0.130   | 0.000   | 0                     | 1382                | 4.500    |          |

Figure 15 Multiplier Timing

## 7.2 uArch 3: Floating Point Divider (fpp\_divide.vhd)

1. Slice Logic

| 4                     | <b>.</b> | <b></b> |           | ++    |
|-----------------------|----------|---------|-----------|-------|
| Site Type             | Used     | Fixed   | Available | Util% |
| Slice LUTs            | 2459     | 0       | 20800     | 11.82 |
| LUT as Logic          | 2459     | 0       | 20800     | 11.82 |
| LUT as Memory         | 0        | 0       | 9600      | 0.00  |
| Slice Registers       | 720      | 0       | 41600     | 1.73  |
| Register as Flip Flop | 720      | 0       | 41600     | 1.73  |
| Register as Latch     | 0        | 0       | 41600     | 0.00  |
| F7 Muxes              | 18       | 0       | 16300     | 0.11  |
| F8 Muxes              | 3        | 0       | 8150      | 0.04  |
| +                     | +        | +       | +         | ++    |

Figure 16 Divider Slice Logic

Because the I/O ports exceed the specifications, the synthesis and implementation results include the normalization block. The LUT used in divider is shown as the figure below.

| Ut | ilization | Post-Synthesis   Post-Implementation |           |               |  |  |  |  |
|----|-----------|--------------------------------------|-----------|---------------|--|--|--|--|
|    |           | Graph   <b>Table</b>                 |           |               |  |  |  |  |
|    | Resource  | Estimation                           | Available | Utilization % |  |  |  |  |
|    | LUT       | 801                                  | 20800     | 3.85          |  |  |  |  |
|    | FF        | 281                                  | 41600     | 0.68          |  |  |  |  |
|    | 10        | 129                                  | 106       | 121.70        |  |  |  |  |
|    | BUFG      | 1                                    | 32        | 3.13          |  |  |  |  |

Figure~17~Divider~Utilization

#### 5. IO and GT Specific

| Site Type                                    | Used      | Fixed | Available | <br>  Util% |
|----------------------------------------------|-----------|-------|-----------|-------------|
| Bonded IOB<br>  IOB Master Pads              | 102<br>49 | 0     | 106       | 96.23       |
| IOB Slave Pads                               | 51        |       |           |             |
| Bonded IPADs<br>  Bonded OPADs               | 0         | 0 0   | 10<br>4   | 0.00        |
| PHY_CONTROL                                  | 0         | 0 0   | 5<br>5    | 0.00        |
| PHASER_REF<br>  OUT FIFO                     | 0         | 0     | 20        | 0.00        |
| IN_FIFO<br>  IDELAYCTRL                      | 0         | 0 0   | 20<br>5   | 0.00        |
| IBUFDS                                       | 0         | 0     | 104       | 0.00        |
| GTPE2_CHANNEL PHASER OUT/PHASER OUT PHY      | 0         | 0 0   | 2<br>20   | 0.00        |
| PHASER_UOT/PHASER_UOT_PHY                    | 0         | 0     | 20        | 0.00        |
| IDELAYE2/IDELAYE2_FINEDELAY<br>  IBUFDS GTE2 | 0         | 0 0   | 250<br>2  | 0.00        |
| ILOGIC                                       | 0         | 0     | 106       | 0.00        |
| OLOGIC                                       | 0         | 0     | 106       | 0.00        |

Figure 18 Divider IO

| Design Timing Summary |         |                       |                     |         |         |                       |                     |          |          |
|-----------------------|---------|-----------------------|---------------------|---------|---------|-----------------------|---------------------|----------|----------|
| WNS(ns)               | TNS(ns) | TNS Failing Endpoints | TNS Total Endpoints | WHS(ns) | THS(ns) | THS Failing Endpoints | THS Total Endpoints | WPWS(ns) | TPWS(ns) |
| 0.808                 | 0.000   | 0                     | 1468                | 0.128   | 0.000   | 0                     | 1468                | 4.500    | 0.000    |

Figure 19 Divider Timing

## 7.3 uArch 3: Floating Point Multiplier (FP\_mult.vhd)

1. Slice Logic

| Site Type                                                                                                                                                                                               |                                                                                                            |                              |                       |                                                   |                                               |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------|-----------------------|---------------------------------------------------|-----------------------------------------------|--|
| LUT as Logic 2733 0 20800 13.14   LUT as Memory 0 0 9600 0.00   Slice Registers 678 0 41600 1.63   Register as Flip Flop 678 0 41600 1.63   Register as Latch 0 0 41600 0.00   F7 Muxes 44 0 16300 0.27 | Site Type                                                                                                  | Used                         | Fixed                 | Available                                         | Util%                                         |  |
|                                                                                                                                                                                                         | LUT as Logic<br>LUT as Memory<br>Slice Registers<br>Register as Flip Flop<br>Register as Latch<br>F7 Muxes | 2733<br>0<br>678<br>678<br>0 | 0<br>0<br>0<br>0<br>0 | 20800<br>9600<br>41600<br>41600<br>41600<br>16300 | 13.14<br>0.00<br>1.63<br>1.63<br>0.00<br>0.27 |  |

Figure 20 Multiplier Slice Logic

Because the I/O ports exceed the specifications, the synthesis and implementation results include the normalization block. The LUT used in multiplier is shown as the figure below.

| Ut | ilization | Post-Synthesis   Post-Implementation |           |                    |  |  |  |
|----|-----------|--------------------------------------|-----------|--------------------|--|--|--|
|    |           |                                      | Gr        | aph   <b>Table</b> |  |  |  |
|    | Resource  | Estimation                           | Available | Utilization %      |  |  |  |
|    | LUT       | 655                                  | 20800     | 3.15               |  |  |  |
|    | FF        | 188                                  | 41600     | 0.45               |  |  |  |
|    | DSP       | 2                                    | 90        | 2.22               |  |  |  |
|    | 10        | 129                                  | 106       | 121.70             |  |  |  |
|    | BUFG      | 1                                    | 32        | 3.13               |  |  |  |

Figure 21 Multiplier Utilization

#### 5. IO and GT Specific

| +                                                                                                                                                                  |                                     |                                         | <b>.</b>                                  |                                                                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------|
| Site Type                                                                                                                                                          | Used                                | Fixed                                   | Available                                 | Util%                                                                       |
| Bonded IOB   IOB Master Pads   IOB Slave Pads   IOB Slave Pads   Bonded IPADs   Bonded OPADs   PHY_CONTROL   PHASER REF   OUT_FIFO   IN FIFO   IDELAYCTRL   IBUFDS | 102<br>49<br>51<br>0<br>0<br>0<br>0 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 106<br>10<br>4<br>5<br>5<br>20<br>20<br>5 | 96.23  <br>0.00  <br>0.00  <br>0.00  <br>0.00  <br>0.00  <br>0.00  <br>0.00 |
| TBUFUS<br>  GTPE2_CHANNEL<br>  PHASER_OUT/PHASER_OUT_PHY<br>  PHASER_IN/PHASER_IN_PHY<br>  IDELAYE2/IDELAYE2_FINEDELAY<br>  IBUFUS_GTE2<br>  ILOGIC<br>  OLOGIC    | 0 0 0 0 0                           | 0<br>0<br>0<br>0<br>0                   | 20<br>20<br>20<br>250<br>250<br>2<br>106  | 0.00  <br>0.00  <br>0.00  <br>0.00  <br>0.00                                |

Figure 22 Multiplier IO

| Design Timing              | , ,                                           |       |              |         |         | -                     |                     |          |          |
|----------------------------|-----------------------------------------------|-------|--------------|---------|---------|-----------------------|---------------------|----------|----------|
| WNS(ns)<br>TPWS Failing En | TNS(ns) TNS Failing<br>ndpoints TPWS Total Er |       | al Endpoints | WHS(ns) | THS(ns) | THS Failing Endpoints | THS Total Endpoints | WPWS(ns) | TPWS(ns) |
|                            |                                               |       |              |         |         |                       |                     |          |          |
| 0.459                      | 0.000                                         | 0 679 | 1382         | 0.130   | 0.000   | 0                     | 1382                | 4.500    |          |

Figure 23 Multiplier Timing

## 7.4 uArch 3: Normalization (Normalization.vhd)

## 1. Slice Logic

| Site Type                                                                                                                                          | Used                                                   | Fixed                                   | Available                                                          | Util%                                                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------|
| Slice LUTs<br>  LUT as Logic<br>  LUT as Memory<br>  Slice Registers<br>  Register as Flip Flop<br>  Register as Latch<br>  F7 Muxes<br>  F8 Muxes | 770<br>770<br>770<br>0<br>176<br>176<br>176<br>0<br>32 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 20800<br>20800<br>9600<br>41600<br>41600<br>41600<br>16300<br>8150 | 3.70  <br>3.70  <br>0.00  <br>0.42  <br>0.42  <br>0.00  <br>0.20 |

Figure 24 Multiplier Slice Logic

#### 5. IO and GT Specific

| +                                                                                                                                 | <b>.</b>                  | <b>.</b>                  | <b>.</b>                                 |                                                        |
|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------|------------------------------------------|--------------------------------------------------------|
| Site Type                                                                                                                         | Used                      | Fixed                     | Available                                | Util%                                                  |
| Bonded IOB<br>  IOB Master Pads<br>  IOB Slave Pads<br>  Bonded IPADs<br>  Bonded OPADs<br>  PHY_CONTROL                          | 102<br>49<br>51<br>0<br>0 | 0<br> <br> <br>  0<br>  0 | 106<br>10<br>4<br>5                      | 96.23  <br>  0.00  <br>  0.00  <br>  0.00              |
| PHASER REF<br>  OUT FIFO<br>  IN FIFO<br>  IDELAYCTRL<br>  IBUFDS                                                                 | 0<br>  0<br>  0<br>  0    | 0<br>  0<br>  0<br>  0    | 5<br>20<br>20<br>5<br>1 5                | 0.00  <br>0.00  <br>0.00  <br>0.00                     |
| GTPE2_CHANNEL   PHASER_OUT/PHASER_OUT_PHY   PHASER_IN/PHASER_IN_PHY   IDELAYE2/IDELAYE2_FINEDELAY   IBUFDS_GTE2   ILOGIC   OLOGIC | 0 0 0                     | 0 0 0 0 0 0 0             | 20<br>20<br>20<br>250<br>250<br>2<br>106 | 0.00  <br>0.00  <br>0.00  <br>0.00  <br>0.00  <br>0.00 |

Figure 25 Multiplier IO

| Design Timing              | , ,                                      |                                    |              |         |         | -                     |                     |          |          |
|----------------------------|------------------------------------------|------------------------------------|--------------|---------|---------|-----------------------|---------------------|----------|----------|
| WNS(ns)<br>TPWS Failing Er | TNS(ns) TNS Faili<br>ndpoints TPWS Total | ng Endpoints TNS Tota<br>Endpoints | al Endpoints | WHS(ns) | THS(ns) | THS Failing Endpoints | THS Total Endpoints | WPWS(ns) | TPWS(ns) |
|                            |                                          |                                    |              |         |         |                       |                     |          |          |
| 0.459                      | 0.000                                    | 0<br>679                           | 1382         | 0.130   | 0.000   | 0                     | 1382                | 4.500    |          |

Figure 26 Multiplier Timing

## 7.5 System Level Implementation (TOP.vhd)

| +                      | +    | +     | +         | ++    |
|------------------------|------|-------|-----------|-------|
| Site Type              | Used | Fixed | Available | Util% |
| Slice LUTs             | 3864 | 1 0   | 20800     | 18.58 |
| LUT as Logic           | 3863 | 1 0   | 20800     | 18.57 |
| LUT as Memory          | 1    | 0     | 9600      | 0.01  |
| LUT as Distributed RAM | 0    | 0     | l         | 1 1   |
| LUT as Shift Register  | 1    | 0     | l         | 1 1   |
| Slice Registers        | 1228 | 0     | 41600     | 2.95  |
| Register as Flip Flop  | 1228 | 0     | 41600     | 2.95  |
| Register as Latch      | 0    | 0     | 41600     | 0.00  |
| F7 Muxes               | 38   | 0     | 16300     | 0.23  |
| F8 Muxes               | I 0  | 0     | 8150      | 0.00  |
| +                      | +    | +     | +         | ++    |

Figure 27 system level slice logic

| Bonded IOB                                                                                                                                                                 | Site Type                   | Used | Fixed | Available | <br>  Util% |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------|-------|-----------|-------------|
| IOB Slave Pads                                                                                                                                                             | Bonded IOB                  | ] 3  | ] 3   | 106       | 2.83        |
| Bonded IPADs                                                                                                                                                               | IOB Master Pads             | 1 2  | I     | I         | l I         |
| Bonded OPADS                                                                                                                                                               | IOB Slave Pads              | 1    | l .   | I         | l 1         |
| PHY_CONTROL                                                                                                                                                                | Bonded IPADs                | 0    | 0     | 10        | 0.00        |
| PHASER_REF                                                                                                                                                                 | Bonded OPADs                | 1 0  | 0     | I 4       | 0.00        |
| OUT_FIFO                                                                                                                                                                   | PHY_CONTROL                 | 0    | 0     | J 5       | 0.00        |
| IN_FIFO                                                                                                                                                                    | PHASER_REF                  | 1 0  | 0     | J 5       | 0.00        |
| IDELAYCTRL                                                                                                                                                                 | OUT_FIFO                    | 1 0  | 0     | 1 20      | 0.00        |
| IBUFDS                                                                                                                                                                     | IN_FIFO                     | 1 0  | 0     | 1 20      | 0.00        |
| GTPE2_CHANNEL                                                                                                                                                              | IDELAYCTRL                  | 1 0  | 0     | J 5       | 0.00        |
| PHASER_OUT/PHASER_OUT_PHY   0   0   20   0.00   PHASER_IN/PHASER_IN_PHY   0   0   20   0.00   IDELAYE2_FINEDELAY   0   0   250   0.00   IBUFDS_GTE2   0   0   0   2   0.00 | IBUFDS                      | 1 0  | 0     | 104       | 0.00        |
| PHASER IN/PHASER IN_PHY                                                                                                                                                    | GTPE2_CHANNEL               | 1 0  | 0     | 1 2       | 0.00        |
| IDELAYE2/IDELAYE2 FINEDELAY   0   0   250   0.00   IBUFDS_GTE2   0   0   2   0.00                                                                                          | PHASER_OUT/PHASER_OUT_PHY   | 0    | 1 0   | 1 20      | 0.00        |
| IBUFDS_GTE2                                                                                                                                                                | PHASER_IN/PHASER_IN_PHY     | 1 0  | 0     | 1 20      | 0.00        |
| ,                                                                                                                                                                          | IDELAYE2/IDELAYE2_FINEDELAY | 1 0  | 0     | I 250     | 0.00        |
| ILOGIC                                                                                                                                                                     | IBUFDS_GTE2                 | 0    | 0     | 1 2       | 0.00        |
|                                                                                                                                                                            | ILOGIC                      | 0    | 0     | 106       | 0.00        |
| OLOGIC   0   0   106   0.00                                                                                                                                                | OLOGIC                      | 0    | 0     | 106       | 0.00        |

Figure 28 system level IO

| +        | -+- |      | + | +                   |
|----------|-----|------|---|---------------------|
| Ref Name | I   | Used | ļ | Functional Category |
| LUT6     | i   | 2124 | i | LUT                 |
| FDRE     | 1   | 1212 | I | Flop & Latch        |
| LUT5     | 1   | 591  | ı | LUT                 |
| LUT4     | 1   | 565  | I | LUT                 |
| LUT2     | 1   | 446  | I | LUT                 |
| LUT3     | 1   | 355  | I | LUT                 |
| LUT1     | 1   | 295  | I | LUT                 |
| CARRY4   | 1   | 278  | I | CarryLogic          |
| MUXF7    | 1   | 38   | I | MuxFx               |
| FDSE     | 1   | 16   | I | Flop & Latch        |
| IBUF     | 1   | 2    | I | IO                  |
| DSP48E1  | 1   | 2    | I | Block Arithmetic    |
| BUFG     | 1   | 2    | I | Clock               |
| SRL16E   | 1   | 1    | I | Distributed Memory  |
| OBUF     | 1   | 1    | I | IO                  |
| +        | -+- |      | + | +                   |

Figure 29 system level primitives

Figure 30 system level timing

### 8 Work Distribution

- Overall architecture design (**Dingxin Jin**)
- Scripts & golden references

Float(32bit) Reference\_Generator.py (**Dingxin Jin**)

Reference\_Generator.vhd (**Dingxin Jin**)

Reference\_Generator\_NoPipe.vhd (**Dingxin Jin**)

tb\_Reference\_Generator.vhd (**Dingxin Jin**)

tb\_Reference\_Generator\_NoPipe.vhd (**Dingxin Jin**)

Exception\_Definition.xlsx (**Dingxin Jin**)

- Design files
  - o uArch 1 UART

UART\_TX.vhd, UART\_RX.vhd, UART.py (Shengwei Lyu)

TOP.vhd (**Shengwei Lyu**)

\*Help debug and optimize (Dingxin Jin)

o uArch 2 Floating Point Adder

adder.vhd (**Peng Guo**)

\*Help debug and optimize (**Dingxin Jin**)

\*Help debug and optimize (**Dingxin Jin**)

\*Help debug and optimize (**Dingxin Jin**)

o uArch 3 Floating Point Divider

fpp\_divide.vhd (**Xiaoting Lai**)

uArch 4 Floating Point Multiplier

FP mult.vhd (**Shengwei Lyu**)

uArch 5 Normalization

Normalization.vhd (**Dingxin Jin**)

- Verification files
  - tb\_Multiplier\_Wrapper.vhd (**Dingxin Jin**)
  - tb\_Wrapper.vhd(the same file for tb\_adder.vhd) (**Dingxin Jin**)
- Solutions for Implementation battles
  - o Battle 1 (Xiaoting Lai)
  - o Battle 2 (**Peng Guo**)
  - o Battle 3 (**Dingxin Jin**)
- System-level integration
  - o Multiplier\_Wrapper (**Dingxin Jin**)
  - o Wrapper.vhd (**Dingxin Jin**)

## 9 Reference

- [1] Muller, Jean-Michel, et al. Handbook of Floating-Point Arithmetic. Birkhäuser, 2018.
- [2] Meyer-Baese, U. Digital Signal Processing with Field Programmable Gate Arrays. Springer, 2004.
- [3] Shen, Ming-fa. "Implementation of Float Number Operation on CPLD/FPGA Chip by VHDL." Journal of Jinan University.
- [4] "Tools & Thoughts." VisibleEarth High Resolution Map (43200x21600), www.h-schmidt.net/FloatConverter/IEEE754.html.
- [5] Bishop, David. Floating point package user's guide, 2018.
- [6] Rathor, Ajay, and Lalit Bandil. "Fpga Implementation of Floating Point Arithmetic." International Journal of Advanced Research in Computer Science and Electronics Engineering (IJARCSEE), vol. 1, no. 9, Nov. 2012, pp. 67–73.