## Lab Report 1

Name: Peng Guo GTID#903424176

## 1. Screenshot of the simulated waveform



### 2. Manual verification of the 3 gtID test cases

#### Answer:

The barrel shifter is a multi-input, single output circuit. For input signal *input*[15:0], the shifter determines how many bits to shift to the left based on the signal *ctrl*[3:0], and then output the result *output*[15:0].

For test cases with GTID 90342417b, three gray input and control sugnals are as follows.

- (h) input => 16 h 0900 (16 b 0000\_1001\_0000\_0000), ctrl=>4 h3 (4 b0011)
- (b) mpnt2=> 16'h0402 (16'b0000\_0100\_0000\_0010), ctrl=>4'h4 (460100)
- (c) input3=>16/h0107 (16/60000-0001-0000-0111), ctrb=>4/h6(4/60110)

As mentioned orbore, three bits of input I should be shifted to the left. Four bits of input 2 should be shifted to the left.

Sox bots of virguet 3 should be shofted to the left.

Thus, the output should be as following.

- (a) output 1 ⇒ 16/4800 (16/60100\_1000\_0000\_0000)
- (b) output 2 => 16/44020 (16/60/00-0000-0010-0000)
- (c) ontput 3 => 16/h4/Co (16/60/00000011100\_0000)

Therefore, the autputs calculated correspond with the result obtained from the simulation.

## 3. Tables of Resources and Power

## Resources

## ➤ Slice Logic

| Site Type              | Used | Fixed | Available | Util% |
|------------------------|------|-------|-----------|-------|
| Slice                  | 9    | 0     | 8150      | 0.11  |
| SLICEL                 | 9    | Θ     |           | Ì     |
| SLICEM                 | 0    | 0     |           | İ     |
| LUT as Logic           | 32   | Θ     | 20800     | 0.15  |
| using 05 output only   | 0    |       |           |       |
| using 06 output only   | 32   |       | İ         | Ì     |
| using 05 and 06        | 0    |       |           |       |
| LUT as Memory          | 0    | 0     | 9600      | 0.00  |
| LUT as Distributed RAM | 0    | 0     |           |       |
| LUT as Shift Register  | 0    | 0     |           | Ì     |
| LUT Flip Flop Pairs    | 0    | Θ     | 20800     | 0.00  |
| Unique Control Sets    | 0    |       |           |       |

# ➤ IO and GT Specific

| Site Type                   | Used | Fixed | Available | Util% |
|-----------------------------|------|-------|-----------|-------|
| Bonded IOB                  | 36   | 0     | 106       | 33.96 |
| IOB Master Pads             | 17   |       | İ         |       |
| IOB Slave Pads              | 18   |       | İ         |       |
| Bonded IPADs                | 0    | 0     | 10        | 0.00  |
| Bonded OPADs                | 0    | Θ     | 4         | 0.00  |
| PHY CONTROL                 | 0    | 0     | 5         | 0.00  |
| PHASER REF                  | 0    | 0     | 5         | 0.00  |
| OUT FIFO                    | 0    | Θ     | 20        | 0.00  |
| IN FIFO                     | 0    | 0     | 20        | 0.00  |
| IDELAYCTRL                  | 0    | 0     | 5         | 0.00  |
| IBUFDS                      | 0    | 0     | 104       | 0.00  |
| GTPE2 CHANNEL               | 0    | Θ     | 2         | 0.00  |
| PHASER OUT/PHASER OUT PHY   | 0    | 0     | 20        | 0.00  |
| PHASER IN/PHASER IN PHY     | 0    | 0     | 20        | 0.00  |
| IDELAYE2/IDELAYE2 FINEDELAY | 0    | Θ     | 250       | 0.00  |
| IBUFDS GTE2                 | 0    | Θ     | 2         | 0.00  |
| ILOGIC                      | 0    | Θ     | 106       | 0.00  |
| OLOGIC                      | 0    | 0     | 106       | 0.00  |

## > Primitives

| Ref Name | Used | Functional Category |
|----------|------|---------------------|
| LUT6     | 32   | LUT                 |
| IBUF     | 20   | 10                  |
| OBUF     | 16   | 10                  |

## Power

| Dynamic (W) | 9.142 |
|-------------|-------|
| Static (W)  | 0.128 |

## 4. Question & Answer

Is the verification strategy used in the current testbench the best strategy? If not, what are the other strategies that could be used and what are their pros and cons?

<u>Answer:</u>

The verification strategy used in the current testbench is not the best strategy. The core of designing test cases is to use less cases to cover more conditions, thus to save the resources and perfect the design. In fact, we can test all the cases, but it is not worth to do so because of an increasing investment with a decreasing profit. We can improve the testbench with boundary test, anomaly test, and random test.

### 5. Extra Questions

When we do synthesis and implementation, we will usually add a constraint file in the Vivado specifying the clock period.

Why don't we need to specify this in this lab? In what condition will this specification be meaningful?

### Answer:

We need constraints for porting the Logic onto the FPGA for hardware level application, but we are not doing that in this Lab. Also, for this lab we do not have a clock (combinational design), so constraints will not be needed.