## 計算機結構 HW1

author: 111062272 蕭登鴻

AndeSight version: v3.2

1

(a)

| function            | CycC | InsC |
|---------------------|------|------|
| naive_power_iter()  | 89   | 50   |
| naive_power_recur() | 218  | 135  |
| fast_power_iter()   | 42   | 27   |
| fast_power_recur()  | 118  | 73   |

Explanation: For the N-th power to any number, naive algorithms have complexity O(N), while fast algorithms have complexity  $O(\lg(N))$ , and their execution time difference is noticeable even when at small number of N.

(b)

| function           | Average CPI | Average Execution Time (secs) |
|--------------------|-------------|-------------------------------|
| fast_power_iter()  | 1.56        | 1.4E-8                        |
| fast_power_recur() | 1.62        | 3.93E-8                       |

Explanation: Since recursive algorithms have function calls overhead, it is usually slightly slower than their iterative versions, but comes with a much better readability and design simplicity.

(c)

**-00** 

| function           | CycC | InsC | CPI  |
|--------------------|------|------|------|
| fast_power_iter()  | 191  | 87   | 2.19 |
| fast_power_recur() | 267  | 167  | 1.60 |

-01

| function           | CycC | InsC | CPI  |
|--------------------|------|------|------|
| fast_power_iter()  | 42   | 27   | 1.56 |
| fast_power_recur() | 118  | 73   | 1.62 |

Explanation: The cycle count decreases drastically after O1 optimization since the goal of O1 optimization is to reduce the size of compiled code and to boost execution speed without affecting the compile time too much.

(d)

$$\begin{split} \text{CPU Time} &= \frac{\text{IC}_1 \cdot \text{CPI}_1}{\text{Rate}_1} = \frac{\text{IC}_2 \cdot \text{CPI}_2}{\text{Rate}_2} \\ &\Rightarrow \frac{\text{CycC}_1}{\text{Rate}_1} = \frac{\text{CycC}_2}{\text{Rate}_2} \end{split}$$

fast\_power\_iter(): 13.64 GHz

fast\_power\_recur(): 6.79 GHz

2

(a)

Snapdragon 8 Gen 3: 1x 3300 MHz | 3x 3150 MHz | 2x 2960 MHz | 2x 2260 MHz

Apple A17 Pro: 2x 3780 MHz | 4x 2110 MHz

Google Tensor G3 Pro: 1x 2910 MHz | 4x 2370 MHz | 4x 1700 MHz

(b)

|                        | (A)<br>Seconds | (A) Clock<br>Cycles | (B)<br>Seconds | (B) Clock<br>Cycles | (C)<br>Seconds | (C) Clock<br>Cycles |
|------------------------|----------------|---------------------|----------------|---------------------|----------------|---------------------|
| Samsung<br>(Cortex-X4) | 0.5013         | 1654                | 74.91          | 247191              | 61.63          | 263390              |
| Apple (Everest)        | 0.6387         | 2414                | 71.68          | 270968              | 50.57          | 191150              |
| Google<br>(Cortex-X3)  | 0.7451         | 2168                | 133.3          | 388000              | 85.11          | 247660              |

(c)

| Sa              | msung Galaxy S24 | Apple iPhone 15 Pro | Google Pixel 8 |
|-----------------|------------------|---------------------|----------------|
| Ul <sup>-</sup> | tra              | Max                 | Pro            |

|                             | Samsung Galaxy S24<br>Ultra | Apple iPhone 15 Pro<br>Max | Google Pixel 8<br>Pro |
|-----------------------------|-----------------------------|----------------------------|-----------------------|
| Samsung Galaxy S24<br>Ultra | 1                           | 0.99987                    | 0.6493                |
| Apple iPhone 15 Pro<br>Max  | 1.00012                     | 1                          | 0.6494                |
| Google Pixel 8 Pro          | 1.54                        | 1.5398                     | 1                     |

Where  $A_{ij}$  is the performance ratio of  $rac{\mathrm{Perf}_j}{\mathrm{Perf}_i}$  .

3

$$2 = \frac{\text{Perf'}}{\text{Perf}} = \frac{\text{Time}}{\text{Time'}} = \frac{\text{IC} \cdot \overline{\text{CPI'}}/\text{RATE}}{\text{IC} \cdot \overline{\text{CPI'}}/\text{RATE}} = \frac{\overline{\text{CPI}}}{\overline{\text{CPI'}}}$$

$$\overline{\text{CPI}} = \frac{1}{S} \left( 3 \cdot 100 + 2 \cdot 140 + 5 \cdot 110 + 3 \cdot 55 \right),$$

$$\overline{\text{CPI'}} = \frac{1}{S} \left( 3 \cdot 100 + x \cdot 140 + 5 \cdot 110 + 3 \cdot 55 \right)$$

$$\text{where } S = 100 + 140 + 110 + 55 = 405$$

$$\Rightarrow x = -2.625,$$

$$\text{improvement} = \frac{2 - (-2.625)}{2} = 231.25\% \text{ (impossible)}$$

(b)

$$\overline{ ext{CPI'}} = rac{1}{S} \left( 3(1-0.28) \cdot 100 + 2(1-0.32) \cdot 140 + 5(1-0.61) \cdot 110 + 3(1-0.64) \cdot 55 
ight)$$

Then, execution time improvement is calculated by:

$$rac{T-T'}{T} = 1 - rac{T'}{T} = 1 - rac{ ext{CPI'}}{ ext{CPI}} pprox 0.475 = 47.5\%$$

4

references: Formula, Communication cost (@eq 6.4)

$$ext{denote } rac{T}{T'} = S(p,s) = S_{ ext{latency}},$$

(a)

$$egin{align} S(0.75,2) &= 1.6 \Rightarrow T' = 8.75 \ (ns) \ S(0.75,4) &= rac{16}{7} pprox 2.2857 \Rightarrow T' = 6.125 \ (ns) \ S(0.75,8) &= rac{32}{11} pprox 2.9 \Rightarrow T' = 4.8125 \ (ns) \ \end{array}$$

(c) 
$$S'(p,s,\kappa) = S'(p,s,0.02\lg(s))$$
  $\Rightarrow S'(0.75,8,0.02\lg(8)) = S'(0.75,8,0.06) = rac{800}{323} pprox 2.47678$ 

notations:

5

 $D_{pa}:$  Defects per area

 $D_a$ : Die area

 $W_a$ : Wafer area

 $D_{pw}$ : Dies per wafer

 $C_d$ : Cost per die

 $C_w$ : Cost per wafer

(a) 
$$0.9=rac{1}{\left(1+\left(rac{D_{pa}\cdot D_a}{2}
ight)
ight)^2},\,D_a=rac{W_a}{D_{pw}},\,W_a=\pi r^2} 
onumber \ Where \,r=50/2\; ext{mm},\,D_{pw}=95 
onumber \ \Rightarrow D_{na}pprox 5234\; ext{defects}/m^2$$

(b) 
$$C_d = rac{C_w}{D_{nw} \cdot ext{Yield}} pprox 0.105263\$$$

(c)

$$egin{split} rac{D'_{pw}-D_{pw}}{D_{pw}} &= 0.1, \, D_{pw} = rac{W_a}{D_a} \ rac{D_a}{D'_a} &= 1.1 \Rightarrow D'_a = D_a/1.1 pprox 1.879 \cdot 10^{-5} \, m^2 \ &\Rightarrow ext{Yield'} = rac{1}{\left(1+\left(rac{D_{pa}\cdot 1.25\cdot (D_a/1.1)}{2}
ight)
ight)^2} pprox 0.887535 \end{split}$$