Style Definition: Heading 1
Style Definition: Heading 4
Style Definition: CODE
Style Definition: TableHead
Style Definition: normal nospace
Style Definition: bullet nospace

# **PCIe-Mini-Synchro**

16-BIT TRACKING
RESOLVER-TO-DIGITAL CONVERTER

# **PClexpress Mini**

928-10-000-4000

**REFERENCE MANUAL** 

Revision 1.0 July 2020

ALPHI TECHNOLOGY CORPORATION

1898 E. Southern Ave Tempe, AZ 85282 USA Tel: (480) 838-2428 Fax: (480) 838-4477

#### **NOTICE**

The information in this document has been carefully checked and is believed to be entirely reliable. While all reasonable efforts to ensure accuracy have been taken in the preparation of this manual, ALPHI TECHNOLOGY assumes no responsibility resulting from omissions or errors in this manual, or from the use of information contained herein.

ALPHI TECHNOLOGY reserves the right to make any changes, without notice, to this or any of ALPHI TECHNOLOGY's products to improve reliability, performance, function or design.

ALPHI TECHNOLOGY does not assume any liability arising out of the application or use of any product or circuit described herein; nor does ALPHI TECHNOLOGY convey any license under its patent rights or the rights of others.

# ALPHI TECHNOLOGY CORPORATION All Rights Reserved

This document shall not be duplicated, nor its contents used for any purpose, unless express permission has been granted in advance.

| MANU         | AL UPDATE                                       | 2                            |
|--------------|-------------------------------------------------|------------------------------|
|              |                                                 |                              |
| GENER        | RAL DESCRIPTION                                 | 3                            |
|              | NAME OF A CONTROL                               |                              |
| 1.1.         | INTRODUCTION ELINGTIONAL DESCRIPTION            | 3                            |
| 1.2.<br>1.3. | FUNCTIONAL DESCRIPTION REFERENCE MATERIALS LIST | 3 5                          |
| 1.3.         | REFERENCE MATERIALS LIST                        | 5                            |
| 2. HO        | OST (PCIE-MINI) SIDE                            | 6                            |
|              |                                                 |                              |
| 2.1.         | INTERFACE TO HOST (PCIE-MINI)                   | 6                            |
| 2.2.         |                                                 | 7                            |
| 2.3.         | PCIE-MINI BASE ADDRESS REGIONS                  | 8                            |
| 3. <u>CC</u> | ONNECTORS LOCATION                              | 13                           |
| 3.1.         | JUMPERS DESCRIPTION                             | 14                           |
| 3.2.         | 0 01-11                                         | 14                           |
|              | .1 CONNECTOR DESCRIPTIONS                       | 15                           |
|              | .2 EXTERNAL I/O CONNECTOR J2                    | 15                           |
| 1.1          | .1 EXTERNAL I/O CONNECTOR J1                    | ERROR! BOOKMARK NOT DEFINED. |
| 3.3.         | P1 PCIEXPRESS MINI CONNECTIONS                  | 15                           |
| Figure       | 2.1: Connector LOCATION                         | 14                           |
| ı ıgure      |                                                 |                              |
| Table 2      | 2.1: PCIe-Mini Configuration Space              | 7                            |
| Table 2      | 2.2: PCIe-Mini-Synchro Default Configuration    | 8                            |
| Table 2      | 2.3: PCIe-Mini-Synchro Base Address Regions     | 8                            |
| Table 3      | 3.1: J1 I/O Connector Model Numbers             |                              |
|              | 3.3: PClepress Connections                      |                              |
|              |                                                 |                              |
|              | 2.2: PCIe-Mini-Synchro Default Configuration    |                              |
| Table 2      | 2.3: PCle-Mini-Synchro Base Address Regions     | 8                            |
| Table 3      |                                                 | 15                           |
|              | 3 3: PClanress Connections                      | 16                           |

Manual update

Release Rev.10 7/2/2020

#### **GENERAL DESCRIPTION**

#### 1.1. INTRODUCTION

The PCIe-Mini-SYNCHRO module provides One Channel Resolver to digital converter. The configuration ordered can support a 11.8V and 90V The PCIe-Mini-SYNCHRO is designed based on the DDC integrated Circuits RDC 19231.

The PCIe-Mini form factor provides easy installation.

The PCIe-Mini-SYNCHRO is installed with the following resources:

- One channel Synchro/Resolver Input Channel
- Accuracy to 1 Arc Minute
- · Programmable Resolution and Bandwidth
- Internal Synthesized Reference
- Configuration available for 11.8V 90V Synchro and Resolver
- 4 Channels 16 Bits D/A, 10µs settling time
- 30mA output drive
- Extended temperature ranges

#### 1.2. FUNCTIONAL DESCRIPTION

A functional block diagram of the PClexpress Mini module is depicted below in Figure 1. The PCle-Mini-SYNCHRO is designed around the DDC RDC 19231 that is used to measure the motion feedback solutions and provide high accuracy positioning, direction and speed data for high reliability applications Via x1 lane Pciexpress Bridge.

As well a Four Channels Digital to Analog converter with settling time of 10us was implemented to provide 16 Bits Controls with 30ma output drive.

Formatted Table

ALPHI TECHNOLOGY CORP. Page 3 REV 1.0



Figure 1.0: PCIe-Mini-SYNCHRO Block Diagram

#### 1.3. REFERENCE MATERIALS LIST

The reader should refer to the "RDC-19231 Data sheet", from DDC, that provides detailed descriptions about the RDC-19231 registers and capabilities.

https://www.ddc-

web.com/ddc/public/en/motioncontrol/motionfeedbacksynchroresolver/synchroresolvertodigit al-1/components-3/16-bit-resolver-to-digital-converter?partNumber=RD-19231

WWW Home Page: http://www.DDC-Web.com

The reader should refer to the PCIe Local Bus Specification for a detailed explanation of the PCIe bus architecture and timing requirements.

Formatted: Default Paragraph Font

**ALPHI TECHNOLOGY CORP.** Page 5 REV 1.0

# 2. HOST (PCIe-Mini) SIDE

#### 2.1. Interface to HOST (PCIe-Mini)

All PCIe-Mini) devices contain a set of registers in Configuration Space which allow for determining the manufacturer and model of the device, determining the resources necessary for the correct operation of the device, and other configuration information. Configuration space is decoded on a per slot / device basis via a mechanism described in the Mini-PCI specification.

All PCIe-Mini devices can be relocated in physical memory by means of several Base Address Registers. These registers contain the high address bits, which must be matched for any access to the card to be successful. Part of the protocol of programming the Base Address Registers allows for the transfer of information regarding the size of the regions.

The actual Base Address Registers are located in Configuration Space. Normally, configuring the card is performed by the system controller and some form of firmware or BIOS. Unfortunately, determining Base Addresses and other configuration information in Configuration Space is operating system dependent. One of the primary functions of the device driver under Windows NT/XP/WIN7 is to map these resources to the user application.

The card is actually accessed through the decoded base address registers.

# 2.2. PCle-Mini Configuration Space

PCI Address: CONFIG:0x00 - 0x3C

Read/Write Mode of Access:

Reset By

The card has the following registers available to PCIe-Mini Configuration Space. They are implemented in the FPGA chip.

| Offset Into PCI CFG      | 31 – 24                                        | 23 – 16       | 15 – 8         | 7 – 0       |  |
|--------------------------|------------------------------------------------|---------------|----------------|-------------|--|
| 0x00                     |                                                | ce ID         | Vendor ID      |             |  |
| 0x04                     | Sta                                            | itus          | Com            | mand        |  |
| 0x08                     |                                                | Class Code    |                | Revision ID |  |
| 0x0C                     | BIST                                           | Header        | PCI            | Cache Line  |  |
|                          |                                                | Type          | Latency        | Size        |  |
|                          |                                                |               | Timer          |             |  |
| 0x10                     |                                                | PCI Base      | Address 0      |             |  |
|                          | (Me                                            | emory Access  | to PLX Registe | ers)        |  |
| 0x14                     |                                                | PCI Base      |                |             |  |
|                          | (                                              | I/O Access to | PLX Registers  | 5)          |  |
| 0x18                     |                                                |               | Address 2      |             |  |
|                          | (Memory Access to DSP SRAM and card registers) |               |                |             |  |
| 0x1C                     | PCI Base Address 3                             |               |                |             |  |
| (Not Used for this card) |                                                |               |                |             |  |
| 0x20                     | Unused PCI Base Address 4                      |               |                |             |  |
| 0x24                     | Unused PCI Base Address 5                      |               |                |             |  |
| 0x28                     | Cardbus CIS Pointer (Not Supported)            |               |                |             |  |
| 0x2C                     | Subsystem ID Subsystem Vendor ID               |               |                |             |  |
| 0x30                     | PCI Base Address for Expansion ROM             |               |                |             |  |
| 0x34                     | Reserved                                       |               |                |             |  |
| 0x38                     |                                                | Rese          | erved          |             |  |
| 0x3C                     | Max                                            | Min Grant     | Interrupt      | Interrupt   |  |
|                          | Latency                                        |               | Pin            | Line        |  |

Table 2.1: PCIe-Mini Configuration Space

ALPHI TECHNOLOGY CORP. **REV 1.0** Page 7

Part Number: 928-10-000-4000 Copyright ALPHI Technology Corporation, 2020

Mini-PCI Hardware Reset

**Formatted Table** 

The card presents the following initial configuration values to the PCIe-Mini system, based on the values stored in the device.

| Register             | Value (Meaning)                                         |
|----------------------|---------------------------------------------------------|
| Vendor ID            | 0x13C5 (Alphi technology Corporation)                   |
| Device ID            | 0x0508 (PCIe-Mini-Synchro)                              |
| Revision ID          | 0x00                                                    |
| Class Code           | 0xff0000 (Device does not fit into defined class codes) |
| Interrupt Line       | 0xff                                                    |
| Interrupt Pin        | A                                                       |
| Multifunction Device | No                                                      |
| Build In Self Test   | No                                                      |
| Latency Timer        | 0x00                                                    |
| Minimum Grant        | 0x00                                                    |
| Maximum Latency      | 0x00                                                    |
| Base Address 0 Size  | 16K Bytes Allocated                                     |
| Base Address 1 Size  | Not used                                                |
| Base Address 2 Size  | 4K Bytes Allocated                                      |
| Base Address 3 Size  | No used                                                 |
| Expansion ROM Size   | None                                                    |

Table 2.2: PCle-Mini-Synchro Default Configuration

# 2.3. PCIe-Mini Base Address Regions

| <b>HOST Address</b> | WIDTH USED | Description        | TYPE |
|---------------------|------------|--------------------|------|
| BAR0                | 16 K bytes | PClexpress Control | I/O  |
|                     |            | Register           |      |
| BAR2                | 4 K bytes  | Mini-Synchro IO    |      |
|                     |            | Space              |      |
| BAR3                | Not used   |                    |      |
| BAR4                | Not used   |                    |      |
| BAR5                | Not used   |                    |      |

Table 2.3: PCIe-Mini-Synchro Base Address Regions

**ALPHI TECHNOLOGY CORP.** Page 8 REV 1.0 Part Number: 928-10-000-4000 Copyright ALPHI Technology Corporation, 2020

Formatted Table

# 1 Register Description

# 1.1 BAR2 Address Map

| Address<br>Offset | Module                  | R/W | Size   | Description                                                               |
|-------------------|-------------------------|-----|--------|---------------------------------------------------------------------------|
| 0x0000            | System ID               | R   | 32-bit | System Identification                                                     |
| 0x0004            | FPGA Version            | R   |        | Time stamp corresponding to the FPGA version                              |
| 0x0010            | Control Register        | R/W | 32-bit | General Purpose Outputs                                                   |
| 0x0020            | GP Input                | R   | 32-bit | General Purpose Inputs                                                    |
| 0x0040            | Synchro Position        | R   | 32-bit | Synchro Position Data                                                     |
| 0x004C            | Encoder Counter         | R   | 32-bit | Encoder Counter Data                                                      |
| 0x0080            | S1 Gain                 | R/W | 32-bit | Simulator amplitude channel 1                                             |
| 0x0084            | S2 Gain                 | R/W | 32-bit | Simulator amplitude channel 2                                             |
| 0x0088            | S3 Gain                 | R/W | 32-bit | Simulator amplitude channel 3                                             |
| 0x0090            | Ref Angular<br>Velocity | R/W | 32-bit | Simulator angular velocity of the references, used to calculate frequency |
| 0x00c0            | D/A SPI interface       | R/W | 32-bit | SPI interface used when the D/A are used as general purpose D/As          |

Figure 1: Bar 2 Address Map

# 1.2 0x00 - System ID -- RO

| Bit | 31-0      |
|-----|-----------|
|     | System ID |

System ID: 0x00000101

# 1.3 0x04 - Timestamp -- RO

| Bit | 31-0      |
|-----|-----------|
|     | Timestamp |

FPGA Version:

**ALPHI TECHNOLOGY CORP.** Page 9 REV 1.0 Part Number: 928-10-000-4000 Copyright ALPHI Technology Corporation, 2020

Formatted Table

Formatted Table

#### 1.4 0x10 - Control Register - R/W

| В | it | 9:7      | 6        | 5    | 4      | 3      | 2     | 1:0 |
|---|----|----------|----------|------|--------|--------|-------|-----|
|   |    | DAC_Span | DAC_RSTn | DSRn | A_Q_Bn | DN_UPn | Shift | Res |

| Bit | 31:12  | 11                | 10           |
|-----|--------|-------------------|--------------|
|     | Unused | DAC Idac n signal | Simulator/DA |

These outputs are connected directly to the corresponding input of the RD19231. Refer to the chip datasheet for further details.

Res: Resolver resolution. 11 = 16 bits (default), 10 = 14 bits, 01 = 12 bits, 00 = 10 bits Shift: 4Connected to the RD19231 Shift pin. A '1' Selects VEL1 components (default), 9'0'

selects VEL2 components.

DN\_UPn: Connected to the RD19231 UP/DN pin. Only '0'and '1' are supported. Selects the

**DN\_UPn**: Connected to the RD19231 **UP/DN** pin. Only '0'and '1' are supported. Selects the gain of the amplifier driving the de-selected set of bandwidth components (default 0 – pre-set resolution to increase).

A\_Q\_B: Enables encoder emulation (default 0). Do not change

DSR: Disables synthesized reference (default 0). Do not change

**DAC\_RST**: Sets DAC channels to midrange (default 0).

**DAC\_Span**: 000 = +/- 10V (11.6 V inputs), 010 = +/- 2.5V (direct inputs)

**Simulator/DA**: When 0, the D/A are used by the synchro simulator, when 1 they are used as general purpose D/A, and accessible through the SPI interface.

**LDAC\_n**: When in general purpose D/A mode, this bit reflects the state of the LDAC\_n signal of the DA interface. Refer to the DA manual.

#### 1.5 0x20 -- GP Input -- RO

| Bit | 31-4   | 3   | 1 | 0    |
|-----|--------|-----|---|------|
|     | Unused | B_U | Α | BITn |

**BITn**: Built-In-Test. Active low signal indicates a loss of signal or a large error in the tracking of the converter

**A**: Encoder output A. There is an up/down counter that tracks the encoder, or its current state can be read here.

**B\_U**: Encoder output B. There is an up/down counter that tracks the encoder, or its current state can be read here.

#### 1.6 0x40 - Synchro Position -- RO

| Bit | 31-16                 | 15-0             |
|-----|-----------------------|------------------|
|     | Last Synchro Position | Synchro Position |
|     |                       |                  |

Synchro Position: 2\*PI / 2^16 = 1 LSB current resolver angle. **Last Synchro Position**: resolver angle from the previous busy cycle.

ALPHI TECHNOLOGY CORP. Page 10 REV 1.0

Part Number: 928-10-000-4000 Copyright ALPHI Technology Corporation, 2020

Formatted Table

#### 1.7 0x4C - Encoder Counter -- RO

| Bit | 31-16         | 15-0    |
|-----|---------------|---------|
|     | Encoder Error | Counter |

**Counter**: Count of the number of A and B up steps minus the down steps. **Encoder Error**: A and B pins are not counting in a gray code manner.

#### 1.8 0x80 - S1 Gain -- RW

| Bit | 31-16  | 15-0    |
|-----|--------|---------|
|     | Unused | S1 Gain |
|     |        |         |

**S1 Gain**: Signed 2's complement number. 32767 = %100, -32768 = -%100. This value is multiplied by the sine of the current angular position, and sent to the D/A

converter every microsecond, to generate a sinewave of the proper amplitude to simulate the synchro position.

Unused: Reads 0.

#### 1.9 0x84 - S2 Gain -- RW

| I | Bit | 31-16  | 15-0    |
|---|-----|--------|---------|
|   |     | Unused | S2 Gain |
|   |     |        |         |

**S1 Gain**: Signed 2's complement number. 32767 = %100, -32768 = -%100.

This value is multiplied by the sine of the current angular position, and sent to the D/A converter every microsecond, to generate a sinewave of the proper amplitude to simulate the synchro position.

Unused: Reads 0.

#### 1.10 0x88 - S3 Gain -- RW

| Bit | 31-16  | 15-0    |
|-----|--------|---------|
|     | Unused | S3 Gain |

**S1 Gain**: Signed 2's complement number. 32767 = %100, -32768 = -%100.

This value is multiplied by the sine of the current angular position, and sent to the D/A converter every microsecond, to generate a sinewave of the proper amplitude to simulate the synchro position.

Unused: Reads 0.

ALPHI TECHNOLOGY CORP. Page 11

**REV 1.0** 

Formatted Table

**Formatted Table** 

**Formatted Table** 

**Formatted Table** 

#### 1.11 0x90 - Simulator Ref Angular velocity -- RW

| Bit | 31-17  | 16-0          |
|-----|--------|---------------|
|     | Unused | Ref DDS Speed |

**Angular velocity**: It is expressed in radian/microsecond. The simulator D/As update every microsecond, and it is the angle that is added to the angular position every 1MHz. The angle is 1 bit of sign, 2 bits of whole number and 14 bits of fraction. It has a range of +PI to -PI.

Unused: Reads 0.

Formatted Table

ALPHI TECHNOLOGY CORP. Page 12

**REV 1.0** 

#### **2 CONNECTORS LOCATION**





Figure 2.1: Connector LOCATION

# 2.4. Jumpers Description

None

#### 2.5. Connectors Description

**ALPHI TECHNOLOGY CORP.** Page 14
Part Number: 928-10-000-4000 Copyright ALPHI Technology Corporation, 2020

**REV 1.0** 

# 1.1.1 Connector Descriptions

J1 Connector are manufactured by Molex and the style is Pico-blade

| Use               | Model      |
|-------------------|------------|
| On PC Board       | 53048-1310 |
| Suggested Plug    | 51021-1300 |
| Suggested Contact | 50125-8100 |

Table 2.1: J1 I/O Connector Model Numbers

#### 1.1.2 External I/O Connector J1

The signals are routed as follow for PCIe-Mini-SYNCHRO

| Pin             | Connection | Description             |  |
|-----------------|------------|-------------------------|--|
| 1               | RH         | Reference +             |  |
| 2               | RL         | Reference -             |  |
| 3               | S1         | Phase Input 1           |  |
| 4               | S2         | Phase Input 2           |  |
| 5               | S3         | Phase Input 3           |  |
| 6               | S4         | Phase Input 4           |  |
| 7               | GND        | Converter Ground        |  |
| 8               | VOUT1      | D2A Channel 1           |  |
| 9               | VOUT2      | D2A Channel 2           |  |
| 10              | VOUT3      | D2A Channel 3           |  |
| 11 VOUT4 D2A Ch |            | D2A Channel 4           |  |
| 12              | VEL        | Analog Velocity (REV B) |  |
| 13              | TRIG       | Trigger Input           |  |

Table 4.1: J1 external I/O connector PCIe-Mini-SYNCHRO

# 2.6. P1 PCiexpress Mini Connections

ALPHI TECHNOLOGY CORP. Page 15

Part Number: 928-10-000-4000 Copyright ALPHI Technology Corporation, 2020

Formatted Table

Formatted Table

REV 1.0

| P4 | Signal      | P4 | Signal     |
|----|-------------|----|------------|
| 1  | NC          | 2  | 3.3V       |
| 3  | NC          | 4  | GND        |
| 5  | NC          | 6  | 1.5V       |
| 7  | GND: CLKreq | 8  | NC         |
| 9  | GND         | 10 | NC         |
| 11 | REF CLK+    | 12 | NC         |
| 13 | REF CLK+    | 14 | NC         |
| 15 | GND         | 16 | NC         |
| 17 | NC          | 18 | GND        |
| 19 | NC          | 20 | NC         |
| 21 | GND         | 22 | PCIe reset |
| 23 | PCIe TX -   | 24 | NC         |
| 25 | PCIe TX +   | 26 | GND        |
| 27 | GND         | 28 | 1.5V       |
| 29 | GND         | 30 | NC         |
| 31 | PCIe RX -   | 32 | NC         |
| 33 | PCIe RX +   | 34 | GND        |
| 35 | GND         | 36 | NC         |
| 37 | GND         | 38 | NC         |
| 39 | 3.3V        | 40 | GND        |
| 41 | 3.3V        | 42 | NC         |
| 43 | GND         | 44 | NC         |
| 45 | NC          | 46 | NC         |
| 47 | NC          | 48 | 1.5V       |
| 49 | NC          | 50 | GND        |
| 51 | NC          | 52 | 3.3V       |

NC: No Connection to the board

**Table 2.2: PClepress Connections** 

**ALPHI TECHNOLOGY CORP.** Page 16 REV 1.0 Part Number: 928-10-000-4000 Copyright ALPHI Technology Corporation, 2020