# Y86-64 Processor

# **Team AHF**

- 1. Agrim Rawat 2020102037
- 2. Jewel Benny 2020102057

# **Instructions**

Y86-64 instruction can have a length of 1-10 bytes.

- Byte 0 is divided into two 4-bit blocks called icode and ifun which give the instruction and the specific function if needed.
- If the instruction requires registers, Byte 1 is divided into two 4-bit blocks called rA and rB which give the register ids.
- If the instruction requires a constant value (be it a memory address or a number) it is contained in the next 8 bytes.



# SEQ: Sequential Y86-64 Implementation



In order to reach the final pipelined version of the Y86-64 processor, we have initially implemented the Sequential version of the processor.

The whole process of a single instruction can be broken down into 6 stages

- Fetch
- Decode
- Execute
- Memory
- Write Back
- PC Update

# **Fetch**

## **Description**

During the fetch stage, the instruction is read from memory. The length of the instruction is 1–10 bytes, depending on the instruction being read.

The instruction is then fed split and align.

- split contains the icode and ifun.
- align contains the rest of the instruction, which could include rA, rB and valc.

From split, we can determine whether to read from align, if it contains rA and rB and also valc. Internally,

- need valC tells whether valC needs to be read.
- need regids tells whether rA and rB are needed.

Depending on the instruction, the value of valP (the possible PC increment) is updated.

instr\_valid tells whether the instruction read is valid. If valid, it is set to 1, else it is
set to 0.

imem\_error keeps track of whether the memory address read from fetch stage is
valid.



```
`timescale 1ns / 1ps

module fetch_tb;

reg clk = 0;
reg [63:0] PC = 0;
output [ 3:0] icode;
```

```
output [ 3:0] ifun;
    output [ 3:0] rA;
    output [ 3:0] rB;
    output [63:0] valC;
    output [63:0] valP;
    output hlt;
    output imem error;
    output instr valid;
    fetch uut (clk, PC, icode, ifun, rA, rB, valC, valP, hlt,
imem error, instr valid);
    initial begin
        $dumpfile("fetch tb.vcd");
        $dumpvars(0, fetch tb);
        #20 $finish;
    end
    always begin
        #10 clk = \simclk;
    end
    always @(posedge clk) begin
        monitor(stime, "icode = sh ifun = sh\n\t\ rA = sh\n\t\
 rB = \frac{h}{n}t valC = \frac{h}{n}t valP = \frac{h}{n}t
imem error = %d, instr valid = %d\n", icode, ifun, rA, rB, valC, valP,
hlt, imem error, instr valid);
    end
endmodule
```

#### Output of ./a.out

Instruction given irmovq \$12, %rax(30 fo 0c 00 00 00 00 00 00 00)



# **Decode**

## **Description**

In the decode stage, the values of valA and valB are read from the registers with addresses rA, rB, or %rsp, depending on the icode.

```
`timescale 1ns / 1ps
module decode tb;
    reg clk;
    reg [3:0] icode;
    reg [3:0] rA;
    reg [3:0] rB;
    output [63:0] valA;
    output [63:0] valB;
    decode uut (clk, icode, rA, rB, valA, valB);
    initial begin
        $dumpfile("decode tb.vcd");
        $dumpvars(0, decode_tb);
        clk=1'b0;
        icode = 4'b0010; rA = 4'b0010; rB = 4'b0010;
        #10 clk = \simclk;
        #10 clk = \simclk;
        icode = 4'b0011; rA = 4'b0000; rB = 4'b1000;
        #10 clk = \simclk;
        #10 clk = \simclk;
        icode = 4'b0100; rA = 4'b1100; rB = 4'b0101;
        #10 clk = \simclk;
        #10 clk = \simclk;
        icode = 4'b0101; rA = 4'b1110; rB = 4'b1001;
        #10 clk = \simclk;
        #10 clk = \simclk;
        icode = 4'b0110; rA = 4'b0011; rB = 4'b0001;
```

```
#10 clk = \simclk;
         #10 clk = \simclk;
        icode = 4'b1000; rA = 4'b0000; rB = 4'b1110;
         #10 clk = \simclk;
        #10 clk = \simclk;
        icode = 4'b1001; rA = 4'b0100; rB = 4'b1001;
        #10 clk = \simclk;
        #10 clk = \simclk;
        icode = 4'b1010; rA = 4'b0101; rB = 4'b1101;
        #10 clk = \simclk;
        #10 clk = \sim clk;
        icode = 4'b1011; rA = 4'b0000; rB = 4'b0000;
         #10 clk = \simclk;
         #10 clk = \simclk;
    end
    initial
        $monitor($time, " clk = %d icode = %b rA = %b rB = %b valA = %g
valB = %g\n", clk,icode, rA, rB, valA, valB);
endmodule
```

#### Output of . /a.out

```
→ SEQ git:(main) x iverilog decode.v decode_tb.v
→ SEQ git:(main) x ./a.out
VCD info: dumpfile decode_tb.vcd opened for output.
0 clk = 0 icode = 0010 rA = 0010 rB = 0010 valA = 0 valB = 0
                   10 clk = 1 icode = 0010 rA = 0010 rB = 0010 valA = 2 valB = 0
                   20 clk = 0 icode = 0011 rA = 0000 rB = 1000 valA = 2 valB = 0
                   30 clk = 1 icode = 0011 rA = 0000 rB = 1000 valA = 2 valB = 8
                   40 clk = 0 icode = 0100 rA = 1100 rB = 0101 valA = 2 valB = 8
                   50 clk = 1 icode = 0100 rA = 1100 rB = 0101 valA = 12 valB = 5
                   60 clk = 0 icode = 0101 rA = 1110 rB = 1001 valA = 12 valB = 5
                   70 clk = 1 icode = 0101 rA = 1110 rB = 1001 valA = 12 valB = 9
                   80 clk = 0 icode = 0110 rA = 0011 rB = 0001 valA = 12 valB = 9
                   90 clk = 1 icode = 0110 rA = 0011 rB = 0001 valA = 3 valB = 1
                  100 clk = 0 icode = 1000 rA = 0000 rB = 1110 valA = 3 valB = 1
                  110 clk = 1 icode = 1000 rA = 0000 rB = 1110 valA = 3 valB = 4
                  120 clk = 0 icode = 1001 rA = 0100 rB = 1001 valA = 3 valB = 4
                  130 clk = 1 icode = 1001 rA = 0100 rB = 1001 valA = 4 valB = 4
                  140 clk = 0 icode = 1010 rA = 0101 rB = 1101 valA = 4 valB = 4
                  150 clk = 1 icode = 1010 rA = 0101 rB = 1101 valA = 5 valB = 4
                  160 clk = 0 icode = 1011 rA = 0000 rB = 0000 valA = 5 valB = 4
                  170 clk = 1 icode = 1011 rA = 0000 rB = 0000 valA = 4 valB = 4
                  180 clk = 0 icode = 1011 rA = 0000 rB = 0000 valA = 4 valB = 4
   SEQ git:(main) x
```

| Signals    | Waves         |               |       |               |       |                |       |                |         |                 |        |                |          |                |          |                 |       |                |
|------------|---------------|---------------|-------|---------------|-------|----------------|-------|----------------|---------|-----------------|--------|----------------|----------|----------------|----------|-----------------|-------|----------------|
| Time       | 16            | ns 28         | ns 30 | ns 40         | ns 50 | ns 60          | ns 70 | ns 80          | ns 90 i | ns 100 r        | ns 110 | ns 120 r       | ns 130 r | ns 140 r       | is 150 n | s 160 ns        | 170 n | is 180 ns      |
| clk        |               |               |       |               |       |                |       |                |         |                 |        |                |          |                |          |                 |       |                |
| icode[3:0] | 2             |               | 3     |               | 4     |                | 5     |                | 6       |                 | 8      |                | 9        |                | A        |                 | В     |                |
| rA[3:0]    | 2             |               | 0     |               | c     |                | E     |                | 3       |                 | 0      |                | 4        |                | 5        |                 | 0     |                |
| valA[63:0] | xxxxxxxxxxxx+ | 0000000000000 | 002   |               |       | 00000000000000 | юс    |                |         | 000000000000000 | 03     |                |          | 00000000000000 | 904      | 000000000000000 | 95    | +000000000000+ |
| rB[3:0]    | 2             |               | 8     |               | 5     |                | 9     |                | )1      |                 | E      |                | 9        |                | D        |                 | 9     |                |
| valB[63:0] | XXXXXXXXXXXXX | xxx           |       | 0000000000000 | 88    | 0000000000000  | ve5   | 00000000000000 | 009     | 000000000000000 | 01     | 00000000000000 | 04       |                |          |                 |       |                |
|            |               |               |       |               |       |                |       |                |         |                 |        |                |          |                |          |                 |       |                |

# **Execute**

## **Description**

In the execute stage, the operations ADD, SUBTRACT, AND OR EXCLUSIVE-OR are performed on aluA and aluB, depending on the values of icode and ifun.

icode and ifun sets the value of alufun.

During this stage, the condition codes are also set, depending on the instruction. The output of this stage is vale, and Cnd, which depends on the condition codes. The value of Cnd is assigned as follows depending on the values of ifun, ZF, OF and SF.

```
assign Cnd =
  (ifun == Branch_UNC) |
  (ifun == Branch_LE & ((ZF ^ OF) | ZF)) |
  (ifun == Branch_L & (SF ^ OF)) |
  (ifun == Branch_E & ZF) |
  (ifun == Branch_NE & ~ZF) |
  (ifun == Branch_GE & (~SF ^ OF)) |
  (ifun == Branch_GE & (~SF ^ OF)) |
```



# **Memory**

## **Description**

In the memory stage, values are read from or written into the main memory, depending on the value of icode. If values are read, the values are outputted as valM. If values are to be written, then depending on the icode, valA or valP is written into the memory location with address valE.

mem\_write tells whether values are to be written into memory, while mem\_read tells whether values are to be written into memory.



```
module memory_tb();
reg clk;
reg [3:0] icode;
reg [63:0] valA;
reg [63:0] valB;
reg [63:0] valE;
reg [63:0] valP;
output [63:0] valM;
output dmem_error;
memory memory (
    .clk(clk),
    .icode(icode),
    .valA(valA),
    .valB(valB),
    .valE(valE),
    .valP(valP),
    .dmem_error(dmem_error),
    .valM(valM)
  );
```

```
initial begin
    $dumpfile("memory tb.vcd");
    $dumpvars(0, memory tb);
    clk=1'b0;
    icode = 4'b0100; valA = 64'd0; valB = 64'd0; valE = 64'd0; valP =
64'd0;
    #10 clk = \simclk;
    #10 clk = \simclk;
    icode = 4'b1010; valA = 64'd0; valB = 64'd1; valE = 64'd2; valP =
64'd3;
    #10 clk = \simclk;
    #10 clk = \simclk;
    icode = 4'b1000; valA = 64'd2; valB = 64'd7; valE = 64'd0; valP =
64'd5;
    #10 clk = \simclk;
    #10 clk = \simclk;
    icode = 4'b0101; valA = 64'd0; valB = 64'd0; valE = 64'd5; valP =
64'd4;
    #10 clk = \simclk;
    #10 clk = \simclk;
    icode = 4'b1011; valA = 64'd5; valB = 64'd2; valE = 64'd6; valP =
64'd3;
    #10 clk = \simclk;
    #10 clk = \simclk;
    icode = 4'b1001; valA = 64'd4; valB = 64'd2; valE = 64'd1; valP =
64'd7;
    #10 clk = \simclk;
end
initial
    $monitor("clk = %d icode = %b valA = %g valB = %g valE = %g valP =
%g valM = %g\n",clk,icode,valA,valB,valE,valP,valM);
endmodule
```

Output of ./a.out

```
clk = 1 icode = 1011 valA = 5 valB = 2 valE = 6 valP = 3 valM = 6
clk = 0 icode = 1001 valA = 4 valB = 2 valE = 1 valP = 7 valM = 6
clk = 1 icode = 1001 valA = 4 valB = 2 valE = 1 valP = 7 valM = 4
```

| Time       | 10                | sec 20 | sec 30            | sec 40 | sec 50            | sec 60 | sec 70            | sec 80            | sec 90            | sec 100           | sec 110           |
|------------|-------------------|--------|-------------------|--------|-------------------|--------|-------------------|-------------------|-------------------|-------------------|-------------------|
| clk        |                   |        |                   |        |                   |        |                   |                   |                   |                   |                   |
| icode[3:0] | 4                 |        | A                 |        | 8                 |        | 5                 |                   | В                 |                   | 9                 |
| valA[63:0] | 00000000000000000 |        |                   |        | 00000000000000000 |        | 00000000000000000 |                   | 00000000000000005 |                   | 00000000000000004 |
| valB[63:0] | 00000000000000000 |        | 00000000000000001 |        | 00000000000000000 |        | 00000000000000000 |                   | 00000000000000000 |                   |                   |
| valE[63:0] | 00000000000000000 |        | 00000000000000000 |        | 00000000000000000 |        | 00000000000000005 |                   | 00000000000000006 |                   | 00000000000000001 |
| valM[63:0] | *****             |        |                   |        |                   |        |                   | 00000000000000005 |                   | 00000000000000006 |                   |
| valP[63:0] | 00000000000000000 |        | 0000000000000000  |        | 0000000000000000  |        | 00000000000000004 |                   | 0000000000000000  |                   | 00000000000000007 |

# **Write Back**

## **Description**

During the write back stage, values are written back into either of the 15 main registers.

The values <code>valE</code>, or <code>valM</code> are written into the registers with addresses <code>rA</code>, <code>rB</code> or <code>%rsp</code> depending on the value of <code>icode</code>.

The decode and write back stages can be combined into one as follows,



```
module write_back_tb();

reg clk;
reg [3:0] icode;
reg [3:0] rA;
reg [3:0] rB;
reg [63:0] valA;
reg [63:0] valB;
reg [63:0] valE;
reg [63:0] valM;
```

```
output [63:0] dstE;
output [63:0] dstM;
write back write back (
    .clk(clk),
    .icode(icode),
    .rA(rA),
    .rB(rB),
    .valA(valA),
    .valB(valB),
    .valE(valE),
    .valM(valM),
    .dstE(dstE),
    .dstM(dstM)
 );
initial begin
    $dumpfile("write back tb.vcd");
        $dumpvars(0, write back tb);
    clk=1'b0;
    icode = 4'b0010; rA = 4'b0010; rB = 4'b0110; valA = 64'd3; valB =
64'd18; valE = 64'd140; valM = 64'd16;
    #10 clk = \simclk;
    #10 clk = \simclk;
    icode = 4'b0011; rA = 4'b0000; rB = 4'b0010; valA = 64'd16; valB =
64'd20; valE = 64'd10; valM = 64'd0;
    #10 clk = \simclk;
    #10 clk = \simclk;
    icode = 4'b0110; rA = 4'b1010; rB = 4'b1100; valA = 64'd2; valB =
64'd16; valE = 64'd0; valM = 64'd1;
    #10 clk = \simclk;
    #10 clk = \simclk;
    icode = 4'b1000; rA = 4'b1110; rB = 4'b0000; valA = 64'd57; valB =
64'd17; valE = 64'd0; valM = 64'd20;
    #10 clk = \simclk;
    #10 clk = \simclk;
    icode = 4'b1001; rA = 4'b0000; rB = 4'b0110; valA = 64'd23; valB =
64'd11; valE = 64'd0; valM = 64'd17;
    #10 clk = \simclk;
    #10 clk = \simclk;
    icode = 4'b1010; rA = 4'b0001; rB = 4'b0011; valA = 64'd0; valB =
64'd9; valE = 64'd10; valM = 64'd10;
    #10 clk = \simclk;
    #10 clk = \simclk;
    icode = 4'b1011; rA = 4'b0010; rB = 4'b0010; valA = 64'd15; valB =
64'd7; valE = 64'd40; valM = 64'd5;
    #10 clk = \simclk;
```

```
#10 clk = \simclk;
    icode = 4'b0101; rA = 4'b0011; rB = 4'b0011; valA = 64'd65; valB =
64'd5; valE = 64'd78; valM = 64'd1;
    #10 clk = \simclk;
    #10 clk = \simclk;
    icode = 4'b1011; rA = 4'b1010; rB = 4'b1110; valA = 64'd69; valB =
64'd1; valE = 64'd12; valM = 64'd0;
    #10 clk = \simclk;
    #10 clk = \simclk;
    icode = 4'b1011; rA = 4'b0110; rB = 4'b1010; valA = 64'd20; valB =
64'd0; valE = 64'd15; valM = 64'd0;
    #10 clk = \simclk;
    #10 clk = \simclk;
end
initial
    $monitor("clk=%d icode=%b rA=%b rB=%b valA=%g valB=%g valE=%g
valM=%g dstE=%g
dstM=%g\n",clk,icode,rA,rB,valA,valB,valE,valM,dstE,dstM);
endmodule
```

# Output of ./a.out

```
clk=0 icode=1011 rA=0110 rB=1010 valA=20 valB=0 valE=15 valM=0 dstE=4 dstM=10 clk=1 icode=1011 rA=0110 rB=1010 valA=20 valB=0 valE=15 valM=0 dstE=4 dstM=6 clk=0 icode=1011 rA=0110 rB=1010 valA=20 valB=0 valE=15 valM=0 dstE=4 dstM=6
```

# **Output waveform**



# **PC Update**

# **Description**

The PC update stage calculates the value of  $new_pc$ , the value of pc for the start of the next instruction. The value of  $new_pc$  depends on the values of icode, valc, valM, valP and Cnd.

After all the 6 stages are over, the fetch stage of the next instruction occurs and the cycle continues until the HALT instruction is encountered.



```
module pc_update_tb();
reg clk;
reg [3:0] icode;
reg Cnd;
reg [63:0] PC;
reg [63:0] valC;
reg [63:0] valP;
reg [63:0] valM;
output [63:0] new pc;
program_counter_update program_counter_update(
    .clk(clk),
    .PC(PC),
    .Cnd(Cnd),
    .icode(icode),
    .valC(valC),
    .valM(valM),
    .valP(valP),
    .new_pc(new_pc)
 );
initial begin
    $dumpfile("program_counter_update_tb.vcd");
        $dumpvars(0, pc_update_tb);
    clk=1'b0;
    PC = 64 \, h0000;
```

```
icode = 4'b1000; valC = 64'd1; valM = 64'd2; valP = 64'd3; Cnd =
1'b0;
    #10 clk = \simclk;
    #10 clk = \simclk;
    icode = 4'b0111; valC = 64'd12; valM = 64'd15; valP = 64'd3; Cnd =
    #10 clk = \simclk;
    #10 clk = \simclk;
    icode = 4'b0111; valC = 64'd12; valM = 64'd15; valP = 64'd3; Cnd =
1'b1;
    #10 clk = \sim clk;
    #10 clk = \simclk;
    icode = 4'b1001; valC = 64'd24; valM = 64'd15; valP = 64'd10; Cnd =
    #10 clk = ~clk;
end
initial
    $monitor("clk = %d icode = %b valC = %g valP = %g valM = %g Cnd = %g
new pc = %g\n", clk, icode, valC, valP, valM, Cnd, new pc);
endmodule
```

# Output of . /a.out

```
clk = 0 icode = 1000 valc = 1 valP = 3 valM = 2 Cnd = 0 new_pc = 0

clk = 1 icode = 1000 valc = 1 valP = 3 valM = 2 Cnd = 0 new_pc = 1

clk = 0 icode = 0111 valc = 12 valP = 3 valM = 15 Cnd = 0 new_pc = 1

clk = 1 icode = 0111 valc = 12 valP = 3 valM = 15 Cnd = 0 new_pc = 3

clk = 0 icode = 0111 valc = 12 valP = 3 valM = 15 Cnd = 1 new_pc = 3

clk = 0 icode = 0111 valc = 12 valP = 3 valM = 15 Cnd = 1 new_pc = 12

clk = 0 icode = 1001 valc = 24 valP = 10 valM = 15 Cnd = 1 new_pc = 12

clk = 1 icode = 1001 valc = 24 valP = 10 valM = 15 Cnd = 1 new_pc = 15
```



# PIPE: 5-Staged Pipelined Y86-64

# SEQ+

In order to start the implementation of pipelined processor, we start by rearranging the stages of SEQ. This is done by moving the PC update stage before Fetch stage. This new reordering is called SEQ+.



# PIPE-

Next, using what we know about pipelining, we divide the whole of SEQ+ into different blocks with intermediate registers in between. They are as follows:

#### F

- Before the Fetch stage.
- Holds predPC (the predicted program counter)

#### D

- Lies between Fetch and Decode stages.
- Holds information about currently fetched instruction to be used by decode stage.

#### E

- Lies between Decode and Execute stages.
- Holds information about currently decoded instruction to be used by execute stage.

#### M

- Lies between Execute and Memory stages.
- Holds information about currently executed instruction to be used by memory stage.

#### W

- Lies between Memory and Writeback stages.
- It is connected to the feedback paths that supply the computed results to the register file for writing and the return address to the PC selection logic when completing a ret instruction.



# **Verilog Code**

```
clk,
    f stat, f icode, f ifun, f rA, f rB, f valC, f valP,
    d_stat, d_icode, d_ifun, d_rA, d_rB, d_valC, d_valP
);
    input
                    clk;
    input
            [ 2:0] f stat;
    input
              [ 3:0] f icode, f ifun, f rA, f rB;
              [63:0] f valC, f valP;
    input
    output reg [ 2:0] d stat;
    output reg [ 3:0] d icode, d ifun, d rA, d rB;
    output reg [63:0] d valC, d valP;
    always @(posedge clk) begin
       d stat <= f stat;
       d icode <= f icode;
       d ifun <= f ifun;
       d_rA <= f_rA;
       d rB <= f rB;
       d valC <= f valC;</pre>
       d valP <= f valP;
    end
endmodule
module e reg (
    clk,
    d stat, d icode, d ifun, d valC, d valA, d valB, d dstE, d dstM,
d srcA, d srcB,
    e stat, e icode, e ifun, e valC, e valA, e valB, e dstE, e dstM,
e srcA, e srcB
) ;
   input clk;
    input [ 2:0] d_stat;
              [ 3:0] d icode, d ifun;
    input
              [63:0] d_valC;
    input
              [63:0] d valA, d valB;
    input
              [ 3:0] d_dstE, d_dstM, d_srcA, d_srcB;
    input
    output reg [ 2:0] d stat;
    output reg [ 3:0] d_icode, d_ifun;
    output reg [63:0] d valC;
    output reg [63:0] d_valA, d_valB;
    output reg [ 3:0] d dstE, d dstM, d srcA, d srcB;
    always @(posedge clk) begin
       d stat <= e stat;
       d icode <= e icode;</pre>
```

```
d ifun <= e ifun;
       d valC <= e valC;</pre>
       d_valA <= e_valA;</pre>
       d valB <= e valB;
       d dstE <= e dstE;</pre>
       d dstM <= e dstM;
       d srcA <= e srcA;
        d srcB <= e srcB;
    end
endmodule
module m reg (
    clk,
    e stat, e icode, e Cnd, e valE, e valA, e dstE, e dstM,
   m stat, m icode, m Cnd, m valE, m valA, m dstE, m dstM
) ;
   input clk;
    input
          [ 2:0] e stat;
              [ 3:0] e icode;
    input
    input
                      e Cnd;
    input
              [63:0] e valE, e valA;
          [ 3:0] e dstE, e dstM;
    input
    output reg [ 2:0] m stat;
    output reg [ 3:0] m_icode;
                     m Cnd;
    output reg
    output reg [63:0] m valE, m valA;
    output reg [ 3:0] m dstE, m dstM;
    always @(posedge clk) begin
       e_stat <= m_stat;
       e icode <= m icode;
       e Cnd <= m Cnd;
       e_valE <= m_valE;</pre>
       e valA <= m valA;
       e_dstE <= m_dstE;</pre>
       e dstM <= m dstM;
    end
endmodule
module w_reg (
    clk,
   m_stat, m_icode, m_valE, m_valM, m_dstE, m_dstM,
   w_stat, w_icode, w_valE, w_valM, w_dstE, w_dstM
);
   input clk;
          [ 2:0] m stat;
    input
```

```
input [ 3:0] m_icode;
input [63:0] m_valE, m_valM;
          [ 3:0] m dstE, m dstM;
    input
    output reg [ 2:0] w stat;
    output reg [ 3:0] w icode;
    output reg [63:0] w_valE, w_valM;
    output reg [ 3:0] w dstE, w dstM;
    always @(posedge clk) begin
        m stat <= w stat;
        m icode <= w icode;
        m valE <= w valE;</pre>
        m_valM <= w_valM;</pre>
        m dstE <= w dstE;
        m dstM <= w dstM;
    end
endmodule
```

#### **Hazards**

This involves handling the hazards that come along with pipelining (data hazards and control hazards).

To handle these hazards we use the following methods.

- 1. Stall to avoid data hazards
- 2. Forwarding to avoid data hazards
- 3. Stall + Forwarding to avoid load/use hazards
- 4. Bubbling to avoid control hazards.
- 5. etc.

# **PIPE**

# **PC Prediction Strategy**

The prediction strategy for predPC can be broadly divided into four criterias.

- 1. For instructions that don't transfer control Predict next PC to be valp. This is ALWAYS reliable since no other values are possible for predPC.
- 2. Call and unconditional jumps Predict next PC to be valc. This again is always reliable since no other values are possible for predPC.
- 3. Conditional jumps Predict next PC to be valc. This prediction will only come out to be correct if a branch is taken.
- 4. Return instruction Don't try to predict.

## Control for Return, mispredicted branches and load/use hazard

1. The return instruction can be detected using the condition given below,

2. Branch misprediction can be detected using the condition given below,

3. Load/use hazard can be detected using the condition given below,

```
E icode in { IRMOVQ, IPOPQ } && E dstM in { d srcA, d srcB }
```

The above three can be controlled using the scheme given below for each stage,

| Condition           | F      | D      | E      | M      | W      |
|---------------------|--------|--------|--------|--------|--------|
| Processing ret      | stall  | bubble | normal | normal | normal |
| Load/Use Hazard     | stall  | stall  | bubble | normal | normal |
| Mispredicted Branch | normal | bubble | bubble | normal | normal |

Furthermore, combinations of these control cases are also taken care of.

