# ARM<sup>®</sup> PrimeCell Synchronous Serial Port (PL022)

Revision: r1p4

**Technical Reference Manual** 



## ARM PrimeCell Synchronous Serial Port (PL022) Technical Reference Manual

Copyright © 2000-2001, 2009, 2011, 2016. All rights reserved.

#### **Release Information**

#### Change history

| Date             | Issue | Confidentiality  | Change          |
|------------------|-------|------------------|-----------------|
| 6 September 2000 | A     | Non-Confidential | First release   |
| 19 March 2001    | В     | Non-Confidential | Second release  |
| 15 June 2001     | С     | Non-Confidential | Third release   |
| 31 July 2001     | D     | Non-Confidential | Fourth release  |
| 30 January 2009  | Е     | Non-Confidential | Fifth release   |
| 01 November 2011 | F     | Non-Confidential | Sixth release   |
| 04 November 2011 | G     | Non-Confidential | Seventh release |
| 29 January 2016  | Н     | Non-Confidential | Eighth release  |

#### **Proprietary Notice**

This document is protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of ARM. No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated.

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information for the purposes of determining whether implementations infringe any third party patents.

THIS DOCUMENT IS PROVIDED "AS IS". ARM PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. For the avoidance of doubt, ARM makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, third party patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARM HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word "partner" in reference to ARM's customers is not intended to create or refer to any partnership relationship with any other company. ARM may make changes to this document at any time and without notice.

If any of the provisions contained in these terms conflict with any of the provisions of any signed written agreement covering this document with ARM, then the signed written agreement prevails over and supersedes the conflicting provisions of these terms.

Words and logos marked with  $\circledR$  or  $\intercal$  are registered trademarks or trademarks of ARM Limited or its affiliates in the EU and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners. Please follow ARM's trademark usage guidelines at , http://www.arm.com/about/trademarks/guidelines/index.php

Copyright © 2000-2001, 2009, 2011, 2016. All rights reserved.

ARM Limited. Company 02557590 registered in England.

110 Fulbourn Road, Cambridge, England CB1 9NJ.

LES-PRE-20349

#### **Confidentiality Status**

This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by ARM and the party that ARM delivered this document to.

#### **Product Status**

The information in this document is final, that is for a developed product.

#### Web Address

http://www.arm.com

### Contents

# ARM PrimeCell Synchronous Serial Port (PL022) Technical Reference Manual

|           | Pref                        | ace                                  |     |  |
|-----------|-----------------------------|--------------------------------------|-----|--|
|           |                             | About this book                      | vi  |  |
|           |                             | Feedback                             |     |  |
| Chapter 1 | Intro                       | oduction                             |     |  |
| •         | 1.1                         | About the ARM PrimeCell SSP (PL022)  | 1-2 |  |
|           | 1.2                         | Product revisions                    |     |  |
| Chapter 2 | Fund                        | ctional Overview                     |     |  |
| •         | 2.1                         | PrimeCell SSP overview               | 2-2 |  |
|           | 2.2                         | PrimeCell SSP functional description |     |  |
|           | 2.3                         | PrimeCell SSP operation              |     |  |
| Chapter 3 | Programmer's Model          |                                      |     |  |
| •         | 3.1                         | About the programmer's model         | 3-2 |  |
|           | 3.2                         | Summary of PrimeCell SSP registers   |     |  |
|           | 3.3                         | Register descriptions                |     |  |
|           | 3.4                         | Interrupts                           |     |  |
| Chapter 4 | Programmer's Model for Test |                                      |     |  |
| •         | 4.1                         | PrimeCell SSP test harness overview  | 4-2 |  |
|           | 4.2                         | Scan testing                         |     |  |
|           | 4.3                         | Test registers                       |     |  |
|           | 4.4                         | Integration testing of block inputs  |     |  |
|           | 4.5                         | Integration testing of block outputs |     |  |
|           | 4.6                         | Integration test summary             |     |  |

| Appendix A | Signal Descriptions |                  |     |  |
|------------|---------------------|------------------|-----|--|
|            | A.1                 | AMBA APB signals | A-2 |  |
|            | A.2                 | On-chip signals  |     |  |
|            | A.3                 | Signals to pads  | A-4 |  |
| Appendix B | Revi                | Revisions        |     |  |

### **Preface**

This preface introduces the ARM PrimeCell Synchronous Serial Port (PL022) Technical Reference Manual. It contains the following sections:

- About this book on page vii
- Feedback on page xi.

#### About this book

This book is for the ARM PrimeCell Synchronous Serial Port (PL022).

#### **Product revision status**

The rnpn identifier indicates the revision status of the product described in this book, where:

**rn** Identifies the major revision of the product.

**pn** Identifies the minor revision or modification status of the product.

#### Intended audience

This book is written for hardware and software engineers with experience and knowledge of implementing *System-on-Chip* (SoC) designs and, to enable designers to integrate the peripheral into a target system.

#### Using this book

This book is organized into the following chapters:

#### Chapter 1 Introduction

Read this for an introduction to the PrimeCell Synchronous Serial Port (SSP) and its features.

#### Chapter 2 Functional Overview

Read this for a description of the major functional blocks of the PrimeCell SSP.

#### Chapter 3 Programmer's Model

Read this for a description of the PrimeCell SSP registers and programming details.

#### Chapter 4 Programmer's Model for Test

Read this for a description of the logic in the PrimeCell SSP for integration testing.

#### Appendix A Signal Descriptions

Read this for a description of the PrimeCell SSP signals.

#### Appendix B Revisions

Read this for a description of the technical changes between released issues of this book.

#### Glossary

The ARM Glossary is a list of terms used in ARM documentation, together with definitions for those terms. The ARM Glossary does not contain terms that are industry standard unless the ARM meaning differs from the generally accepted meaning.

See ARM Glossary, http://infocenter.arm.com/help/topic/com.arm.doc.aeg0014-/index.html.

#### Conventions

Conventions that this book can use are described in:

- *Typographical* on page viii
- Timing diagrams on page viii

• Signals.

#### **Typographical**

The typographical conventions are:

*italic* Highlights important notes, introduces special terminology, denotes

internal cross-references, and citations.

bold Highlights interface elements, such as menu names. Denotes signal

names. Also used for terms in descriptive lists, where appropriate.

monospace Denotes text that you can enter at the keyboard, such as commands, file

and program names, and source code.

<u>mono</u>space Denotes a permitted abbreviation for a command or option. You can enter

the underlined text instead of the full command or option name.

monospace italic Denotes arguments to monospace text where the argument is to be

replaced by a specific value.

monospace bold Denotes language keywords when used outside example code.

< and > Enclose replaceable terms for assembler syntax where they appear in code

or code fragments. For example:

MRC p15, 0 <Rd>, <CRn>, <CRm>, <Opcode\_2>

#### **Timing diagrams**

The figure named *Key to timing diagram conventions* explains the components used in timing diagrams. Variations, when they occur, have clear labels. You must not assume any timing information that is not explicit in the diagrams.

Shaded bus and signal areas are undefined, so the bus or signal can assume any value within the shaded area at that time. The actual level is unimportant and does not affect normal operation.



Key to timing diagram conventions

#### **Signals**

The signal conventions are:

**Signal level** The level of an asserted signal depends on whether the signal is

active-HIGH or active-LOW. Asserted means:

• HIGH for active-HIGH signals

LOW for active-LOW signals.

**Lower-case n** At the start or end of a signal name denotes an active-LOW signal.

#### **Additional reading**

This section lists publications by ARM and by third parties.

See Infocenter, http://infocenter.arm.com, for access to ARM documentation.

#### **ARM** publications

This book contains information that is specific to this product. See the following documents for other relevant information:

- AMBA® Specification (Rev 2.0) (ARM IHI 00011)
- ARM® PrimeCell Synchronous Serial Port (PL022) Integration Manual (PL022 INTM 0000)
- ARM® PrimeCell Synchronous Serial Port (PL022) Design Manual (PL022 DDES 0000)

#### **Feedback**

ARM welcomes feedback on this product and its documentation.

#### Feedback on this product

If you have any comments or suggestions about this product, contact your supplier and give:

- The product name.
- The product revision or version.
- An explanation with as much information as you can provide. Include symptoms if appropriate.

#### Feedback on this book

If you have any comments on content then send an e-mail to errata@arm.com. Give:

ARM also welcomes general suggestions for additions and improvements.

- the title
- the number, ARM DDI 0194H
- the page numbers to which your comments apply
- a concise explanation of your comments.

ARM tests the PDF only in Adobe Acrobat and Acrobat Reader, and cannot guarantee the quality of the represented document when used with any other PDF reader.

# Chapter 1 **Introduction**

This chapter introduces the ARM PrimeCell Synchronous Serial Port (PL022).

It contains the following sections:

- About the ARM PrimeCell SSP (PL022) on page 1-2
- *Product revisions* on page 1-5.

#### 1.1 About the ARM PrimeCell SSP (PL022)

The PrimeCell Synchronous Serial Port (SSP) is an Advanced Microcontroller Bus Architecture (AMBA) slave block that connects to the Advanced Peripheral Bus (APB). The PrimeCell SSP is an AMBA compliant System-on-Chip (SoC) peripheral that is developed, tested, and licensed by ARM.

The PrimeCell SSP is a master or slave interface that enables synchronous serial communication with slave or master peripherals having one of the following:

- a Motorola SPI-compatible interface
- a Texas Instruments synchronous serial interface
- a National Semiconductor Microwire interface.

In both master and slave configurations, the PrimeCell SSP performs:

- parallel-to-serial conversion on data written to an internal 16-bit wide, 8-location deep transmit FIFO
- serial-to-parallel conversion on received data, buffering it in a similar 16-bit wide, 8-location deep receive FIFO.

Interrupts are generated to:

- request servicing of the transmit and receive FIFO
- inform the system that a receive FIFO over-run has occurred
- inform the system that data is present in the receive FIFO after an idle period has expired.

The following sections describe the features of the PrimeCell SSP:

- Features of the PrimeCell SSP
- SPI features on page 1-4
- *Microwire features* on page 1-4
- Texas Instruments synchronous serial interface features on page 1-4.

#### 1.1.1 Features of the PrimeCell SSP

The PrimeCell SSP has the following features:

- Compliance to the *AMBA Specification (Rev 2.0)* for easy integration into SoC implementation.
- Master or slave operation.
- Programmable clock bit rate and prescale.
- Separate transmit and receive first-in, first-out memory buffers, 16 bits wide, 8 locations deep.
- Programmable choice of interface operation, SPI, Microwire, or TI synchronous serial.
- Programmable data frame size from 4 to 16 bits.
- Independent masking of transmit FIFO, receive FIFO, and receive overrun interrupts.
- Internal loopback test mode available.
- Support for *Direct Memory Access* (DMA).
- Identification registers that uniquely identify the PrimeCell SSP. An operating system can use these to automatically configure itself.



Figure 1-1 shows a block diagram of the PrimeCell SSP.

Figure 1-1 PrimeCell SSP block diagram

—— **Note** ———— For clarity, Figure 1-1 does not show the test logic.

#### 1.1.2 Programmable parameters

You can program the following parameters:

- master or slave mode
- enabling of operation
- frame format
- communication baud rate
- clock phase and polarity
- data widths from 4 to 16 bits wide
- interrupt masking.

#### 1.1.3 SPI features

The features of the Motorola SPI-compatible interface are:

- full duplex, four-wire synchronous transfers
- programmable clock polarity and phase.

#### 1.1.4 Microwire features

The National Semiconductor Microwire interface performs half-duplex transfers using an 8-bit control message.

#### 1.1.5 Texas Instruments synchronous serial interface features

The features of the Texas Instruments synchronous serial interface are:

- full-duplex, four-wire synchronous transfers
- transmit data pin tristateable when not transmitting.

#### 1.2 Product revisions

This section summarizes the differences in functionality between the product revisions:

**r0p0 - r1p3** Product revision history is not available for these revisions.

**r1p3 - r1p4** Maintenance update to address errata. See the *ARM® PrimeCell Synchronous Serial Port (PL022) Errata Notice* for more information.

# Chapter 2 Functional Overview

This chapter describes the major functional blocks of the ARM PrimeCell Synchronous Serial Port (PL022).

It contains the following sections:

- PrimeCell SSP overview on page 2-2
- PrimeCell SSP functional description on page 2-3
- PrimeCell SSP operation on page 2-6.

#### 2.1 PrimeCell SSP overview

The PrimeCell SSP is a master or slave interface for synchronous serial communication with peripheral devices that have Motorola SPI, National Semiconductor Microwire, or Texas Instruments synchronous serial interfaces.

The PrimeCell SSP performs serial-to-parallel conversion on data received from a peripheral device. The CPU accesses data, control, and status information through the AMBA APB interface. The transmit and receive paths are buffered with internal FIFO memories enabling up to eight 16-bit values to be stored independently in both transmit and receive modes. Serial data is transmitted on **SSPTXD** and received on **SSPRXD**.

The PrimeCell SSP includes a programmable bit rate clock divider and prescaler to generate the serial output clock, **SSPCLKOUT**, from the input clock, **SSPCLK**. Bit rates are supported to 2MHz and higher, subject to choice of frequency for **SSPCLK**, and the maximum bit rate is determined by peripheral devices.

You can use the control registers SSPCR0 and SSPCR1 to program the PrimeCell SSP operating mode, frame format, and size. See *Control register 0, SSPCR0* on page 3-4 and *Control register 1, SSPCR1* on page 3-5.

The following individually maskable interrupt outputs are generated:

- SSPTXINTR requests servicing of the transmit buffer
- SSPRXINTR requests servicing of the receive buffer
- **SSPRORINTR** indicates an overrun condition in the receive FIFO
- SSPRTINTR indicates that a timeout period expired while data was present in the receive FIFO

A single combined interrupt, **SSPINTR** output, is asserted if any of the individual interrupts are asserted and unmasked.

In addition to the above interrupts, a set of DMA signals are provided for interfacing with a DMA controller.

Depending on the operating mode selected, the **SSPFSSOUT** output operates as:

- an active-HIGH frame synchronization output for Texas Instruments synchronous serial frame format
- an active-LOW slave select for SPI and Microwire.

#### 2.2 PrimeCell SSP functional description

Figure 2-1 shows the PrimeCell SSP block diagram.



Figure 2-1 PrimeCell SSP block diagram

\_\_\_\_\_ Note \_\_\_\_\_

For clarity, Figure 2-1 does not show the test logic.

The following sections describe the functions of the PrimeCell SSP:

- AMBA APB interface on page 2-4
- Register block on page 2-4
- Clock prescaler on page 2-4
- Transmit FIFO on page 2-4
- Receive FIFO on page 2-4
- Transmit and receive logic on page 2-4
- Interrupt generation logic on page 2-5
- *DMA interface* on page 2-5
- *Synchronizing registers and logic* on page 2-5.

#### 2.2.1 AMBA APB interface

The AMBA APB interface generates read and write decodes for accesses to status and control registers, and transmit and receive FIFO memories.

The AMBA APB is a local secondary bus that provides a low-power extension to the higher bandwidth AMBA *Advanced High-performance Bus* (AHB) within the AMBA system hierarchy. The AMBA APB groups narrow-bus peripherals to avoid loading the system bus and provides an interface using memory-mapped registers, that are accessed under programmed control.

#### 2.2.2 Register block

The register block stores data written, or to be read, across the AMBA APB interface.

#### 2.2.3 Clock prescaler

When configured as a master, an internal prescaler, comprising two free-running reloadable serially linked counters, provides the serial output clock **SSPCLKOUT**.

You can program the clock prescaler, using the SSPCPSR register, to divide **SSPCLK** by a factor of 2-254 in steps of two. By not utilizing the least significant bit of the SSPCPSR register, division by an odd number is not possible and this ensures that a symmetrical, equal mark space ratio, clock is generated. See *Clock prescale register*, *SSPCPSR* on page 3-8.

The output of the prescaler is divided again by a factor of 1-256, by programming the SSPCR0 control register, to give the final master output clock **SSPCLKOUT**.

#### 2.2.4 Transmit FIFO

The common transmit FIFO is a 16-bit wide, 8-locations deep, *First-In*, *First-Out* (FIFO) memory buffer. CPU data written across the AMBA APB interface are stored in the buffer until read out by the transmit logic.

When configured as a master or a slave, parallel data is written into the transmit FIFO prior to serial conversion, and transmission to the attached slave or master respectively, through the **SSPTXD** pin.

#### 2.2.5 Receive FIFO

The common receive FIFO is a 16-bit wide, 8-locations deep, first-in, first-out memory buffer. Received data from the serial interface are stored in the buffer until read out by the CPU across the AMBA APB interface.

When configured as a master or slave, serial data received through the **SSPRXD** pin is registered prior to parallel loading into the attached slave or master receive FIFO respectively.

#### 2.2.6 Transmit and receive logic

When configured as a master, the clock to the attached slaves is derived from a divided-down version of **SSPCLK** through the prescaler operations that previous sections describe. The master transmit logic successively reads a value from its transmit FIFO and performs parallel to serial conversion on it. Then, the serial data stream and frame control signal, synchronized to **SSPCLKOUT**, are output through the **SSPTXD** pin to the attached slaves. The master receive logic performs serial to parallel conversion on the incoming synchronous **SSPRXD** data stream, extracting and storing values into its receive FIFO, for subsequent reading through the APB interface.

When configured as a slave, the **SSPCLKIN** clock is provided by an attached master and used to time its transmission and reception sequences. The slave transmit logic, under control of the master clock, successively reads a value from its transmit FIFO, performs parallel to serial conversion, then outputs the serial data stream and frame control signal through the slave **SSPTXD** pin. The slave receive logic performs serial to parallel conversion on the incoming **SSPRXD** data stream, extracting and storing values into its receive FIFO, for subsequent reading through the APB interface.

#### 2.2.7 Interrupt generation logic

The PrimeCell SSP generates four individual maskable, active-HIGH interrupts. A combined interrupt output is also generated as an OR function of the individual interrupt requests.

You can use the single combined interrupt with a system interrupt controller that provides another level of masking on a per-peripheral basis. This enables use of modular device drivers that always know where to find the interrupt source control register bits.

You can also use the individual interrupt requests with a system interrupt controller that provides masking for the outputs of each peripheral. In this way, a global interrupt controller service routine can read the entire set of sources from one wide register in the system interrupt controller. This is attractive where the time to read from the peripheral registers is significant compared to the CPU clock speed in a real-time system.

The peripheral supports both the above methods.

The transmit and receive dynamic data-flow interrupts, **SSPTXINTR** and **SSPRXINTR**, are separated from the status interrupts so that data can be read or written in response to the FIFO trigger levels.

#### 2.2.8 DMA interface

The PrimeCell SSP provides an interface to connect to a DMA controller. See *PrimeCell DMA interface* on page 2-18 for details.

#### 2.2.9 Synchronizing registers and logic

The PrimeCell SSP supports both asynchronous and synchronous operation of the clocks, **PCLK** and **SSPCLK**. Synchronization registers and handshaking logic have been implemented, and are active at all times. This has a minimal impact on performance or area. Synchronization of control signals is performed on both directions of data flow, that is:

- from the PCLK to the SSPCLK domain
- from the **SSPCLK** to the **PCLK** domain.

#### 2.3 PrimeCell SSP operation

The following sections describe the operation of the PrimeCell SSP:

- Interface reset
- Configuring the SSP
- Enable PrimeCell SSP operation
- *Clock ratios* on page 2-7
- Programming the SSPCR0 Control Register on page 2-7
- Programming the SSPCR1 Control Register on page 2-8
- Frame format on page 2-8
- Texas Instruments synchronous serial frame format on page 2-9
- *Motorola SPI frame format* on page 2-10
- Motorola SPI Format with SPO=0, SPH=0 on page 2-10
- Motorola SPI Format with SPO=0, SPH=1 on page 2-11
- Motorola SPI Format with SPO=1, SPH=0 on page 2-12
- *Motorola SPI Format with SPO=1, SPH=1* on page 2-14
- National Semiconductor Microwire frame format on page 2-15
- Examples of master and slave configurations on page 2-17
- *PrimeCell DMA interface* on page 2-18.

#### 2.3.1 Interface reset

The PrimeCell SSP is reset by the global reset signal, **PRESETn**, and a block-specific reset signal, **nSSPRST**. An external reset controller must use **PRESETn** to assert **nSSPRST** asynchronously and negate it synchronously to **SSPCLK**. **PRESETn** must be asserted LOW for a period long enough to reset the slowest block in the on-chip system, and then taken HIGH again. The PrimeCell SSP requires **PRESETn** to be asserted LOW for at least one period of **PCLK**.

Chapter 3 Programmer's Model describes the values of the registers after reset.

#### 2.3.2 Configuring the SSP

Following reset, the PrimeCell SSP logic is disabled and must be configured when in this state.

It is necessary to program control registers SSPCR0 and SSPCR1 to configure the peripheral as a master or slave operating under one of the following protocols:

- Motorola SPI
- Texas Instruments SSI
- National Semiconductor.

The bit rate, derived from the external **SSPCLK**, requires the programming of the clock prescale register SSPCPSR. See *Clock prescale register*, *SSPCPSR* on page 3-8.

#### 2.3.3 Enable PrimeCell SSP operation

You can either prime the transmit FIFO, by writing up to eight 16-bit values when the PrimeCell SSP is disabled, or permit the transmit FIFO service request to interrupt the CPU. Once enabled, transmission or reception of data begins on the transmit, **SSPTXD**, and receive, **SSPRXD**, pins.

#### 2.3.4 Clock ratios

There is a constraint on the ratio of the frequencies of **PCLK** to **SSPCLK**. The frequency of **SSPCLK** must be less than or equal to that of **PCLK**. This ensures that control signals from the **SSPCLK** domain to the **PCLK** domain are guaranteed to get synchronized before one frame duration:

 $F_{SSPCLK} \leq F_{PCLK}$ .

In the slave mode of operation, the **SSPCLKIN** signal from the external master is double-synchronized and then delayed to detect an edge. It takes three **SSPCLKs** to detect an edge on **SSPCLKIN**. **SSPTXD** has less setup time to the falling edge of **SSPCLKIN** on which the master is sampling the line.

The setup and hold times on **SSPRXD**, with reference to **SSPCLKIN**, must be more conservative to ensure that it is at the right value when the actual sampling occurs within the SSPMS. To ensure correct device operation, **SSPCLK** must be at least 12 times faster than the maximum expected frequency of **SSPCLKIN**.

The frequency selected for **SSPCLK** must accommodate the desired range of bit clock rates. The ratio of minimum **SSPCLK** frequency to **SSPCLKOUT** maximum frequency in the case of the slave mode is 12, and for the master mode, it is two.

To generate a maximum bit rate of 1.8432Mbps in the master mode, the frequency of **SSPCLK** must be at least 3.6864MHz. With an **SSPCLK** frequency of 3.6864MHz, the SSPCPSR register must be programmed with a value of 2, and the SCR[7:0] field in the SSPCR0 register must be programmed with a value of 0.

To work with a maximum bit rate of 1.8432Mbps in the slave mode, the frequency of **SSPCLK** must be at least 22.12MHz. With an **SSPCLK** frequency of 22.12MHz, the SSPCPSR register can be programmed with a value of 12, and the SCR[7:0] field in the SSPCR0 register can be programmed with a value of 0. Similarly, the ratio of **SSPCLK** maximum frequency to **SSPCLKOUT** minimum frequency is 254 x 256. See *Control register 0, SSPCR0* on page 3-4 and *Clock prescale register, SSPCPSR* on page 3-8.

The minimum frequency of **SSPCLK** is governed by the following equations, both of which must be satisfied:

 $F_{SSPCLK}(min) \Rightarrow 2 \times F_{SSPCLKOUT}(max)$ , for master mode

 $F_{SSPCLK}(min) \Rightarrow 12 \times F_{SSPCLKIN}(max)$ , for slave mode.

The maximum frequency of **SSPCLK** is governed by the following equations, both of which must be satisfied:

F<sub>SSPCLK</sub>(max) <= 254 x 256 x F<sub>SSPCLKOUT</sub>(min), for master mode

 $F_{SSPCLK}(max) \le 254 \times 256 \times F_{SSPCLKIN}(min)$ , for slave mode.

#### 2.3.5 Programming the SSPCR0 Control Register

See *Control register 0, SSPCR0* on page 3-4 for more information on the bit assignment of this register.

The SSPCR0 register is used to:

- program the serial clock rate
- select one of the three protocols
- select the data word size, where applicable.

The *Serial Clock Rate* (SCR) value, in conjunction with the SSPCPSR clock prescale divisor value, CPSDVSR, is used to derive the PrimeCell SSP transmit and receive bit rate from the external **SSPCLK**.

The frame format is programmed through the FRF bits, and the data word size through the DSS bits.

Bit phase and polarity, applicable to Motorola SPI format only, are programmed through the SPH and SPO bits.

#### 2.3.6 Programming the SSPCR1 Control Register

See *Control register 1, SSPCR1* on page 3-5, for more information on the bit assignment of this register.

The SSPCR1 register is used to:

- select master or slave mode
- enable a loop back test feature
- enable the PrimeCell SSP peripheral.

To configure the PrimeCell SSP as a master, clear the SSPCR1 register master or slave selection bit, MS, to 0. This is the default value on reset.

Setting the SSPCR1 register MS bit to 1 configures the PrimeCell SSP as a slave. When configured as a slave, enabling or disabling of the PrimeCell SSP **SSPTXD** signal is provided through the SSPCR1 slave mode SSPTXD output disable bit, SOD. You can use this in some multi-slave environments where masters might parallel broadcast.

To enable the operation of the PrimeCell SSP, set the *Synchronous Serial Port Enable* (SSE) bit to 1.

#### Bit rate generation

The serial bit rate is derived by dividing down the input clock, **SSPCLK**. The clock is first divided by an even prescale value CPSDVSR in the range 2-254, and is programmed in SSPCPSR. The clock is divided again by a value in the range 1-256, that is 1 + SCR, where SCR is the value programmed in SSPCR0.

The following equation defines the frequency of the output signal bit clock, **SSPCLKOUT**:

$$F_{SSPCLKOUT} = \frac{F_{SSPCLK}}{CPSDVR x (1+SCR)}$$

For example, if **SSPCLK** is 3.6864MHz, and CPSDVSR = 2, then **SSPCLKOUT** has a frequency range from 7.2kHz-1.8432MHz.

#### 2.3.7 Frame format

Each data frame is between 4-16 bits long, depending on the size of data programmed, and is transmitted starting with the MSB. You can select the following basic frame types:

- Texas Instruments synchronous serial
- Motorola SPI
- National Semiconductor Microwire.

For all formats, the serial clock, **SSPCLKOUT**, is held inactive while the PrimeCell SSP is idle, and transitions at the programmed frequency only during active transmission or reception of data. The idle state of **SSPCLKOUT** is utilized to provide a receive timeout indication that occurs when the receive FIFO still contains data after a timeout period.

For Motorola SPI and National Semiconductor Microwire frame formats, the serial frame, **SSPFSSOUT**, pin is active-LOW, and is asserted, pulled-down, during the entire transmission of the frame.

For Texas Instruments synchronous serial frame format, the **SSPFSSOUT** pin is pulsed for one serial clock period, starting at its rising edge, prior to the transmission of each frame. For this frame format, both the PrimeCell SSP and the off-chip slave device drive their output data on the rising edge of **SSPCLKOUT**, and latch data from the other device on the falling edge.

Unlike the full-duplex transmission of the other two frame formats, the National Semiconductor Microwire format uses a special master-slave messaging technique, that operates at half-duplex. In this mode, when a frame begins, an 8-bit control message is transmitted to the off-chip slave. During this transmit, the SSS receives no incoming data. After the message has been sent, the off-chip slave decodes it and, after waiting one serial clock after the last bit of the 8-bit control message has been sent, responds with the requested data. The returned data can be 4-16 bits in length, making the total frame length in the range 13-25 bits.

#### 2.3.8 Texas Instruments synchronous serial frame format

Figure 2-2 shows the Texas Instruments synchronous serial frame format for a single transmitted frame.



Figure 2-2 Texas Instruments synchronous serial frame format, single transfer

In this mode, **SSPCLKOUT** and **SSPFSSOUT** are forced LOW, and the transmit data line, **SSPTXD** is tristated whenever the PrimeCell SSP is idle. When the bottom entry of the transmit FIFO contains data, **SSPFSSOUT** is pulsed HIGH for one **SSPCLKOUT** period. The value to be transmitted is also transferred from the transmit FIFO to the serial shift register of the transmit logic. On the next rising edge of **SSPCLKOUT**, the MSB of the 4-bit to 16-bit data frame is shifted out on the **SSPTXD** pin. In a similar way, the MSB of the received data is shifted onto the **SSPRXD** pin by the off-chip serial slave device.

Both the PrimeCell SSP and the off-chip serial slave device then clock each data bit into their serial shifter on the falling edge of each **SSPCLKOUT**. The received data is transferred from the serial shifter to the receive FIFO on the first rising edge of **PCLK** after the LSB has been latched.

Figure 2-3 on page 2-10 shows the Texas Instruments synchronous serial frame format when back-to-back frames are transmitted.



Figure 2-3 Texas Instruments synchronous serial frame format, continuous transfer

#### 2.3.9 Motorola SPI frame format

The Motorola SPI interface is a four-wire interface where the **SSPFSSOUT** signal behaves as a slave select. The main feature of the Motorola SPI format is that you can program the inactive state and phase of the **SSPCLKOUT** signal using the SPO and SPH bits of the SSPSCR0 control register. See *Control register 0, SSPCR0* on page 3-4.

#### SPO, clock polarity

When the SPO clock polarity control bit is LOW, it produces a steady state LOW value on the **SSPCLKOUT** pin. If the SPO clock polarity control bit is HIGH, a steady state HIGH value is placed on the **SSPCLKOUT** pin when data is not being transferred.

#### SPH, clock phase

The SPH control bit selects the clock edge that captures data and enables it to change state. It has the most impact on the first bit transmitted by either permitting or not permitting a clock transition before the first data capture edge.

When the SPH phase control bit is LOW, data is captured on the first clock edge transition.

When the SPH clock phase control bit is HIGH, data is captured on the second clock edge transition.

#### 2.3.10 Motorola SPI Format with SPO=0, SPH=0

Figure 2-4 and Figure 2-5 on page 2-11 show single and continuous transmission signal sequences for Motorola SPI format with SPO=0, SPH=0. Figure 2-4 shows a single transmission signal sequence for Motorola SPI frame format with SPO=0, SPH=0.



Figure 2-4 Motorola SPI frame format, single transfer, with SPO=0 and SPH=0

Figure 2-5 on page 2-11 shows a continuous transmission signal sequence for Motorola SPI frame format with SPO=0, SPH=0.



Figure 2-5 Motorola SPI frame format, continuous transfer, with SPO=0 and SPH=0

In this configuration, during idle periods:

- the SSPCLKOUT signal is forced LOW
- the SSPFSSOUT signal is forced HIGH
- the transmit data line SSPTXD is arbitrarily forced LOW
- the **nSSPOE** pad enable signal is forced HIGH, making the transmit pad high impedance
- when the PrimeCell SSP is configured as a master, the nSSPCTLOE line is driven LOW, enabling the SSPCLKOUT pad, active-LOW enable
- when the PrimeCell SSP is configured as a slave, the **nSSPCTLOE** line is driven HIGH, disabling the **SSPCLKOUT** pad, active-LOW enable.

If the PrimeCell SSP is enabled, and there is valid data within the transmit FIFO, the start of transmission is signified by the **SSPFSSOUT** master signal being driven LOW. This causes slave data to be enabled onto the **SSPRXD** input line of the master. The **nSSPOE** line is driven LOW, enabling the master **SSPTXD** output pad.

One half **SSPCLKOUT** period later, valid master data is transferred to the **SSPTXD** pin. Now that both the master and slave data have been set, the **SSPCLKOUT** master clock pin goes HIGH after one additional half **SSPCLKOUT** period.

The data is now captured on the rising and propagated on the falling edges of the **SSPCLKOUT** signal.

In the case of a single word transmission, after all bits of the data word have been transferred, the **SSPFSSOUT** line is returned to its idle HIGH state one **SSPCLKOUT** period after the last bit has been captured.

However, in the case of continuous back-to-back transmissions, the **SSPFSSOUT** signal must be pulsed HIGH between each data word transfer. This is because the slave select pin freezes the data in its serial peripheral register and does not permit it to be altered if the SPH bit is logic zero. Therefore, the master device must raise the **SSPFSSIN** pin of the slave device between each data transfer to enable the serial peripheral data write. On completion of the continuous transfer, the **SSPFSSOUT** pin is returned to its idle state one **SSPCLKOUT** period after the last bit has been captured.

#### 2.3.11 Motorola SPI Format with SPO=0, SPH=1

Figure 2-6 on page 2-12 shows the transfer signal sequence for Motorola SPI format with SPO=0, SPH=1, and it covers both single and continuous transfers.



Figure 2-6 Motorola SPI frame format with SPO=0 and SPH=1, single and continuous transfers

In this configuration, during idle periods:

- the SSPCLKOUT signal is forced LOW
- The SSPFSSOUT signal is forced HIGH
- the transmit data line **SSPTXD** is arbitrarily forced LOW
- the nSSPOE pad enable signal is forced HIGH, making the transmit pad high impedance
- when the PrimeCell SSP is configured as a master, the nSSPCTLOE line is driven LOW, enabling the SSPCLKOUT pad, active-LOW enable
- when the PrimeCell SSP is configured as a slave, the nSSPCTLOE line is driven HIGH, disabling the SSPCLKOUT pad, active-LOW enable.

If the PrimeCell SSP is enabled, and there is valid data within the transmit FIFO, the start of transmission is signified by the **SSPFSSOUT** master signal being driven LOW. The **nSSPOE** line is driven LOW, enabling the master **SSPTXD** output pad. After an additional one half **SSPCLKOUT** period, both master and slave valid data is enabled onto their respective transmission lines. At the same time, the **SSPCLKOUT** is enabled with a rising edge transition.

Data is then captured on the falling edges and propagated on the rising edges of the **SSPCLKOUT** signal.

In the case of a single word transfer, after all bits have been transferred, the **SSPFSSOUT** line is returned to its idle HIGH state one **SSPCLKOUT** period after the last bit has been captured.

For continuous back-to-back transfers, the **SSPFSSOUT** pin is held LOW between successive data words and termination is the same as that of the single word transfer.

#### 2.3.12 Motorola SPI Format with SPO=1, SPH=0

Figure 2-7 on page 2-13 and Figure 2-8 on page 2-13 show single and continuous transmission signal sequences for Motorola SPI format with SPO=1, SPH=0.

Figure 2-7 on page 2-13 shows a single transmission signal sequence for Motorola SPI format with SPO=1, SPH=0.



Figure 2-7 Motorola SPI frame format, single transfer, with SPO=1 and SPH=0

Figure 2-8 shows a continuous transmission signal sequence for Motorola SPI format with SPO=1, SPH=0.



Figure 2-8 Motorola SPI frame format, continuous transfer, with SPO=1 and SPH=0

In this configuration, during idle periods:

- the SSPCLKOUT signal is forced HIGH
- the SSPFSSOUT signal is forced HIGH
- the transmit data line **SSPTXD** is arbitrarily forced LOW
- the **nSSPOE** pad enable signal is forced HIGH, making the transmit pad high impedance
- when the PrimeCell SSP is configured as a master, the nSSPCTLOE line is driven LOW, enabling the SSPCLKOUT pad, active-LOW enable
- when the PrimeCell SSP is configured as a slave, the **nSSPCTLOE** line is driven HIGH, disabling the **SSPCLKOUT** pad, active-LOW enable.

If the PrimeCell SSP is enabled, and there is valid data within the transmit FIFO, the start of transmission is signified by the **SSPFSSOUT** master signal being driven LOW, and this causes slave data to be immediately transferred onto the **SSPRXD** line of the master. The **nSSPOE** line is driven LOW, enabling the master **SSPTXD** output pad.

One half period later, valid master data is transferred to the **SSPTXD** line. Now that both the master and slave data have been set, the **SSPCLKOUT** master clock pin becomes LOW after one additional half **SSPCLKOUT** period. This means that data is captured on the falling edges and be propagated on the rising edges of the **SSPCLKOUT** signal.

In the case of a single word transmission, after all bits of the data word are transferred, the SSPFSSOUT line is returned to its idle HIGH state one **SSPCLKOUT** period after the last bit has been captured.

However, in the case of continuous back-to-back transmissions, the **SSPFSSOUT** signal must be pulsed HIGH between each data word transfer. This is because the slave select pin freezes the data in its serial peripheral register and does not permit it to be altered if the SPH bit is logic zero. Therefore, the master device must raise the **SSPFSSIN** pin of the slave device between each data transfer to enable the serial peripheral data write. On completion of the continuous transfer, the **SSPFSSOUT** pin is returned to its idle state one **SSPCLKOUT** period after the last bit has been captured.

#### 2.3.13 Motorola SPI Format with SPO=1, SPH=1

Figure 2-9 shows the transfer signal sequence for Motorola SPI format with SPO=1, SPH=1, and it covers both single and continuous transfers.



Figure 2-9 Motorola SPI frame format with SPO=1 and SPH=1, single and continuous transfers

\_\_\_\_\_Note \_\_\_\_\_ In Figure 2-9, Q is an undefined signal.

In this configuration, during idle periods:

- the **SSPCLKOUT** signal is forced HIGH
- the **SSPFSSOUT** signal is forced HIGH
- the transmit data line **SSPTXD** is arbitrarily forced LOW
- the **nSSPOE** pad enable signal is forced HIGH, making the transmit pad high impedance
- when the PrimeCell SSP is configured as a master, the **nSSPCTLOE** line is driven LOW, enabling the **SSPCLKOUT** pad, active-LOW enable
- when the PrimeCell SSP is configured as a slave, the nSSPCTLOE line is driven HIGH, disabling the SSPCLKOUT pad, active-LOW enable.

If the PrimeCell SSP is enabled, and there is valid data within the transmit FIFO, the start of transmission is signified by the **SSPFSSOUT** master signal being driven LOW. The **nSSPOE** line is driven LOW, enabling the master **SSPTXD** output pad. After an additional one half **SSPCLKOUT** period, both master and slave data are enabled onto their respective transmission lines. At the same time, the **SSPCLKOUT** is enabled with a falling edge transition. Data is then captured on the rising edges and propagated on the falling edges of the **SSPCLKOUT** signal.

After all bits have been transferred, in the case of a single word transmission, the **SSPFSSOUT** line is returned to its idle HIGH state one **SSPCLKOUT** period after the last bit has been captured.

For continuous back-to-back transmissions, the **SSPFSSOUT** pin remains in its active-LOW state, until the final bit of the last word has been captured, and then returns to its idle state as the previous section describes.

For continuous back-to-back transfers, the **SSPFSSOUT** pin is held LOW between successive data words and termination is the same as that of the single word transfer.

#### 2.3.14 National Semiconductor Microwire frame format

Figure 2-10 shows the National Semiconductor Microwire frame format for a single frame. Figure 2-11 on page 2-16 shows the same format when back to back frames are transmitted.



Figure 2-10 Microwire frame format, single transfer

Microwire format is very similar to SPI format, except that transmission is half-duplex instead of full-duplex, using a master-slave message passing technique. Each serial transmission begins with an 8-bit control word that is transmitted from the PrimeCell SSP to the off-chip slave device. During this transmission, the PrimeCell SSP receives no incoming data. After the message has been sent, the off-chip slave decodes it and, after waiting one serial clock after the last bit of the 8-bit control message has been sent, responds with the required data. The returned data is 4 to 16 bits in length, making the total frame length in the range 13-25 bits.

In this configuration, during idle periods:

- SSPCLKOUT is forced LOW
- SSPFSSOUT is forced HIGH
- the transmit data line, SSPTXD, is arbitrarily forced LOW
- the **nSSPOE** pad enable signal is forced HIGH, making the transmit pad high impedance.

A transmission is triggered by writing a control byte to the transmit FIFO. The falling edge of **SSPFSSOUT** causes the value contained in the bottom entry of the transmit FIFO to be transferred to the serial shift register of the transmit logic, and the MSB of the 8-bit control frame to be shifted out onto the **SSPTXD** pin. **SSPFSSOUT** remains LOW for the duration of the frame transmission. The **SSPRXD** pin remains tristated during this transmission.

The off-chip serial slave device latches each control bit into its serial shifter on the rising edge of each **SSPCLKOUT**. After the last bit is latched by the slave device, the control byte is decoded during a one clock wait-state, and the slave responds by transmitting data back to the PrimeCell SSP. Each bit is driven onto **SSPRXD** line on the falling edge of **SSPCLKOUT**. The PrimeCell SSP in turn latches each bit on the rising edge of **SSPCLKOUT**. At the end of the frame, for single transfers, the **SSPFSSOUT** signal is pulled HIGH one clock period after the last bit has been latched in the receive serial shifter, that causes the data to be transferred to the receive FIFO.



The off-chip slave device can tristate the receive line either on the falling edge of **SSPCLKOUT** after the LSB has been latched by the receive shifter, or when the **SSPFSSOUT** pin goes HIGH.

For continuous transfers, data transmission begins and ends in the same manner as a single transfer. However, the **SSPFSSOUT** line is continuously asserted, held LOW, and transmission of data occurs back-to-back. The control byte of the next frame follows directly after the LSB of the received data from the current frame. Each of the received values is transferred from the receive shifter on the falling edge **SSPCLKOUT**, after the LSB of the frame has been latched into the PrimeCell SSP.

Figure 2-11 shows the National Semiconductor Microwire frame format when back-to-back frames are transmitted.



Figure 2-11 Microwire frame format, continuous transfers

### Setup and hold time requirements on SSPFSSIN with respect to SSPCLKIN in Microwire mode

In Microwire mode, the PrimeCell SSP slave samples the first bit of receive data on the rising edge of **SSPCLKIN** after **SSPFSSIN** has gone LOW. Masters that drive a free-running **SSPCKLIN** must ensure that the **SSPFSSIN** signal has sufficient setup and hold margins with respect to the rising edge of **SSPCLKIN**.

Figure 2-12 on page 2-17 shows these setup and hold time requirements.

With respect to the **SSPCLKIN** rising edge on which the first bit of receive data is to be sampled by the PrimeCell SSP slave, **SSPFSSIN** must have a setup of at least two times the period of **SSPCLK** on which the PrimeCell SSP operates.

With respect to the **SSPCLKIN** rising edge previous to this edge, **SSPFSSIN** must have a hold of at least one **SSPCLK** period.



Figure 2-12 Microwire frame format, SSPFSSIN input setup and hold requirements

#### 2.3.15 Examples of master and slave configurations

Figure 2-13, Figure 2-14 on page 2-18, and Figure 2-15 on page 2-18 show how you can connect the PrimeCell SSP (PL022) peripheral to other synchronous serial peripherals, when it is configured as a master or a slave.

\_\_\_\_\_Note \_\_\_\_\_

The SSP (PL022) does not support dynamic switching between master and slave in a system. Each instance is configured and connected either as a master or slave.

Figure 2-13 shows the PrimeCell SSP (PL022) instanced twice, as a single master and one slave. The master can broadcast to the slave through the master SSPTXD line. In response, the slave drives its **nSSPOE** signal HIGH, enabling its **SSPTXD** data onto the SSPRXD line of the master.



Figure 2-13 PrimeCell SSP master coupled to a PL022 slave

Figure 2-14 on page 2-18 shows how an PrimeCell SSP (PL022), configured as master, interfaces to a Motorola SPI slave. The SPI *Slave Select* (SS) signal is permanently tied LOW and configures it as a slave. Similar to the above operation, the master can broadcast to the slave through the master PrimeCell SSP **SSPTXD** line. In response, the slave drives its SPI MISO port onto the **SSPRXD** line of the master.



Figure 2-14 PrimeCell SSP master coupled to an SPI slave

Figure 2-15 shows a Motorola SPI configured as a master and interfaced to an instance of a PrimeCell SSP (PL022) configured as a slave. In this case, the slave *Select Signal* (SS) is permanently tied HIGH to configure it as a master. The master can broadcast to the slave through the master SPI MOSI line and in response, the slave drives its **nSSPOE** signal LOW. This enables its **SSPTXD** data onto the MISO line of the master.



Figure 2-15 SPI master coupled to a PrimeCell SSP slave

#### 2.3.16 PrimeCell DMA interface

The PrimeCell SSP provides an interface to connect to the DMA controller. The PrimeCell SSP DMA control register, SSPDMACR controls the DMA operation of the PrimeCell SSP. See *DMA control register, SSPDMACR* on page 3-12.

#### Receive

The DMA interface includes the following signals, for receive:

#### **SSPRXDMASREO**

Single-character DMA transfer request, asserted by the SSP. This signal is asserted when the receive FIFO contains at least one character.

#### **SSPRXDMABREQ**

Burst DMA transfer request, asserted by the SSP. This signal is asserted when the receive FIFO contains four or more characters.

#### **SSPRXDMACLR**

DMA request clear, asserted by the DMA controller to clear the receive request signals. If DMA burst transfer is requested, the clear signal is asserted during the transfer of the last data in the burst.

#### **Transmit**

The DMA interface includes the following signals, for transmit:

#### **SSPTXDMASREO**

Single-character DMA transfer request, asserted by the SSP. This signal is asserted when there is at least one empty location in the transmit FIFO.

#### **SSPTXDMABREQ**

Burst DMA transfer request, asserted by the SSP. This signal is asserted when the transmit FIFO contains four characters or fewer.

#### **SSPTXDMACLR**

DMA request clear, asserted by the DMA controller, to clear the transmit request signals. If a DMA burst transfer is requested, the clear signal is asserted during the transfer of the last data in the burst.

The burst transfer and single transfer request signals are not mutually exclusive. They can both be asserted at the same time. For example, when there is more data than the watermark level of four in the receive FIFO, the burst transfer request, and the single transfer request, are asserted. When the amount of data left in the receive FIFO is less than the watermark level, the single request only is asserted. This is useful for situations where the number of characters left to be received in the stream is less than a burst.

For example, if 19 characters must be received, the DMA controller then transfers four bursts of four characters, and three single transfers to complete the stream.

| Note                                                                                     |  |
|------------------------------------------------------------------------------------------|--|
| For the remaining three characters, the PrimeCell SSP does not assert the burst request. |  |

Each request signal remains asserted until the relevant DMA clear signal is asserted. After the request clear signal is deasserted, a request signal can become active again, depending on the conditions that previous sections describe. All request signals are deasserted if the PrimeCell SSP is disabled, or the DMA enable signal is cleared.

Table 2-1 shows the trigger points for **DMABREQ**, for both the transmit and receive FIFOs.

#### Table 2-1 DMA trigger points for the transmit and receive FIFOs

|                 | Burst length                        |                                     |  |
|-----------------|-------------------------------------|-------------------------------------|--|
| Watermark level | Transmit, number of empty locations | Receive, number of filled locations |  |
| 1/2             | 4                                   | 4                                   |  |

Figure 2-16 shows the timing diagram for both a single transfer request, and a burst transfer request, with the appropriate DMA clear signal. The signals are all synchronous to **PCLK**.



Figure 2-16 DMA transfer waveforms

## Chapter 3 **Programmer's Model**

This chapter describes the ARM PrimeCell Synchronous Serial Port (PL022) registers and provides details needed when programming the microcontroller.

It contains the following sections:

- *About the programmer's model* on page 3-2
- Summary of PrimeCell SSP registers on page 3-3
- Register descriptions on page 3-4
- *Interrupts* on page 3-20.

### 3.1 About the programmer's model

The following information applies to the Synchronous Serial Port (PL022) registers:

- The base address is not fixed, and can be different for any particular system implementation. The offset of each register from the base address is fixed.
- Do not attempt to access reserved or unused address locations. Attempting to access these locations can result in Unpredictable behavior.
- Unless otherwise stated in the accompanying text:
  - do not modify undefined register bits
  - ignore undefined register bits on reads
  - all register bits are reset to a logic 0 by a system or power-on reset.
- Access type in Table 3-1 on page 3-3 is described as follows:

**RW** Read and write.

**RO** Read only.

**WO** Write only.

The following locations are reserved, and must not be used during normal operation:

- locations at offsets +0x028 to +0x07C and +0xFD0 to +0xFDC are reserved for possible future extensions
- locations at offsets +0x080 to +0x088 are reserved for test purposes.

## 3.2 Summary of PrimeCell SSP registers

Table 3-1 shows the PrimeCell SSP registers.

Table 3-1 PrimeCell SSP register summary

| Offset                    | Name         | Type | Reset  | Width | Description                                               |
|---------------------------|--------------|------|--------|-------|-----------------------------------------------------------|
| SSP Base + 0x00           | SSPCR0       | RW   | 0x0000 | 16    | Control register 0, SSPCR0 on page 3-4                    |
| SSP Base + 0x04           | SSPCR1       | RW   | 0x0    | 4     | Control register 1, SSPCR1 on page 3-5                    |
| SSP Base + 0x08           | SSPDR        | RW   | 0x     | 16    | Data register, SSPDR on page 3-6                          |
| SSP Base + 0x0C           | SSPSR        | RO   | 0x03   | 5     | Status register, SSPSR on page 3-7                        |
| SSP Base + 0x10           | SSPCPSR      | RW   | 0x00   | 8     | Clock prescale register, SSPCPSR on page 3-8              |
| SSP Base + 0x14           | SSPIMSC      | RW   | 0x0    | 4     | Interrupt mask set or clear register, SSPIMSC on page 3-9 |
| SSP Base + 0x18           | SSPRIS       | RO   | 0x8    | 4     | Raw interrupt status register, SSPRIS on page 3-10        |
| SSP Base + 0x1C           | SSPMIS       | RO   | 0x0    | 4     | Masked interrupt status register, SSPMIS on page 3-11     |
| SSP Base + 0x20           | SSPICR       | WO   | 0x0    | 4     | Interrupt clear register, SSPICR on page 3-11             |
| SSP Base + 0x24           | SSPDMACR     | RW   | 0x0    | 2     | DMA control register, SSPDMACR on page 3-12               |
| SSP Base + 0x28 to 0x7C   | -            | -    | -      | -     | Reserved                                                  |
| SSP Base + 0x80 to 0x8C   | -            | -    | -      | -     | Reserved for test                                         |
| SSP Base + 0x90 to 0xFCC  | -            | -    | -      | -     | Reserved                                                  |
| SSP Base + 0xFD0 to 0xFDC | -            | -    | -      | -     | Reserved for future expansion                             |
| SSP base + 0xFE0          | SSPPeriphID0 | RO   | 0x22   | 8     | Peripheral identification registers, SSPPeriphID0-3 on    |
| SSP base + 0xFE4          | SSPPeriphID1 | RO   | 0x10   | 8     | page 3-13                                                 |
| SSP base + 0xFE8          | SSPPeriphID2 | RO   | 0x34   | 8     | -                                                         |
| SSP base + 0xFEC          | SSPPeriphID3 | RO   | 0x00   | 8     | -                                                         |
| SSP base + 0xFF0          | SSPPCellID0  | RO   | 0x0D   | 8     | PrimeCell identification registers, SSPPCellID0-3 on      |
| SSP base + 0xFF4          | SSPPCellID1  | RO   | 0xF0   | 8     | page 3-16                                                 |
| SSP base + 0xFF8          | SSPPCellID2  | RO   | 0x05   | 8     | -                                                         |
| SSP base + 0xFFC          | SSPPCellID3  | RO   | 0xB1   | 8     | -                                                         |

## 3.3 Register descriptions

This section describes the PrimeCell SSP registers. Table 3-1 on page 3-3 provides cross references to individual registers.

#### 3.3.1 Control register 0, SSPCR0

The SSPCR0 Register characteristics are:

**Purpose** SSPCR0 is control register 0 and contains five bit fields that control

various functions within the PrimeCell SSP.

**Usage constraints** There are no usage constraints.

**Configurations** Available in all SSP configurations.

Figure 3-1 shows the bit assignments.



Figure 3-1 SSPCR0 Register bit assignments

Table 3-2 shows the bit assignments.

Table 3-2 SSPCR0 Register bit assignments

| Bits   | Name | Function                                                                                                                      |
|--------|------|-------------------------------------------------------------------------------------------------------------------------------|
| [15:8] | SCR  | Serial clock rate. The value SCR is used to generate the transmit and receive bit rate of the PrimeCell SSP. The bit rate is: |
|        |      | F <sub>SSPCLK</sub>                                                                                                           |
|        |      | CPSDVR x (1+SCR)                                                                                                              |
|        |      | where CPSDVSR is an even value from 2-254, programmed through the SSPCPSR register and SCR is a value from 0-255.             |
|        | SPH  | SSPCLKOUT phase, applicable to Motorola SPI frame format only. See <i>Motorola SPI frame format</i> on page 2-10.             |

Table 3-2 SSPCR0 Register bit assignments (continued)

|     | Bits  | Name | Function       |                                                                                         |
|-----|-------|------|----------------|-----------------------------------------------------------------------------------------|
|     | [6]   | SPO  |                | P polarity, applicable to Motorola SPI frame ee Motorola SPI frame format on page 2-10. |
|     | [5:4] | FRF  | Frame format:  |                                                                                         |
|     |       |      | 00             | Motorola SPI frame format.                                                              |
|     |       |      | 01             | TI synchronous serial frame format.                                                     |
|     |       |      | 10             | National Microwire frame format.                                                        |
| \   |       |      | 11             | Reserved, undefined operation.                                                          |
|     | [3:0] | DSS  | Data Size Sele | ct:                                                                                     |
| _ \ |       | )    | 0000           | Reserved, undefined operation.                                                          |
|     |       |      | 0001           | Reserved, undefined operation.                                                          |
|     |       |      | 0010           | Reserved, undefined operation.                                                          |
|     |       |      | 0011           | 4-bit data.                                                                             |
|     |       |      | 0100           | 5-bit data.                                                                             |
|     |       |      | 0101           | 6-bit data.                                                                             |
|     |       |      | 0110           | 7-bit data.                                                                             |
|     |       |      | 0111           | 8-bit data.                                                                             |
|     |       |      | 1000           | 9-bit data.                                                                             |
|     |       |      | 1001           | 10-bit data.                                                                            |
|     |       |      | 1010           | 11-bit data.                                                                            |
|     |       |      | 1011           | 12-bit data.                                                                            |
|     |       |      | 1100           | 13-bit data.                                                                            |
|     |       |      | 1101           | 14-bit data.                                                                            |
|     |       |      | 1110           | 15-bit data.                                                                            |
|     |       |      | 1111           | 16-bit data.                                                                            |

## 3.3.2 Control register 1, SSPCR1

The SSPCR1 Register characteristics are:

**Purpose** SSPCR1 is the control register 1 and contains four different bit fields, that

control various functions within the PrimeCell SSP.

**Usage constraints** There are no usage constraints.

**Configurations** Available in all SSP configurations.

Figure 3-2 shows the bit assignments.



Figure 3-2 SSPCR1 Register bit assignments

Table 3-3 shows the bit assignments.

Table 3-3 SSPCR1 Register bit assignments

| Bits   | Name | Function                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| [15:4] | -    | Reserved, read unpredictable, should be written as 0.                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| [3]    | SOD  | Slave-mode output disable. This bit is relevant only in the slave mode, MS=1. In multiple-slave systems, it is possible for an PrimeCell SSP master to broadcast a message to all slaves in the system while ensuring that only one slave drives data onto its serial output line. In such systems the <b>RXD</b> lines from multiple slaves could be tied together. |  |  |  |  |
|        |      | To operate in such systems, the SOD bit can be set if the PrimeCell SSP slave is not supposed to drive the <b>SSPTXD</b> line:                                                                                                                                                                                                                                       |  |  |  |  |
|        |      | SSP can drive the <b>SSPTXD</b> output in slave mode.                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|        |      | SSP must not drive the <b>SSPTXD</b> output in slave mode.                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| [2]    | MS   | Master or slave mode select.                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|        |      | This bit can be modified only when the PrimeCell SSP is disabled, SSE=0:                                                                                                                                                                                                                                                                                             |  |  |  |  |
|        |      | Device configured as master, default.                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|        |      | 1 Device configured as slave.                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| [1]    | SSE  | Synchronous serial port enable:                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|        |      | 8 SSP operation disabled.                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|        |      | SSP operation enabled.                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| [0]    | LBM  | Loop back mode:                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|        |      | Normal serial port operation enabled.                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|        |      | Output of transmit serial shifter is connected to input of receive serial shifter internally.                                                                                                                                                                                                                                                                        |  |  |  |  |

#### 3.3.3 Data register, SSPDR

The SSPCR1 Register characteristics are:

| Pur | pose |
|-----|------|
|-----|------|

SSPDR is the data register and is 16-bits wide. When SSPDR is read, the entry in the receive FIFO, pointed to by the current FIFO read pointer, is accessed. As data values are removed by the PrimeCell SSP receive logic from the incoming data frame, they are placed into the entry in the receive FIFO, pointed to by the current FIFO write pointer.

When SSPDR is written to, the entry in the transmit FIFO, pointed to by the write pointer, is written to. Data values are removed from the transmit FIFO one value at a time by the transmit logic. It is loaded into the transmit serial shifter, then serially shifted out onto the **SSPTXD** pin at the programmed bit rate.

When a data size of less than 16 bits is selected, the user must right-justify data written to the transmit FIFO. The transmit logic ignores the unused bits. Received data less than 16 bits is automatically right-justified in the receive buffer.

**Usage constraints** There are no usage constraints.

**Configurations** Available in all SSP configurations.

**Attributes** See Table 3-1 on page 3-3.

Figure 3-3 on page 3-7 shows the bit assignments.



Figure 3-3 SSPDR Register bit assignments

Table 3-4 shows the bit assignments.

Table 3-4 SSPDR Register bit assignments

| Bits   | Name | Function               |                                                                                                 |  |
|--------|------|------------------------|-------------------------------------------------------------------------------------------------|--|
| [15:0] | DATA | Transmit/Receive FIFO: |                                                                                                 |  |
|        |      | Read                   | Read Receive FIFO.                                                                              |  |
|        |      | Write                  | Transmit FIFO.                                                                                  |  |
|        |      |                        | tht-justify data when the PrimeCell SSP is programmed for a data size that is less than 16      |  |
|        |      | bits. Unused           | bits at the top are ignored by transmit logic. The receive logic automatically right-justifies. |  |

#### 3.3.4 Status register, SSPSR

The SSPSR Register characteristics are:

**Purpose** SSPSR is a RO status register that contains bits that indicate the FIFO fill

status and the PrimeCell SSP busy status.

**Usage constraints** There are no usage constraints.

**Configurations** Available in all SSP configurations.

Figure 3-4 shows the bit assignments.



Figure 3-4 SSPSR Register bit assignments

Table 3-5 shows the bit assignments.

Table 3-5 SSPSR Register bit assignments

| Bits   | Name | Function                                                                                  |  |
|--------|------|-------------------------------------------------------------------------------------------|--|
| [15:5] | -    | Reserved, read unpredictable, should be written as 0.                                     |  |
| [4]    | BSY  | PrimeCell SSP busy flag, RO:                                                              |  |
|        |      | 0 SSP is idle.                                                                            |  |
|        |      | SSP is currently transmitting and/or receiving a frame or the transmit FIFO is not empty. |  |
| [3]    | RFF  | Receive FIFO full, RO:                                                                    |  |
|        |      | Receive FIFO is not full.                                                                 |  |
|        |      | 1 Receive FIFO is full.                                                                   |  |
| [2]    | RNE  | Receive FIFO not empty, RO:                                                               |  |
|        |      | 0 Receive FIFO is empty.                                                                  |  |
|        |      | 1 Receive FIFO is not empty.                                                              |  |
| [1]    | TNF  | Transmit FIFO not full, RO:                                                               |  |
|        |      | 0 Transmit FIFO is full.                                                                  |  |
|        |      | 1 Transmit FIFO is not full.                                                              |  |
| [0]    | TFE  | Transmit FIFO empty, RO:                                                                  |  |
|        |      | 0 Transmit FIFO is not empty.                                                             |  |
|        |      | 1 Transmit FIFO is empty.                                                                 |  |

#### 3.3.5 Clock prescale register, SSPCPSR

The SSPCPSR Register characteristics are:

**Purpose** SSPCPSR is the clock prescale register and specifies the division factor by

which the input **SSPCLK** must be internally divided before further use.

The value programmed into this register must be an even number between 2-254. The least significant bit of the programmed number is hard-coded to zero. If an odd number is written to this register, data read back from

this register has the least significant bit as zero.

**Usage constraints** There are no usage constraints.

**Configurations** Available in all SSP configurations.

Figure 3-5 shows the bit assignments.



Figure 3-5 SSPCPSR Register bit assignments

Table 3-6 shows the bit assignments.

Table 3-6 SSPCPSR Register bit assignments

| Bits   | Name    | Function                                                                                                                                                         |
|--------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [15:8] | -       | Reserved, read unpredictable, must be written as 0.                                                                                                              |
| [7:0]  | CPSDVSR | Clock prescale divisor. Must be an even number from 2-254, depending on the frequency of <b>SSPCLK</b> . The least significant bit always returns zero on reads. |

#### 3.3.6 Interrupt mask set or clear register, SSPIMSC

The SSPIMSC Register characteristics are:

Purpose

The SSPIMSC register is the interrupt mask set or clear register. It is a RW register.

On a read this register gives the current value of the mask on the relevant interrupt. A write of 1 to the particular bit sets the mask, enabling the interrupt to be read. A write of 0 clears the corresponding mask.

All the bits are cleared to 0 when reset.

Usage constraints

There are no usage constraints.

Configurations

Available in all SSP configurations.

See Table 3-1 on page 3-3.

Figure 3-6 shows the bit assignments.



Figure 3-6 SSPIMSC Register bit assignments

Table 3-7 shows the bit assignments.

Table 3-7 SSPIMSC Register bit assignments

| Bits   | Name     | Function                                                                                                                                                            |  |
|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| [15:4] | Reserved | Reserved, read as zero, do not modify.                                                                                                                              |  |
| [3]    | TXIM     | Transmit FIFO interrupt mask:  Transmit FIFO half empty or less condition interrupt is masked.  Transmit FIFO half empty or less condition interrupt is not masked. |  |

Table 3-7 SSPIMSC Register bit assignments (continued)

| Bits | Name  | Function                                                                              |  |
|------|-------|---------------------------------------------------------------------------------------|--|
| [2]  | RXIM  | Receive FIFO interrupt mask:                                                          |  |
|      |       | Receive FIFO half full or less condition interrupt is masked.                         |  |
|      |       | 1 Receive FIFO half full or less condition interrupt is not masked.                   |  |
| [1]  | RTIM  | Receive timeout interrupt mask:                                                       |  |
|      |       | Receive FIFO not empty and no read prior to timeout period interrupt is masked.       |  |
|      |       | 1 Receive FIFO not empty and no read prior to timeout period interrupt is not masked. |  |
| [0]  | RORIM | Receive overrun interrupt mask:                                                       |  |
|      |       | Receive FIFO written to while full condition interrupt is masked.                     |  |
|      |       | 1 Receive FIFO written to while full condition interrupt is not masked.               |  |

#### 3.3.7 Raw interrupt status register, SSPRIS

The SSPRIS Register characteristics are:

**Purpose** The SSPRIS register is the raw interrupt status register. It is a RO register.

On a read this register gives the current raw status value of the corresponding interrupt prior to masking. A write has no effect.

Usage constraints There are no usage constraints.

**Configurations** Available in all SSP configurations.

Figure 3-7 shows the bit assignments.



Figure 3-7 SSPRIS Register bit assignments

Table 3-8 shows the bit assignments.

Table 3-8 SSPRIS Register bit assignments

| Bits   | Name     | Function                                                                     |
|--------|----------|------------------------------------------------------------------------------|
| [15:4] | Reserved | Reserved, read as zero, do not modify                                        |
| [3]    | TXRIS    | Gives the raw interrupt state, prior to masking, of the SSPTXINTR interrupt  |
| [2]    | RXRIS    | Gives the raw interrupt state, prior to masking, of the SSPRXINTR interrupt  |
| [1]    | RTRIS    | Gives the raw interrupt state, prior to masking, of the SSPRTINTR interrupt  |
| [0]    | RORRIS   | Gives the raw interrupt state, prior to masking, of the SSPRORINTR interrupt |

#### 3.3.8 Masked interrupt status register, SSPMIS

The SSPMIS Register characteristics are:

**Purpose** The SSPMIS register is the masked interrupt status register. It is a RO

register. On a read this register gives the current masked status value of the

corresponding interrupt. A write has no effect.

**Usage constraints** There are no usage constraints.

**Configurations** Available in all SSP configurations.

**Attributes** See Table 3-1 on page 3-3.

Figure 3-8 shows the bit assignments.



Figure 3-8 SSPMIS Register bit assignments

Table 3-9 shows the bit assignments.

Table 3-9 SSPMIS Register bit assignments

| Bits   | Name     | Function                                                                                       |
|--------|----------|------------------------------------------------------------------------------------------------|
| [15:4] | Reserved | Reserved, read as zero, do not modify                                                          |
| [3]    | TXMIS    | Gives the transmit FIFO masked interrupt state, after masking, of the SSPTXINTR interrupt      |
| [2]    | RXMIS    | Gives the receive FIFO masked interrupt state, after masking, of the SSPRXINTR interrupt       |
| [1]    | RTMIS    | Gives the receive timeout masked interrupt state, after masking, of the SSPRTINTR interrupt    |
| [0]    | RORMIS   | Gives the receive over run masked interrupt status, after masking, of the SSPRORINTR interrupt |

#### 3.3.9 Interrupt clear register, SSPICR

The SSPICR Register characteristics are:

**Purpose** The SSPICR register is the interrupt clear register and is write-only. On a

write of 1, the corresponding interrupt is cleared. A write of 0 has no

effect.

**Usage constraints** There are no usage constraints.

**Configurations** Available in all SSP configurations.

**Attributes** See Table 3-1 on page 3-3.

Figure 3-9 on page 3-12 shows the bit assignments.



Figure 3-9 SSPICR Register bit assignments

Table 3-10 shows the bit assignment.

Table 3-10 SSPICR Register bit assignments

| Bits   | Name     | Function                              |  |
|--------|----------|---------------------------------------|--|
| [15:2] | Reserved | Reserved, read as zero, do not modify |  |
| [1]    | RTIC     | Clears the SSPRTINTR interrupt        |  |
| [0]    | RORIC    | Clears the SSPRORINTR interrupt       |  |

#### 3.3.10 DMA control register, SSPDMACR

The SSPDMACR Register characteristics are:

**Purpose** The SSPDMACR register is the DMA control register. It is a RW register.

All the bits are cleared to 0 on reset.

**Usage constraints** There are no usage constraints.

**Configurations** Available in all SSP configurations.

Figure 3-10 shows the bit assignments.



Figure 3-10 SSPDMACR Register bit assignments

Table 3-11 shows the bit assignments.

**Table 3-11 SSPDMACR Register bit assignments** 

| Bits   | Name     | Function                                                                            |
|--------|----------|-------------------------------------------------------------------------------------|
| [15:2] | Reserved | Reserved, read as zero, do not modify.                                              |
| [1]    | TXDMAE   | Transmit DMA Enable. If this bit is set to 1, DMA for the transmit FIFO is enabled. |
| [0]    | RXDMAE   | Receive DMA Enable. If this bit is set to 1, DMA for the receive FIFO is enabled.   |

#### 3.3.11 Peripheral identification registers, SSPPeriphID0-3

The SSPPeriphID0-3 Registers characteristics are:

#### **Purpose**

The SSPPeriphID0-3 registers are four 8-bit registers, that span address locations 0xFE0 to 0xFEC. The registers can conceptually be treated as a single 32-bit register. The RO registers provide the following options for the peripheral:

#### PartNumber[11:0]

This is used to identify the peripheral. The three digits product code 0x022 is used.

#### Designer ID[19:12]

This is the identification of the designer. ARM Ltd is 0x41, ASCII A.

#### Revision[23:20]

This is the revision number of the peripheral. The number starts from 0 and is revision dependent.

#### Configuration[31:24]

This is the configuration option of the peripheral. The configuration value is 0.

**Usage constraints** There are no usage constraints.

**Configurations** Available in all SSP configurations.

**Attributes** See Table 3-1 on page 3-3.

Figure 3-11 shows the bit assignments.



Figure 3-11 Peripheral identification Register bit assignments

\_\_\_\_\_ Note \_\_\_\_\_

When you design a systems memory map, you must remember that the register has a 4KB-memory footprint. All memory accesses to the peripheral identification registers must be 32-bit, using the LDR and STR instructions.

The following subsections describe the four 8-bit peripheral identification registers:

- SSPPeriphID0 register on page 3-14
- SSPPeriphID1 register on page 3-14
- SSPPeriphID2 register on page 3-15
- SSPPeriphID3 register on page 3-15.

#### SSPPeriphID0 register

The SSPPeriphID0 Register characteristics are:

**Purpose** The SSPPeriphID0 register is hard-coded and the fields within the register

determine the reset value.

**Usage constraints** There are no usage constraints.

**Configurations** Available in all SSP configurations.

**Attributes** See Table 3-1 on page 3-3.

Figure 3-12 shows the bit assignments.



Figure 3-12 SSPPeriphID0 Register bit assignments

Table 3-12 shows the bit assignments.

Table 3-12 SSPPeriphID0 Register bit assignments

| Bits   | Name        | Description                                 |
|--------|-------------|---------------------------------------------|
| [15:8] | Reserved    | Reserved, read undefined must read as zeros |
| [7:0]  | PartNumber0 | These bits read back as 0x22                |

#### SSPPeriphID1 register

The SSPPeriphID1 Register characteristics are:

**Purpose** The SSPPeriphID1 register is hard-coded and the fields within the register

determine the reset value.

**Usage constraints** There are no usage constraints.

**Configurations** Available in all SSP configurations.

Figure 3-13 shows the bit assignments.



Figure 3-13 SSPPeriphID1 Register bit assignments

Table 3-13 shows the bit assignments.

Table 3-13 SSPPeriphID1 Register bit assignments

| Bits   | Name        | Description                                  |
|--------|-------------|----------------------------------------------|
| [15:8] | Reserved    | Reserved, read undefined, must read as zeros |
| [7:4]  | Designer0   | These bits read back as 0x1                  |
| [3:0]  | PartNumber1 | These bits read back as 0x0                  |

#### SSPPeriphID2 register

The SSPPeriphID2 Register characteristics are:

**Purpose** The SSPPeriphID2 register is hard-coded and the fields within the register

determine the reset value.

**Usage constraints** There are no usage constraints.

**Configurations** Available in all SSP configurations.

**Attributes** See Table 3-1 on page 3-3.

Figure 3-14 shows the bit assignments.



Figure 3-14 SSPPeriphID2 Register bit assignments

Table 3-14 shows the bit assignments.

Table 3-14 SSPPeriphID2 Register bit assignments

| Bits   | Name      | Description                                  |  |  |
|--------|-----------|----------------------------------------------|--|--|
| [15:8] | Reserved  | Reserved, read undefined, must read as zeros |  |  |
| [7:4]  | Revision  | These bits return the peripheral revision    |  |  |
| [3:0]  | Designer1 | These bits read back as 0x4                  |  |  |

#### SSPPeriphID3 register

The SSPPeriphID3 Register characteristics are:

**Purpose** The SSPPeriphID3 register is hard-coded and the fields within the register

determine the reset value.

**Usage constraints** There are no usage constraints.

**Configurations** Available in all SSP configurations.

**Attributes** See Table 3-1 on page 3-3.

Figure 3-15 on page 3-16 shows the bit assignments.



Figure 3-15 SSPPeriphID3 Register bit assignments

Table 3-15 shows the bit assignments.

Table 3-15 SSPPeriphID3 Register bit assignments

| Bits   | Name          | Description                                  |
|--------|---------------|----------------------------------------------|
| [15:8] | Reserved      | Reserved, read undefined, must read as zeros |
| [7:0]  | Configuration | These bits read back as 0x00                 |

#### 3.3.12 PrimeCell identification registers, SSPPCellID0-3

The SSPPCellID0-3 Registers characteristics are:

**Purpose** The SSPPCellID0-3 registers are four 8-bit wide registers, that span

address locations 0xFF0-0xFFC. The registers can conceptually be treated as a 32-bit register. The register is used as a standard cross-peripheral identification system. The SSPPCellID register is set to 0xB105F00D.

**Usage constraints** There are no usage constraints.

**Configurations** Available in all SSP configurations.

**Attributes** See Table 3-1 on page 3-3.

Figure 3-16 shows the bit assignments.



Figure 3-16 PrimeCell identification Register bit assignments

The following subsections describe the four, 8-bit PrimeCell identification registers:

- SSPPCellID0 register
- SSPPCellID1 register on page 3-17
- SSPPCellID2 register on page 3-18
- SSPPCellID3 register on page 3-18.

#### SSPPCellID0 register

The SSPPCellID0 Register characteristics are:

**Purpose** The SSPPCellID0 register is hard-coded and the fields within the register

determine the reset value.

**Usage constraints** There are no usage constraints.

**Configurations** Available in all SSP configurations.

**Attributes** See Table 3-1 on page 3-3.

Figure 3-17 shows the bit assignments.



Figure 3-17 SSPPCellID0 Register bit assignments

Table 3-16 shows the bit assignments.

Table 3-16 SSPPCellID0 Register bit assignments

| Bits   | Name        | Description                                  |
|--------|-------------|----------------------------------------------|
| [15:8] | Reserved    | Reserved, read undefined, must read as zeros |
| [7:0]  | SSPPCellID0 | These bits read back as 0x0D                 |

#### SSPPCellID1 register

The SSPPCellID1 Register characteristics are:

**Purpose** The SSPPCellID1 register is hard-coded and the fields within the register

determine the reset value.

**Usage constraints** There are no usage constraints.

**Configurations** Available in all SSP configurations.

**Attributes** See Table 3-1 on page 3-3.

Figure 3-18 shows the bit assignments.



Figure 3-18 SSPPCellID1 Register bit assignments

Table 3-17 shows the bit assignments.

Table 3-17 SSPPCellID1 Register bit assignments

| Bits   | Name        | Description                                  |
|--------|-------------|----------------------------------------------|
| [15:8] | Reserved    | Reserved, read undefined, must read as zeros |
| [7:0]  | SSPPCellID1 | These bits read back as 0xF0                 |

#### SSPPCelIID2 register

The SSPPCellID2 Register characteristics are:

**Purpose** The SSPPCellID2 register is hard-coded and the fields within the register

determine the reset value.

**Usage constraints** There are no usage constraints.

**Configurations** Available in all SSP configurations.

**Attributes** See Table 3-1 on page 3-3.

Figure 3-19 shows the bit assignments.



Figure 3-19 SSPPCellID2 Register bit assignments

Table 3-18 shows the bit assignments.

Table 3-18 SSPPCellID2 Register bit assignments

| Bits   | Name        | Description                                  |
|--------|-------------|----------------------------------------------|
| [15:8] | Reserved    | Reserved, read undefined, must read as zeros |
| [7:0]  | SSPPCellID2 | These bits read back as 0x05                 |

#### SSPPCellID3 register

The SSPPCellID3 Register characteristics are:

**Purpose** The SSPPCellID3 register is hard-coded and the fields within the register

determine the reset value.

**Usage constraints** There are no usage constraints.

**Configurations** Available in all SSP configurations.

Figure 3-20 shows the bit assignments.



Figure 3-20 SSPPCellID3 Register bit assignments

Table 3-19 shows the bit assignments.

Table 3-19 SSPPCellID3 Register bit assignments

| Bits   | Name        | Description                                  |
|--------|-------------|----------------------------------------------|
| [15:8] | Reserved    | Reserved, read undefined, must read as zeros |
| [7:0]  | SSPPCellID3 | These bits read back as 0xB1                 |

#### 3.4 Interrupts

There are five interrupts generated by the PrimeCell SSP. Four of these are individual, maskable, active-HIGH interrupts as follows:

**SSPRXINTR** PrimeCell SSP receive FIFO service interrupt request. See *SSPRXINTR*.

**SSPTXINTR** PrimeCell SSP transmit FIFO service interrupt request. See *SSPTXINTR*.

**SSPRORINTR** PrimeCell SSP receive overrun interrupt request. See *SSPRORINTR*.

**SSPRTINTR** PrimeCell SSP time out interrupt request. See *SSPRTINTR*.

The fifth is a combined single interrupt **SSPINTR**. See *SSPINTR* on page 3-21.

You can mask each of the four individual maskable interrupts by setting the appropriate bits in the SSPIMSC register. Setting the appropriate mask bit HIGH enables the interrupt.

Provision of the individual outputs in addition to a combined interrupt output, enables the use of either a global interrupt service routine, or modular device drivers to handle interrupts.

The transmit and receive dynamic dataflow interrupts **SSPTXINTR** and **SSPRXINTR** have been separated from the status interrupts, so that data can be read or written in response to only the FIFO trigger levels.

The status of the individual interrupt sources can be read from SSPRIS and SSPMIS registers.

#### 3.4.1 SSPRXINTR

The receive interrupt is asserted when there are four or more valid entries in the receive FIFO.

#### 3.4.2 SSPTXINTR

The transmit interrupt is asserted when there are four or fewer valid entries in the transmit FIFO. The transmitter interrupt **SSPTXINTR** is not qualified with the PrimeCell SSP enable signal, and this enables operation in either of the following ways:

- data can be written to the transmit FIFO prior to enabling the PrimeCell SSP and the interrupts
- the PrimeCell SSP and interrupts can be enabled so that data can be written to the transmit FIFO by an interrupt service routine.

#### 3.4.3 SSPRORINTR

The receive overrun interrupt **SSPORINTR** is asserted when the FIFO is already full and an additional data frame is received, causing an overrun of the FIFO. Data is over-written in the receive shift register, but not the FIFO.

#### 3.4.4 SSPRTINTR

The receive timeout interrupt is asserted when the receive FIFO is not empty and the PrimeCell SSP has remained idle for a fixed 32 bit period. This mechanism ensures that the user is aware that data is still present in the receive FIFO and requires servicing. This interrupt is deasserted if the receive FIFO becomes empty by subsequent reads, or if new data is received on **SSPRXD**. It can also be cleared by writing to the RTIC bit in the SSPICR register.

#### 3.4.5 SSPINTR

The interrupts are also combined into a single output **SSPINTR**, that is, an OR function of the individual masked sources. You can connect this output to the system interrupt controller to provide another level of masking on an individual per-peripheral basis.

The combined PrimeCell SSP interrupt is asserted if any of the four individual interrupts above are asserted and enabled.

## Chapter 4 **Programmer's Model for Test**

This chapter describes the additional logic for integration testing.

It contains the following sections:

- PrimeCell SSP test harness overview on page 4-2
- *Scan testing* on page 4-3
- Test registers on page 4-4
- Integration testing of block inputs on page 4-8
- Integration testing of block outputs on page 4-10
- *Integration test summary* on page 4-13.

#### 4.1 PrimeCell SSP test harness overview

The additional logic for integration vectors permits:

- capture of input signals to the block
- stimulation of the output signals.

The integration vectors provide a way of verifying that the PrimeCell SSP is correctly wired into a system. This is done by separately testing three groups of signals:

**AMBA signals** 

These are tested by checking the connections of all the address and data bits

#### Primary input and output signals

These are tested using a simple trickbox that can demonstrate the correct connection of the input and output signals to external pads.

#### Intra-chip signals, such as interrupt sources

The tests for these signals are system-specific, and enable you to write the necessary tests. Additional logic is implemented enabling you to read and write to each intra-chip input and output signal.

The test registers control these test features. This enables you to test the PrimeCell SSP in isolation from the rest of the system using only transfers from the AMBA APB.

Off-chip test vectors are supplied using a 32-bit parallel *External Bus Interface* (EBI) and converted to internal AMBA bus transfers. The *Test Interface Controller* (TIC) AMBA bus master module controls the application of test vectors.

## 4.2 Scan testing

The PrimeCell SSP has been designed to simplify:

- insertion of scan test cells
- use of Automatic Test Pattern Generation (ATPG).

This is the recommended method of manufacturing test.

### 4.3 Test registers

Table 4-1 shows how the PrimeCell SSP test registers are memory-mapped.

Table 4-1 Test registers memory map

| Offset           | Name    | Туре | Reset  | Width | Description                                           |
|------------------|---------|------|--------|-------|-------------------------------------------------------|
| SSP Base + 0x080 | SSPTCR  | RW   | 0x0    | 2     | Test control register, SSPTCR                         |
| SSP Base + 0x084 | SSPITIP | RW   | 0x00   | 5     | Integration test input register, SSPITIP on page 4-5  |
| SSP Base + 0x088 | SSPITOP | RW   | 0x0000 | 14    | Integration test output register, SSPITOP on page 4-5 |
| SSP Base + 0x08C | SSPTDR  | RW   | 0x0000 | 16    | Test data register, SSPTDR on page 4-7                |

#### 4.3.1 Test control register, SSPTCR

The SSPTCR Register characteristics are:

**Purpose** SSPTCR is the test control register. This general test register controls

operation of the PrimeCell SSP under test conditions.

**Usage constraints** There are no usage constraints.

**Configurations** Available in all SSP configurations.

**Attributes** See Table 4-1.

Figure 4-1 shows the bit assignments.



Figure 4-1 SSPTCR Register bit assignments

Table 4-2 shows the bit assignments.

Table 4-2 SSPTCR Register bit assignments

| Bits   | Name     | Description                                                                                                                                 |    |
|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------|----|
| [15:2] | -        | Reserved.                                                                                                                                   |    |
| [1]    | TESTFIFO | Test FIFO enable:                                                                                                                           |    |
|        |          | When this bit is 0, data cannot be read directly from the transmit FIFO or written directly to the receive FIFO, normal operation.          | )  |
|        |          | When this bit is 1, a write to the SSPTDR writes data into the receive FIFO, and reads from the SSPTDR reads data out of the transmit FIFO. |    |
|        |          | The reset value is 0.                                                                                                                       |    |
| [0]    | ITEN     | Integration test enable:                                                                                                                    |    |
|        |          | When this bit is 0, it is in normal mode.                                                                                                   |    |
|        |          | 1 When this bit is 1, the PrimeCell SSP is placed in integration test mode                                                                  | e. |

#### 4.3.2 Integration test input register, SSPITIP

The SSPITIP Register characteristics are:

**Purpose** SSPITIP is the integration test input register. It is a RW register. In

integration test mode, it enables inputs to be both written to and read from.

**Usage constraints** There are no usage constraints.

**Configurations** Available in all SSP configurations.

**Attributes** See Table 4-1 on page 4-4.

Figure 4-2 shows the bit assignments.



Figure 4-2 SSPITIP Register bit assignments

Table 4-3 shows the bit assignments.

Table 4-3 SSPITIP Register bit assignments

| Bits   | Name        | Description                                                                                                                   |  |
|--------|-------------|-------------------------------------------------------------------------------------------------------------------------------|--|
| [15:5] | -           | Reserved.                                                                                                                     |  |
| [4]    | SSPTXDMACLR | Writes to this bit specify the value to be driven on the intra-chip input, SSPTXDMACLR, in the integration test mode.         |  |
|        |             | Reads return the value of <b>SSPTXDMACLR</b> at the output of the test multiplexor.                                           |  |
| [3]    | SSPRXDMACLR | Writes to this bit specify the value to be driven on the intra-chip input, <b>SSPRXDMACLR</b> , in the integration test mode. |  |
|        |             | Reads return the value of <b>SSPRXDMACLR</b> at the output of the test multiplexor.                                           |  |
| [2]    | SSPCLKIN    | Reads return the value of the <b>SSPCLKIN</b> primary input.                                                                  |  |
| [1]    | SSPFSSIN    | Reads return the value of the <b>SSPFSSIN</b> primary input.                                                                  |  |
| [0]    | SSPRXD      | Reads return the value of the SSPRXD primary input.                                                                           |  |

#### 4.3.3 Integration test output register, SSPITOP

The SSPITOP Register characteristics are:

**Purpose** SSPITOP is the integration test output register. The primary outputs are hard-coded, and the intra-chip outputs are RW. In integration test mode, it

enables outputs to be both written to and read from.

**Usage constraints** There are no usage constraints.

**Configurations** Available in all SSP configurations.

Figure 4-3 shows the bit assignments.



Figure 4-3 SSPITOP Register bit assignments

Table 4-4 shows the bit assignments.

Table 4-4 SSPITOP Register bit assignments

| <b>Bits Name</b> [15:14] - |              | Description  Reserved.                                                                                                                                                                                                       |  |  |
|----------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                            |              |                                                                                                                                                                                                                              |  |  |
| [12]                       | SSPTXDMABREQ | Intra-chip output:  • writes specify the value to be driven on the SSPTXDMABREQ line in the integration test mode  • reads return the value of SSPTXDMABREQ at the output of the test multiplexor.                           |  |  |
| [11]                       | SSPRXDMASREQ | Intra-chip output:  • writes specify the value to be driven on the SSPRXDMASREQ line in the integration test mode  • reads return the value of SSPRXDMASREQ at the output of the test multiplexor.                           |  |  |
| [10]                       | SSPRXDMABREQ | Intra-chip output:  • writes specify the value to be driven on the SSPRXDMABREQ line in the integration test mode  • reads return the value of SSPRXDMABREQ at the output of the test multiplexor.                           |  |  |
| [9]                        | SSPINTR      | <ul> <li>Intra-chip output:</li> <li>writes specify the value to be driven on the SSPINTR line in the integration test mode</li> <li>reads return the value of SSPINTR at the output of the test multiplexor.</li> </ul>     |  |  |
| [8]                        | SSPTXINTR    | <ul> <li>Intra-chip output:</li> <li>writes specify the value to be driven on the SSPTXINTR line in the integration test mode</li> <li>reads return the value of SSPTXINTR at the output of the test multiplexor.</li> </ul> |  |  |
| [7]                        | SSPRXINTR    | Intra-chip output:  • writes specify the value to be driven on the SSPRXINTR line in the integration test mode  • reads return the value of SSPRXINTR at the output of the test multiplexor.                                 |  |  |

Table 4-4 SSPITOP Register bit assignments (continued)

| Bits | Name       | Description                                                                                                                                                                                                                    |  |
|------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| [6]  | SSPRTINTR  | Intra-chip output:  • writes specify the value to be driven on the SSPRTINTR line in the integration test mode  • reads return the value of SSPRTINTR at the output of the test multiplexor.                                   |  |
| [5]  | SSPRORINTR | <ul> <li>Intra-chip output:</li> <li>writes specify the value to be driven on the SSPRORINTR line in the integration test mode</li> <li>reads return the value of SSPRORINTR at the output of the test multiplexor.</li> </ul> |  |
| [4]  | nSSPOE     | Primary output.  Writes specify the value to be driven on the <b>nSSPOE</b> line in the integration test mode.                                                                                                                 |  |
| [3]  | nSSPCTLOE  | Primary output.  Writes specify the value to be driven on the <b>nSSPCTLOE</b> line in the integration test mode.                                                                                                              |  |
| [2]  | SSPCLKOUT  | Primary output.  Writes specify the value to be driven on the <b>SSPCLKOUT</b> line in the integration test mode.                                                                                                              |  |
| [1]  | SSPFSSOUT  | Primary output.  Writes specify the value to be driven on the <b>SSPFSSOUT</b> line in the integration test mode.                                                                                                              |  |
| [0]  | SSPTXD     | Primary output.  Writes specify the value to be driven on the <b>SSPTXD</b> line in the integration test mode.                                                                                                                 |  |

#### 4.3.4 Test data register, SSPTDR

The SSPTDR Register characteristics are:

Purpose SSPTDR is the test data register. It enables data to be written into the receive FIFO and read out from the transmit FIFO for test purposes. This test function is enabled by the **TESTFIFO** signal, bit 1 of the test control register, SSPTCR.

Usage constraints

There are no usage constraints.

Configurations Available in all SSP configurations.

Attributes See Table 4-1 on page 4-4.

Figure 4-4 shows the bit assignments.



Figure 4-4 SSPTDR Register bit assignments

Table 4-5 shows the bit assignments.

Table 4-5 SSPTDR Register bit assignments

| Bits   | Name | Description                                                                                                          |
|--------|------|----------------------------------------------------------------------------------------------------------------------|
| [15:0] | DATA | When the <b>TESTFIFO</b> signal is asserted, data is written into the receive FIFO and read out of the transmit FIFO |

#### 4.4 Integration testing of block inputs

The following sections describe the integration testing for the block inputs:

- Intra-chip inputs
- *Primary inputs* on page 4-9.

#### 4.4.1 Intra-chip inputs

Figure 4-5 explains the implementation details of the input integration test harness. The ITEN bit is used as the control bit for the multiplexor, that is used in the read path of the SSPTXDMACLR and SSPRXDMACLR intra-chip inputs. If the ITEN control bit is deasserted, the SSPTXDMACLR and SSPRXDMACLR intra-chip inputs are routed as the internal SSPTXDMACLR and SSPRXDMACLR inputs respectively, otherwise the stored register values are driven on the internal line. All other hard-coded bits in the SSPITIP register are connected directly to the primary input pins.



Figure 4-5 Input integration test harness

When you run integration tests with the PrimeCell SSP in a standalone test setup:

- Write a 1 to the ITEN bit in the control register. This selects the test path from the SSPITIP[1:0] register bits to the **SSPRXDMACLR** and **SSPTXDMACLR** signals.
- Write a 1 and then a 0 to each of the SSPITIP[4:3] register bits, and read the same register bits to ensure that the value written is read out.

When you run integration tests with the PrimeCell SSP as part of an integrated system:

- Write a 0 to the ITEN bit in the control register. This selects the normal path from the external **SSPRXDMACLR** pin to the internal **SSPRXDMACLR** signal, and the path from the external **SSPTXDMACLR** pin to the internal **SSPTXDMACLR** pin.
- Write a 1 and then a 0 to the internal test registers of the DMA controller to toggle the SSPRXDMACLR signal connection between the DMA controller and the PrimeCell SSP. Read from the SSPITIP[3] register bit to verify that the value written into the DMA controller, is read out through the PrimeCell SSP. Similarly, write a 1 and then a 0 to the internal registers of the DMA controller to toggle the SSPTXDMACLR signal

connection between the DMA controller and the PrimeCell SSP. Read from the SSPITIP[4] register bit to verify that the value written into the DMA controller, is read out through the PrimeCell SSP.

#### 4.4.2 Primary inputs

The following primary inputs are tested using the integration vector trickbox, by looping back the primary inputs as follows:

- SSPTXD to SSPRXD
- SSPCLKOUT to SSPCLKIN
- SSPFSSOUT to SSPFSSIN.

Write a 1 to the ITEN bit in the SSPTCR control register. 1s and 0s are driven onto the primary output lines through the SSPITOP[4:0] register bits, that include the enable signals, and read back through the SSPITIP[2:0] register bits.

#### 4.5 Integration testing of block outputs

The following sections describe the integration testing for the block outputs:

- Intra-chip outputs
- *Primary outputs* on page 4-11.

### 4.5.1 Intra-chip outputs

Use this test for the following outputs:

- SSPTXDMASREQ
- SSPTXDMABREQ
- SSPRXDMASREQ
- SSPRXDMABREQ
- SSPINTR
- SSPTXINTR
- SSPRXINTR
- SSPRTINTR
- SSPRORINTR

When you run integration tests with the PrimeCell SSP in a standalone test setup:

- Write a 1 to the ITEN bit in the control register. This selects the test path from the SSPITOP[13:5] register bits to the intra-chip output signals.
- Write a 1 and then a 0 to the SSPITOP[13:5] register bits, and read the same register bits to verify that the value written is read out.

When you run integration tests with the PrimeCell SSP as part of an integrated system:

- Write a 1 to the ITEN bit in the control register. This selects the test path from the SSPITOP[13:5] register bits to the intra-chip output signals.
- Write a 1 and then a 0 to the SSPITOP[13:5] register bits to toggle the signal connections between the DMA controller and interrupt controller and the PrimeCell SSP. Read from the internal test registers of the DMA controller and interrupt controller to verify that the value written into the SSPITOP[13:5] register bits is read out through the PrimeCell SSP.

Figure 4-6 explains the implementation details of the output integration test harness for intra-chip outputs.



Figure 4-6 Output integration test harness, intra-chip outputs

#### 4.5.2 Primary outputs

Integration testing of primary outputs and primary inputs is carried out using the integration vector trickbox. Use this test for the following outputs:

- SSPTXD
- SSPCLKOUT
- SSPFSSOUT
- nSSPCTLOE
- nSSPOE.

—— Note ———

Only the **SSPTXD**, **SSPCLKOUT**, and **SSPFSSOUT** signals are available at the output pads of a typical configuration. The **nSSPOE** and **nSSPCTLOE** signals are internal connections to the pad.

Verify the primary input and output pin connections as this section describes.

The primary outputs, **SSPTXD**, **SSPCLKOUT**, and **SSPFSSOUT** are directly connected to **SSPRXD**, **SSPCLKIN**, and **SSPFSSIN** respectively by the integration trickbox that Figure 4-7 shows.



Figure 4-7 Primary outputs routed to primary inputs

To test the **nSSPOE** and **nSSPCTLOE** connections, you can apply a weak pull-down to the tristate pins through the trickbox.

- All the primary outputs can be accessed through the SSPITOP register. Different data patterns are written to the output pins using the SSPITOP register.
- The looped-back data is read back through the SSPITIP register.

Figure 4-8 on page 4-12 shows implementation details of the output integration test harness in the case of primary outputs.



Figure 4-8 Output integration test harness, primary outputs

## 4.6 Integration test summary

Table 4-6 shows the integration test strategy for all PrimeCell SSP pins.

Table 4-6 PrimeCell SSP integration test strategy

| Name          | Direction | Source or destination | Test strategy                                                       |
|---------------|-----------|-----------------------|---------------------------------------------------------------------|
| PRESETn       | Input     | Reset controller      | Not tested using integration test vectors                           |
| PADDR [11:2]  | Input     | APB                   | Register RW                                                         |
| PCLK          | Input     | APB                   | Register RW                                                         |
| PENABLE       | Input     | APB                   | Register RW                                                         |
| PRDATA [15:0] | Output    | APB                   | Register RW                                                         |
| PSEL          | Input     | APB                   | Register RW                                                         |
| PWDATA [15:0] | Input     | APB                   | Register RW                                                         |
| PWRITE        | Input     | APB                   | Register RW                                                         |
| SSPCLK        | Input     | Clock generator       | Not tested using integration test vectors                           |
| nSSPRST       | Input     | Reset controller      | Not tested using integration test vectors                           |
| SSPINTR       | Output    | Interrupt controller  | Using SSPITOP register                                              |
| SSPRXINTR     | Output    | Interrupt controller  | Using SSPITOP register                                              |
| SSPTXINTR     | Output    | Interrupt controller  | Using SSPITOP register                                              |
| SSPRTINTR     | Output    | Interrupt controller  | Using SSPITOP register                                              |
| SSPRORINTR    | Output    | Interrupt controller  | Using SSPITOP register                                              |
| SSPTXDMASREQ  | Output    | DMA controller        | Using SSPITOP register                                              |
| SSPRXDMASREQ  | Output    | DMA controller        | Using SSPITOP register                                              |
| SSPTXDMABREQ  | Output    | DMA controller        | Using SSPITOP register                                              |
| SSPRXDMABREQ  | Output    | DMA controller        | Using SSPITOP register                                              |
| SSPTXDMACLR   | Input     | DMA controller        | Using SSPITIP register                                              |
| SSPRXDMACLR   | Input     | DMA controller        | Using SSPITIP register                                              |
| SCANENABLE    | Input     | Test controller       | Not tested using integration test vectors                           |
| SCANINPCLK    | Input     | Test controller       | Not tested using integration test vectors                           |
| SCANINSSPCLK  | Input     | Test controller       | Not tested using integration test vectors                           |
| SCANOUTPCLK   | Output    | Test controller       | Not tested using integration test vectors                           |
| SCANOUTSSPCLK | Output    | Test controller       | Not tested using integration test vectors                           |
| SSPRXD        | Input     | PAD                   | Using integration vector trickbox and SSPITIP and SSPITOP registers |
| SSPFSSIN      | Input     | PAD                   | Using integration vector trickbox and SSPITIP and SSPITOP registers |
| SSPCLKIN      | Input     | PAD                   | Using integration vector trickbox and SSPITIP and SSPITOP registers |
| SSPTXD        | Output    | PAD                   | Using integration vector trickbox and SSPITIP and SSPITOP registers |
|               |           |                       |                                                                     |

#### Table 4-6 PrimeCell SSP integration test strategy (continued)

| Name      | Direction | Source or destination | Test strategy                                                       |
|-----------|-----------|-----------------------|---------------------------------------------------------------------|
| SSPFSSOUT | Output    | PAD                   | Using integration vector trickbox and SSPITIP and SSPITOP registers |
| SSPCLKOUT | Output    | PAD                   | Using integration vector trickbox and SSPITIP and SSPITOP registers |
| nSSPCTLOE | Output    | PAD                   | Using integration vector trickbox and SSPITIP and SSPITOP registers |
| nSSPOE    | Output    | PAD                   | Using integration vector trickbox and SSPITIP and SSPITOP registers |

# Appendix A **Signal Descriptions**

This appendix describes the signals that interface with the ARM PrimeCell SSP (PL022).

It contains the following sections:

- AMBA APB signals on page A-2
- *On-chip signals* on page A-3
- Signals to pads on page A-4.

## A.1 AMBA APB signals

The PrimeCell SSP module is connected to the AMBA APB as a bus slave. Table A-1 shows the APB signals that are used and produced.

Table A-1 AMBA APB signal descriptions

| / | Name         | Direction | Source or destination | Description                                                                                                                                                               |
|---|--------------|-----------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | PRESETn      | Input     | Reset controller      | Bus reset signal, active-LOW.                                                                                                                                             |
|   | PADDR[11:2]  | Input     | APB bridge            | Subset of AMBA APB address bus.                                                                                                                                           |
|   | PCLK         | Input     | Clock generator       | AMBA APB clock, used to time all bus transfers.                                                                                                                           |
|   | PENABLE      | Input     | APB bridge            | AMBA APB enable signal. <b>PENABLE</b> is asserted HIGH for one cycle of <b>PCLK</b> to enable a bus transfer.                                                            |
|   | PRDATA[15:0] | Output    | APB bridge            | Unidirectional AMBA APB read data bus.                                                                                                                                    |
|   | PSEL         | Input     | APB bridge            | PrimeCell SSP select signal from decoder. When set to 1, this signal indicates the slave device is selected by the AMBA APB bridge, and that a data transfer is required. |
|   | PWDATA[15:0] | Input     | APB bridge            | Unidirectional AMBA APB write data bus.                                                                                                                                   |
| \ | PWRITE       | Input     | APB bridge            | AMBA APB transfer direction signal, indicates a write access when HIGH, read access when LOW.                                                                             |



## A.2 On-chip signals

The reset inputs are asynchronously asserted but synchronously removed for each of the clock domains within the PrimeCell SSP. This ensures that logic is reset even if clocks are not present, to avoid any static power consumption problems at power-up. Each clock domain has an individual reset to simplify the process of inserting scan test cells.

Table A-2 shows the non-AMBA signals from the block.

Table A-2 On-chip signals

| Name          | Direction | Source or destination | Description                                                                                                                                                                                                    |
|---------------|-----------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SSPCLK        | Input     | Clock generator       | Main PrimeCell SSP clock input.                                                                                                                                                                                |
| nSSPRST       | Input     | Reset controller      | PrimeCell SSP reset signal to <b>SSPCLK</b> clock domain, active-LOW.  The reset controller must use <b>PRESETn</b> to assert <b>nSSPRST</b> asynchronously, but negate it synchronously with <b>SSPCLK</b> .  |
| SSPTXINTR     | Output    | Interrupt controller  | Transmit FIFO service request.                                                                                                                                                                                 |
| SSPRXINTR     | Output    | Interrupt controller  | Receive FIFO service request.                                                                                                                                                                                  |
| SSPRORINTR    | Output    | Interrupt controller  | PrimeCell SSP receive overrun interrupt.                                                                                                                                                                       |
| SSPRTINTR     | Output    | Interrupt controller  | PrimeCell SSP receive timeout interrupt.                                                                                                                                                                       |
| SSPINTR       | Output    | Interrupt controller  | PrimeCell SSP interrupt. This interrupt is an OR of the following individual interrupts:  SSPTXINTR SSPRXINTR SSPRTINTR SSPRORINTR.                                                                            |
| SSPTXDMASREQ  | Output    | DMA controller        | PrimeCell SSP transmit DMA single request, active-HIGH.                                                                                                                                                        |
| SSPRXDMASREQ  | Output    | DMA controller        | PrimeCell SSP receive DMA single request, active-HIGH.                                                                                                                                                         |
| SSPTXDMABREQ  | Output    | DMA controller        | PrimeCell SSP transmit DMA burst request, active-HIGH.                                                                                                                                                         |
| SSPRXDMABREQ  | Output    | DMA controller        | PrimeCell SSP receive DMA burst request, active-HIGH.                                                                                                                                                          |
| SSPTXDMACLR   | Input     | DMA controller        | DMA request clear, asserted by the DMA controller to clear the transmit request signals. If a DMA burst transfer is requested, the clear signal is asserted during the transfer of the last data in the burst. |
| SSPRXDMACLR   | Input     | DMA controller        | DMA request clear, asserted by the DMA controller to clear the receive request signals. If a DMA burst transfer is requested, the clear signal is asserted during the transfer of the last data in the burst.  |
| SCANENABLE    | Input     | Test controller       | Place holder for scan path select signal.                                                                                                                                                                      |
| SCANINPCLK    | Input     | Test controller       | Place holder for scan data input signal, PCLK domain.                                                                                                                                                          |
| SCANOUTPCLK   | Output    | Test controller       | Place holder for scan data output signal, PCLK domain.                                                                                                                                                         |
| SCANINSSPCEK  | Input     | Test controller       | Place holder for scan data input signal, SSPCLK domain.                                                                                                                                                        |
| SCANOUTSSPCLK | Output    | Test controller       | Place holder for scan data output signal, SSPCLK domain.                                                                                                                                                       |



## A.3 Signals to pads

Table A-3 shows the signals from the PrimeCell SSP to input and output pads of the chip. It is your responsibility to make proper use of the peripheral pins to meet the exact interface requirements.

Table A-3 Pad signal descriptions

| Name      | Direction | Source or destination | Description                                                                                                                                                                      |
|-----------|-----------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SSPFSSOUT | Output    | Pad                   | PrimeCell SSP frame, or slave select output, master.                                                                                                                             |
| SSPCLKOUT | Output    | Pad                   | PrimeCell SSP clock output, master.                                                                                                                                              |
| SSPRXD    | Input     | Pad                   | PrimeCell SSP receive data input.                                                                                                                                                |
| SSPTXD    | Output    | Pad                   | PrimeCell SSP transmit data output.                                                                                                                                              |
| nSSPCTLOE | Output    | Pad                   | Output enable signal, active-LOW, for SSPCLKOUT output from the PrimeCell SSP. This output is:  cleared when the device is in master mode  set when the device is in slave mode. |
| SSPFSSIN  | Input     | Pad                   | PrimeCell SSP frame input, slave.                                                                                                                                                |
| SSPCLKIN  | Input     | Pad                   | PrimeCell SSP clock input, slave.                                                                                                                                                |
| nSSPOE    | Output    | Pad                   | Output enable signal, active-LOW, to indicate when <b>SSPTXD</b> is valid.                                                                                                       |



## Appendix B Revisions

This appendix describes the technical changes between released issues of this book.

Table B-1 Differences between issue A and issue B

| Change                                | Location                                                                                                                                      |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Minor technical edits                 | <ul> <li>Figure 1-1 on page 1-3</li> <li>Figure 2-1 on page 2-3</li> <li>Figure 2-2 on page 2-9</li> <li>Figure 2-16 on page 2-20.</li> </ul> |
| Primary output test procedure revised | Not known                                                                                                                                     |

Table B-2 Differences between issue B and issue C

| Change                     | Location                    |
|----------------------------|-----------------------------|
| Minor technical edits      | • Figure 2-13 on page 2-17  |
|                            | • Figure 2-14 on page 2-18  |
|                            | • Figure 2-15 on page 2-18. |
| Primary input test revised | Not known                   |

#### Table B-3 Differences between issue C and issue D

| Change                                                          | Location                                                         |
|-----------------------------------------------------------------|------------------------------------------------------------------|
| Minor technical edits                                           | • Figure 2-4 on page 2-10                                        |
|                                                                 | • Figure 2-5 on page 2-11                                        |
|                                                                 | • Figure 2-6 on page 2-12                                        |
|                                                                 | • Figure 2-7 on page 2-13                                        |
|                                                                 | • Figure 2-8 on page 2-13                                        |
|                                                                 | • Figure 2-9 on page 2-14.                                       |
| Change to peripheral identification revision number information | Peripheral identification registers, SSPPeriphID0-3 on page 3-13 |

#### Table B-4 Differences between issue D and issue E

| Change                                                 | Location                                                                                                                                         |  |
|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Updated graphic                                        | <ul> <li>Figure 2-2 on page 2-9</li> <li>Figure 2-12 on page 2-17</li> <li>Figure 2-13 on page 2-17</li> <li>Figure 2-14 on page 2-18</li> </ul> |  |
| Changed text description of master and slave operation | • Figure 2-15 on page 2-18.  Examples of master and slave configurations on page 2-17                                                            |  |
| Clarified description for bits [3] and [4]             | Table 4-4 on page 4-6                                                                                                                            |  |

#### Table B-5 Differences between issue E and issue F

| Change                                                       | Location                                                                                             | Affects |
|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------|
| Correction made to the timing diagram                        | Figure 2-2 on page 2-9                                                                               | r1p3    |
| Correction made to the description after the timing diagram  | Texas Instruments synchronous serial frame format on page 2-9                                        | r1p3    |
| Correction made to the timing diagram                        | Figure 2-3 on page 2-10                                                                              | r1p3    |
| Correction made to the timing diagram                        | Figure 2-10 on page 2-15                                                                             | r1p3    |
| Correction made to the description before the timing diagram | Setup and hold time requirements on SSPFSSIN with respect to SSPCLKIN in Microwire mode on page 2-16 | r1p3    |
| Correction made to the timing diagram                        | Figure 2-12 on page 2-17                                                                             | r1p3    |
| Updated SSPPeriphID2 register value                          | Table 3-1 on page 3-3                                                                                | r1p3    |
| Added register diagrams to the register descriptions         | Register descriptions on page 3-4                                                                    | r1p3    |
| Added register diagrams to the register descriptions         | Test registers on page 4-4                                                                           | r1p3    |

#### Table B-6 Differences between issue F and issue G

| Change                                | Location                 | Affects       |
|---------------------------------------|--------------------------|---------------|
| Correction made to the timing diagram | Figure 2-10 on page 2-15 | All revisions |
| Correction made to the timing diagram | Figure 2-11 on page 2-16 | All revisions |

Table B-7 Differences between issue G and issue H

| Change                              | Location              | Affects |
|-------------------------------------|-----------------------|---------|
| Updated SSPPeriphID2 register value | Table 3-1 on page 3-3 | r1p4    |