# Pietro Giuseppe Bressana

### **CONTACT INFORMATION**

WEB **EMAIL** Address pietrobressana.github.io pietro.bressana@usi.ch

Faculty of Informatics, Università della Svizzera italiana (USI),

Via Giuseppe Buffi 13, 6904 Lugano, Switzerland.

### **EDUCATION**

2016 - PRESENT

PhD Candidate in Computer Science

Università della Svizzera Italiana (USI), Switzerland.

Advisors:

Prof. Robert Soulé & Dr. Noa Zilberman (University of Cambridge, UK)

2015

Master's degree, Computer Engineering

Politecnico di Milano, Italy.

2013

Bachelor's degree, Electronic Engineering

Politecnico di Milano, Italy.

### **EMPLOYMENT HISTORY**

**2016 - PRESENT** 

**Teaching Assistant** 

Università della Svizzera Italiana (USI), Switzerland.

-> Computer Architecture, Prof. Marc Langheinrich (2017/18)

-> Advanced Networking, Prof. Robert Soulé (2018/19)

2018 Intern

> Western Digital Research, Milpitas, CA, USA. Under the supervision of Dejan Vucinic.

2016

**Research Assistant** 

Università della Svizzera Italiana (USI), Switzerland.

### **HONORS & AWARDS**

2019

Google Inc.

Fellowship for attending BUCA 2019 summer school at The Castle of the Metamorphoses, Rocca Sinibalda, Italy.

2019

Hasler Foundation (48'636 CHF)

12-months research on Debugging Programmable Data Planes.

2017

SNF Doc. Mobility Fellowship (26'400 CHF)

6-months research period at the University of Cambridge, UK.

http://p3.snf.ch/project-178657

### **RESEARCH INTERESTS**

Programmable data planes, Network validation, Network storage acceleration, FPGA-based hardware design.

## RESEARCH PROJECTS

| 2017 - PRESENT | NetDebug (USI & University of Cambridge) A programmable framework for validating data planes.               |
|----------------|-------------------------------------------------------------------------------------------------------------|
| 2017           | <b>Emu</b> (USI & University of Cambridge) A framework for network functions on FPGAs.                      |
| 2016           | NetPaxos (USI) Consensus as a network service.                                                              |
| 2015           | exaFPGA (Politecnico di Milano) Hardware acceleration for the next generation of super-computing platforms. |

| 2016 - PRESENT | Contributing to the NetFPGA SUME Framework https://github.com/NetFPGA/NetFPGA-SUME-public/wiki                                                                              |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2019           | Attending BUCA 2019 summer school The Castle of the Metamorphoses, Rocca Sinibalda, Italy. https://sites.google.com/view/bici-buca-2019/home                                |
| 2019           | Attending NRP Research day 2019 - NFP 75 Big Data Fabrikhalle, Bern, Switzerland. http://www.nfp75.ch/en/Events/Pages/190403-agenda-nfp75-research-day.aspx                 |
| 2019           | Organising P4 Hackathon at NSDI '19 Boston, MA, USA. https://p4.org/events/2019-03-01-nsdi/                                                                                 |
| 2018           | Teaching a full-day workshop on NetFPGA SUME & P4 Language School of Engineering, Santa Clara University, CA, USA.  Hosted by: Prof. Behnam Dezfouli & Prof. Shoba Krishnan |
| 2018           | Visiting PhD Student The Computer Laboratory, University of Cambridge, UK. Supervisor: Dr. Noa Zilberman. Funded by SNF Doc.Mobility Fellowship.                            |
| 2017           | Barefoot Academy   BA 101<br>Barefoot Networks, Santa Clara, CA, USA.                                                                                                       |
| 2017           | NetFPGA Developers Summit 2017 The Computer Laboratory, University of Cambridge, UK.                                                                                        |
| 2016           | Visiting PhD Student The Computer Laboratory, University of Cambridge, UK. Supervisor: Dr. Noa Zilberman.                                                                   |
| 2016           | Sub-reviewer The International Conference on Reconfigurable Computing and FPGAs (ReConFig 2016). Reviewer: Prof. Robert Soulé.                                              |
| 2015           | Visiting MSc Student Design Automation Conference 2015, San Francisco, CA, USA.                                                                                             |

## TECHNICAL EXPERIENCE

| 2019 - PRESENT | Administering the cluster of the Distributed Systems Group (100 nodes).<br>Università della Svizzera Italiana (USI), Switzerland.                                                       |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2019           | Designed a cluster for distributed system research, that provides 512 VMs, smart NICs and programmable switches. Università della Svizzera Italiana (USI), Switzerland.                 |
| 2016           | Contributed to build and to configure the new HPC cluster of the Institute of Computational Science (ICS). Università della Svizzera Italiana (USI), Switzerland.                       |
| 2016           | Built, configured and administered the first cluster in the university equipped with FPGAs, programmable switches and RDMA NICs. Università della Svizzera Italiana (USI), Switzerland. |

### 2019 | Partitioned Paxos via the Network Data Plane

Huynh Tu Dang, <u>Pietro Bressana</u>, Han Wang, Ki Suh Lee, Noa Zilberman, Hakim Weatherspoon, Marco Canini, Fernando Pedone, Robert Soulé. *Arxiv*.

https://arxiv.org/abs/1901.08806

USI Technical Report Series in Informatics.

https://search.usi.ch/en/publications/20177/partitioned-paxos-via-the-network-data-plane

# Valutazione dell'emoglobina per lo screening dell'anemia preoperatoria ed alternative terapeutiche.

Piazza M., Bressana M. F., Bressana M. M., <u>Bressana P. G.</u>, Rosoaga Profiroiu R., Vitali F.

Blood Transfusion Journal - Edizioni SIMTI.

### 2017 | Emu: Rapid Prototyping of Networking Services.

Nik Sultana, Salvator Galea, David Greaves, Marcin Wójcik, Jonny Shipton, Richard Clegg, Luo Mai, <u>Pietro Bressana</u>, Robert Soulé, Richard Mortier, Paolo Costa, Peter Pietzuch, Jon Crowcroft, Andrew W Moore, Noa Zilberman.

The 2017 USENIX Annual Technical Conference (USENIX ATC '17). https://atc17.usenix.hotcrp.com/paper/202?cap=0202a47MuHT4J7dc

## A Polyhedral Model-based Framework for Dataflow Implementation on FPGA devices of Iterative Stencil Loops.

Giuseppe Natale, Giulio Stramondo, <u>Pietro Bressana</u>, Riccardo Cattaneo, Donatella Sciuto, Marco D. Santambrogio.

International Conference On Computer Aided Design (ICCAD) 2016.

http://ieeexplore.ieee.org/document/7827654/ http://dl.acm.org/citation.cfm?id=2966995

#### 2016 Network Hardware-Accelerated Consensus

Huynh Tu Dang, <u>Pietro Bressana</u>, Han Wang, Ki Suh Lee, Hakim Weatherspoon, Marco Canini, Fernando Pedone, Robert Soulé. *Arxiv*.

http://arxiv.org/abs/1605.05619

USI Technical Report Series in Informatics.

http://www.inf.usi.ch/faculty/soule/usi-tr-2016-03.pdf

2018 A programmable framework for validating data planes (Poster)
Xilinx Developer Forum (XDF).
San Jose, CA, USA.

Consensus for Non-Volatile Main Memory (Demo)
Involved companies & institutions:
Western Digital Research, Barefoot Networks, Stordis, Delta,
USI, University of Cambridge, TU Darmstadt.

1st P4 European Workshop (P4EU). University of Cambridge, United Kingdom.

A programmable framework for validating data planes (Poster)
ACM Special Interest Group on Data Communication (SIGCOMM18).
Budapest, Hungary.

2017 **Emu: Rapid Prototyping of Networking Services** (Demo) Design, Automation and Test in Europe (DATE17). Lausanne, Switzerland.

2018 A High-Performance Heterogeneous Network Computing Platform Barefoot Networks. Santa Clara, CA, USA. 2018 A High-Performance Heterogeneous Network Computing Platform Western Digital Research. Milpitas, CA, USA. 2018 P4->NetFPGA Tutorial on Programming the Network Data Plane (P4). ACM Special Interest Group on Data Communication (SIGCOMM18). Organizers: Prof. Nate Foster, Prof. Robert Soulé & Dr. Noa Zilberman. 2018 A programmable framework for validating data planes Multi-Service Networks workshop (MSN 2018). The Cosener's House, Abingdon, UK. http://coseners.net/coseners-2018/ A programmable framework for validating data planes 2018 Dagstuhl Seminar 18261. Schloss Dagstuhl - Leibniz-Zentrum für Informatik, Germany. https://www.dagstuhl.de/en/program/calendar/semhp/?semnr=18261/ A programmable framework for validating data planes 2018 Third Annual UK System Research Challenges Workshop. Newcastle, United Kingdom. http://sysws.org.uk/workshop/2018/ A programmable framework for validating data planes 2018 NetOS Group Talklets. University of Cambridge, United Kingdom. http://talks.cam.ac.uk/talk/index/102970 2018 A programmable framework for validating data planes P4/SDN Workshop. Politecnico di Milano, Italy. http://www.inf.usi.ch/faculty/soule/chitchat.html A programmable framework for validating data planes 2017 Western Digital Research. Milpitas, CA, USA. Consensus as a network service 2016 NetOS Group Talklets. University of Cambridge, United Kingdom. http://talks.cam.ac.uk/talk/index/69109

| FPGAs                       |                                                                                                                                                                                                                 |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Languages                   | Verilog, C, Bluespec BSV, VHDL, P4, PX.                                                                                                                                                                         |
| Tools                       | Xilinx Vivado, VivadoHLS, SDK, Xilinx ISE, Xilinx SDNet,<br>Xilinx P4SDNet, NetFPGA SUME framework (Cambridge University),<br>Connectal framework (Cornell University), Bluespec,<br>FLEXid license management. |
| Boards                      | NetFPGA SUME, Xilinx VC707, Xilinx VC709, Xilinx ZC702,<br>Avnet Spartan-6 LX9 MicroBoard, Avnet ZedBoard, Tul PYNQ-Z2.                                                                                         |
| DEVICES                     | Virtex7, Zynq, Spartan6, Opsero FPGADrive FMC NVMe,<br>Cypress QDRII+ SRAM, Micron DDR3 SDRAM SODIMM,<br>uSD card (SD-mode and SPI-mode).                                                                       |
| IPs                         | PLDA QuickPCIe, Xilinx Aurora, Xilinx DCM and PLL, Xilinx MIG, Xilinx PCIe, Xilinx Microblaze, Xilinx Partial Reconfiguration, OpenCores SDSPI SD-card controller .                                             |
| Programmable<br>data planes |                                                                                                                                                                                                                 |
| LANGUAGES                   | $P4_{14} \& P4_{16}.$                                                                                                                                                                                           |
| Tools<br>Devices            | Barefoot P4 Studio SDE<br>Edge-core Wedge 100-BF.                                                                                                                                                               |
| $\muCs$                     |                                                                                                                                                                                                                 |
| Languages                   | C                                                                                                                                                                                                               |
| Tools                       | STMicroelectronics STM32Cube, STMicroelectronics STM32CubeMX, Arduino IDE, Fritzing.                                                                                                                            |
| Boards                      | STMicroelectronics STM32VLDISCOVERY, Arduino UNO, Arduino pro mini.                                                                                                                                             |
| DEVICES                     | STMicroelectronics STM32, ATmega328P, Wi-Fi (ESP8266), Bluetooth (BLE 4.0), GPS, GSM, Accelerometer, Magnetometer, Gyro.                                                                                        |
| Other<br>Skills             |                                                                                                                                                                                                                 |
| Languages                   | C, Java, Python, MATLAB, SQL, LaTeX, Bash Scripting, HTML, P4.                                                                                                                                                  |
| Tools                       | MATLAB, Eclipse, Eclipse JEE, MySQL, Python Kernprof, GitHub, Slurm, XCat, Pacemaker, Corosync, Ganglia, Paraview, Intel DPDK, Callgrind, Kcachegrind.                                                          |
| OPERATING SYSTEMS           | Linux (Ubuntu, CentOS), Microsoft Windows, Apple Mac OSX.                                                                                                                                                       |