

Analysis of CS gain stages: Estimate Rout, Av, range of Vout for given circuit parameters

1. n-MOSFET CS gain stage Impact of p-MOSFET current source gate length on voltage gain

2. p-MOSFET CS gain stage

Design of CS gain stages: Estimate circuit parameters (Id, W, L, Vgs for both MOSFETs) for specified Rout, Av, Vout range

### Summary of (most important) process and design parameters

**Process parameters** 

Design parameters

#### 1. Threshold voltages

$$V_{tn} = 0.7 \text{ V, } V_{tp} = -0.8 \text{ V}$$

2. Process transconductance parameters

$$k_n' = 200 \text{ uA/V}^2$$
,  $k_p' = 70 \text{ uA/V}^2$ 

3. Early voltage parameters

$$V_{An}' = 20 \text{ V/um}, V_{Ap}' = 10 \text{ V/um}$$

DC bias current: I<sub>D</sub>

Gate lengths: L<sub>n</sub>, L<sub>p</sub>

Gate widths: W<sub>n</sub>, W<sub>p</sub>

# Analysis of n-MOS common-source stage $(r_o = r_{on}) => (L_p = 2L_n)$



# nMOS common-source stage $(r_o = r_{on}) => (L_p = 2L_n)$



#### nMOS common-source stage

$$r_{op} = r_{on}$$



### nMOS common-source stage

$$L_p = 4L_n$$



#### nMOS common-source stage

$$L_p = L_n$$



### Analysis of p-MOS common-source stage

#### p-MOS common-source stage

### Design of n-MOS common-source stage $(r_o = r_{on}) => (L_p = 2L_n)$



# n-MOS common-source stage $(r_o = r_{on}) => (L_p = 2L_n)$

