

# **MOSFET**

### OptiMOS<sup>™</sup> 5 Power-Transistor, 100 V

#### **Features**

- Ideal for high frequency switching and sync. rec.
  Excellent gate charge x R<sub>DS(on)</sub> product (FOM)
  Very low on-resistance R<sub>DS(on)</sub>
  N-channel, normal level

- 100% avalanche tested
- Pb-free plating; RoHS compliant
  Halogen-free according to IEC61249-2-21



Qualified according to JEDEC Standard

**Kev Performance Parameters** Table 1

| Parameter               | Value | Unit |
|-------------------------|-------|------|
| $V_{	extsf{DS}}$        | 100   | V    |
| R <sub>DS(on),max</sub> | 8.3   | mΩ   |
| I <sub>D</sub>          | 50    | A    |
| Qoss                    | 41    | nC   |
| Q <sub>G</sub> (0V10V)  | 30    | nC   |











| Type / Ordering Code | Package           | Marking  | Related Links |
|----------------------|-------------------|----------|---------------|
| IPA083N10NM5S        | PG-TO 220 FullPAK | 083N105S | -             |

# OptiMOS<sup>™</sup> 5 Power-Transistor, 100 V IPA083N10NM5S



# **Table of Contents**

| Description                         | 1 |
|-------------------------------------|---|
| Maximum ratings                     | 3 |
| Thermal characteristics             | 3 |
| Electrical characteristics          | 3 |
| Electrical characteristics diagrams | 5 |
| Package Outlines                    | 9 |
| Revision History                    | 0 |
| Trademarks 1                        | 0 |
| Disclaimer                          | 0 |

# OptiMOS<sup>™</sup> 5 Power-Transistor, 100 V IPA083N10NM5S



# 1 Maximum ratings at $T_A$ =25 °C, unless otherwise specified

Table 2 **Maximum ratings** 

| Parameter                                    | O b. a.l.                         |      | Values |          |      | N                                                                                             |
|----------------------------------------------|-----------------------------------|------|--------|----------|------|-----------------------------------------------------------------------------------------------|
|                                              | Symbol                            | Min. | Тур.   | Max.     | Unit | Note / Test Condition                                                                         |
| Continuous drain current                     | I <sub>D</sub>                    | -    | -      | 50<br>35 | А    | V <sub>GS</sub> =10 V, T <sub>C</sub> =25 °C<br>V <sub>GS</sub> =10 V, T <sub>C</sub> =100 °C |
| Pulsed drain current <sup>1)</sup>           | I <sub>D,pulse</sub>              | -    | -      | 200      | Α    | <i>T</i> <sub>C</sub> =25 °C                                                                  |
| Avalanche energy, single pulse <sup>2)</sup> | <b>E</b> AS                       | -    | -      | 83       | mJ   | $I_{\rm D}$ =50 A, $R_{\rm GS}$ =25 $\Omega$                                                  |
| Gate source voltage                          | V <sub>GS</sub>                   | -20  | -      | 20       | V    | -                                                                                             |
| Power dissipation                            | P <sub>tot</sub>                  | -    | -      | 36       | W    | T <sub>C</sub> =25 °C                                                                         |
| Operating and storage temperature            | T <sub>j</sub> , T <sub>stg</sub> | -55  | -      | 175      | °C   | IEC climatic category; DIN IEC 68-1: 55/175/56                                                |

#### 2 Thermal characteristics

Table 3 Thermal characteristics

| Davamatav                           | Cumbal            | Values |      |      | Unit | Note / Test Condition |  |
|-------------------------------------|-------------------|--------|------|------|------|-----------------------|--|
| Parameter                           | Symbol            | Min.   | Тур. | Max. | Unit | Note / Test Condition |  |
| Thermal resistance, junction - case | R <sub>thJC</sub> | -      | -    | 4.2  | °C/W | -                     |  |

# 3 Electrical characteristics at $T_j$ =25 °C, unless otherwise specified

Table 4 **Static characteristics** 

| Parameter                        | 0                       |      | Values     |          |      |                                                                                                                                             |
|----------------------------------|-------------------------|------|------------|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------|
|                                  | Symbol                  | Min. | Тур.       | Max.     | Unit | Note / Test Condition                                                                                                                       |
| Drain-source breakdown voltage   | V <sub>(BR)DSS</sub>    | 100  | -          | -        | V    | V <sub>GS</sub> =0 V, I <sub>D</sub> =1 mA                                                                                                  |
| Gate threshold voltage           | V <sub>GS(th)</sub>     | 2.2  | 3.0        | 3.8      | V    | V <sub>DS</sub> =V <sub>GS</sub> , I <sub>D</sub> =49 μA                                                                                    |
| Zero gate voltage drain current  | <b>I</b> <sub>DSS</sub> | -    | 0.1<br>10  | 1<br>100 | μΑ   | V <sub>DS</sub> =100 V, V <sub>GS</sub> =0 V, T <sub>j</sub> =25 °C<br>V <sub>DS</sub> =100 V, V <sub>GS</sub> =0 V, T <sub>j</sub> =125 °C |
| Gate-source leakage current      | $I_{\mathrm{GSS}}$      | -    | 1          | 100      | nA   | V <sub>GS</sub> =20 V, V <sub>DS</sub> =0 V                                                                                                 |
| Drain-source on-state resistance | R <sub>DS(on)</sub>     | -    | 7.1<br>8.6 | 8.3      | mΩ   | V <sub>GS</sub> =10 V, I <sub>D</sub> =25 A<br>V <sub>GS</sub> =6 V, I <sub>D</sub> =13 A                                                   |
| Gate resistance <sup>3)</sup>    | R <sub>G</sub>          | -    | 1.0        | -        | Ω    | -                                                                                                                                           |
| Transconductance                 | g <sub>fs</sub>         | -    | 59         | -        | S    | $ V_{DS}  \ge 2 I_D R_{DS(on)max}, I_D = 25 A$                                                                                              |

See Diagram 3 for more detailed information
 See Diagram 13 for more detailed information
 Defined by design. Not subject to production test.

# OptiMOS<sup>™</sup> 5 Power-Transistor, 100 V IPA083N10NM5S



**Table 5** Dynamic characteristics

| Parameter                       | Cross al         | Values |      |      | 11   | Note / Took Condition                                                                    |
|---------------------------------|------------------|--------|------|------|------|------------------------------------------------------------------------------------------|
|                                 | Symbol           | Min.   | Тур. | Max. | Unit | Note / Test Condition                                                                    |
| Input capacitance <sup>1)</sup> | C <sub>iss</sub> | -      | 2100 | 2700 | pF   | V <sub>GS</sub> =0 V, V <sub>DS</sub> =50 V, <i>f</i> =1 MHz                             |
| Output capacitance              | Coss             | -      | 340  | -    | pF   | V <sub>GS</sub> =0 V, V <sub>DS</sub> =50 V, f=1 MHz                                     |
| Reverse transfer capacitance    | C <sub>rss</sub> | -      | 16   | -    | pF   | V <sub>GS</sub> =0 V, V <sub>DS</sub> =50 V, f=1 MHz                                     |
| Turn-on delay time              | $t_{\sf d(on)}$  | -      | 15   | -    | ns   | $V_{\rm DD}$ =50 V, $V_{\rm GS}$ =10 V, $I_{\rm D}$ =33 A, $R_{\rm G,ext}$ =1.6 $\Omega$ |
| Rise time                       | t <sub>r</sub>   | -      | 5    | -    | ns   | $V_{\rm DD}$ =50 V, $V_{\rm GS}$ =10 V, $I_{\rm D}$ =33 A, $R_{\rm G,ext}$ =1.6 $\Omega$ |
| Turn-off delay time             | $t_{\sf d(off)}$ | -      | 24   | -    | ns   | $V_{\rm DD}$ =50 V, $V_{\rm GS}$ =10 V, $I_{\rm D}$ =33 A, $R_{\rm G,ext}$ =1.6 $\Omega$ |
| Fall time                       | t <sub>f</sub>   | -      | 5    | -    | ns   | $V_{\rm DD}$ =50 V, $V_{\rm GS}$ =10 V, $I_{\rm D}$ =33 A, $R_{\rm G,ext}$ =1.6 $\Omega$ |

Table 6 Gate charge characteristics<sup>2)</sup>

| Parameter                       | 0                    | Values |      |      |      |                                                                |
|---------------------------------|----------------------|--------|------|------|------|----------------------------------------------------------------|
|                                 | Symbol               | Min.   | Тур. | Max. | Unit | Note / Test Condition                                          |
| Gate to source charge           | Q <sub>gs</sub>      | -      | 10   | -    | nC   | $V_{\rm DD}$ =50 V, $I_{\rm D}$ =25 A, $V_{\rm GS}$ =0 to 10 V |
| Gate charge at threshold        | $Q_{g(th)}$          | -      | 6    | -    | nC   | $V_{\rm DD}$ =50 V, $I_{\rm D}$ =25 A, $V_{\rm GS}$ =0 to 10 V |
| Gate to drain charge            | $Q_{ m gd}$          | -      | 6    | -    | nC   | $V_{\rm DD}$ =50 V, $I_{\rm D}$ =25 A, $V_{\rm GS}$ =0 to 10 V |
| Switching charge                | Q <sub>sw</sub>      | -      | 10   | -    | nC   | $V_{\rm DD}$ =50 V, $I_{\rm D}$ =25 A, $V_{\rm GS}$ =0 to 10 V |
| Gate charge total <sup>1)</sup> | Qg                   | -      | 30   | 40   | nC   | $V_{\rm DD}$ =50 V, $I_{\rm D}$ =25 A, $V_{\rm GS}$ =0 to 10 V |
| Gate plateau voltage            | V <sub>plateau</sub> | -      | 4.6  | -    | V    | $V_{\rm DD}$ =50 V, $I_{\rm D}$ =25 A, $V_{\rm GS}$ =0 to 10 V |
| Gate charge total, sync. FET    | Q <sub>g(sync)</sub> | -      | 26   | -    | nC   | V <sub>DS</sub> =0.1 V, V <sub>GS</sub> =0 to 10 V             |
| Output charge                   | Q <sub>oss</sub>     | -      | 41   | -    | nC   | V <sub>DD</sub> =50 V, V <sub>GS</sub> =0 V                    |

#### Table 7 Reverse diode

| Parameter                             | Compleal             |      | Values |      |      | Nata / Taat Canditian                                                                     |
|---------------------------------------|----------------------|------|--------|------|------|-------------------------------------------------------------------------------------------|
|                                       | Symbol               | Min. | Тур.   | Max. | Unit | Note / Test Condition                                                                     |
| Diode continuous forward current      | Is                   | -    | -      | 30   | Α    | <i>T</i> <sub>C</sub> =25 °C                                                              |
| Diode pulse current                   | I <sub>S,pulse</sub> | -    | -      | 200  | Α    | T <sub>C</sub> =25 °C                                                                     |
| Diode forward voltage                 | V <sub>SD</sub>      | -    | 0.87   | 1.2  | V    | V <sub>GS</sub> =0 V, I <sub>F</sub> =25 A, T <sub>j</sub> =25 °C                         |
| Reverse recovery time <sup>1)</sup>   | t <sub>rr</sub>      | -    | 55     | -    | ns   | V <sub>R</sub> =50 V, I <sub>F</sub> =25 A, di <sub>F</sub> /dt=100 A/μs                  |
| Reverse recovery charge <sup>1)</sup> | Qrr                  | -    | 95     | -    | nC   | V <sub>R</sub> =50 V, I <sub>F</sub> =25 A, d <i>i</i> <sub>F</sub> /d <i>t</i> =100 A/μs |

 $<sup>^{1)}</sup>$  Defined by design. Not subject to production test.  $^{2)}$  See "Gate charge waveforms" for parameter definition



# 4 Electrical characteristics diagrams

























# 5 Package Outlines



Figure 1 Outline PG-TO 220 FullPAK, dimensions in mm/inches

# OptiMOS<sup>™</sup> 5 Power-Transistor, 100 V IPA083N10NM5S



#### **Revision History**

**IPA083N10NM5S** 

Revision: 2019-09-02, Rev. 2.1

Previous Revision

| 1 10 110 000 1 | 1 Tevidad Nevidion |                                                  |  |  |  |  |  |  |
|----------------|--------------------|--------------------------------------------------|--|--|--|--|--|--|
| Revision       | Date               | ate Subjects (major changes since last revision) |  |  |  |  |  |  |
| 2.0            | 2019-07-26         | Release of final version                         |  |  |  |  |  |  |
| 2.1            | 2019-09-02         | Update package outline                           |  |  |  |  |  |  |

#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

#### We Listen to Your Comments

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: erratum@infineon.com

Published by Infineon Technologies AG 81726 München, Germany © 2019 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

The Infineon Technologies component described in this Data Sheet may be used in life-support devices or systems and/or automotive, aviation and aerospace applications or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support, automotive, aviation and aerospace device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.