

## OptiMOS<sup>™</sup>-T2 Power-Transistor





#### **Features**

- N-channel Enhancement mode
- AEC Q101 qualified
- MSL1 up to 260°C peak reflow
- 175°C operating temperature
- RoHS compliant
- 100% Avalanche tested
- Ultra low R<sub>DSon</sub>
- Ultra high I<sub>D</sub>

| Туре           | Package      | Marking |
|----------------|--------------|---------|
| IPB180N08S4-02 | PG-TO263-7-3 | 4N0802  |

# **Product Summary**

| $V_{ m DS}$             | 80  | ٧  |
|-------------------------|-----|----|
| R <sub>DS(on),max</sub> | 2.2 | mΩ |
| I <sub>D</sub>          | 180 | Α  |

PG-TO263-7-3





### **Maximum ratings,** at $T_j$ =25 °C, unless otherwise specified

| Parameter                                    | Symbol                  | Conditions                                    | Value    | Unit |
|----------------------------------------------|-------------------------|-----------------------------------------------|----------|------|
| Continuous drain current <sup>1)</sup>       | I <sub>D</sub>          | T <sub>C</sub> =25°C, V <sub>GS</sub> =10V    | 180      | А    |
|                                              |                         | $T_{\rm C}$ =100°C, $V_{\rm GS}$ =10 $V^{2)}$ | 180      |      |
| Pulsed drain current <sup>2)</sup>           | I <sub>D,pulse</sub>    | T <sub>C</sub> =25°C                          | 720      |      |
| Avalanche energy, single pulse <sup>2)</sup> | E <sub>AS</sub>         | I <sub>D</sub> =90A                           | 640      | mJ   |
| Avalanche current, single pulse              | IAS                     | -                                             | 175      | Α    |
| Gate source voltage                          | V <sub>GS</sub>         | -                                             | ±20      | V    |
| Power dissipation                            | P tot                   | T <sub>C</sub> =25°C                          | 277      | W    |
| Operating and storage temperature            | $T_{\rm j},T_{\rm stg}$ | -                                             | -55 +175 | °C   |



| Parameter                             | Symbol            | Conditions                                   | Values |      | Unit |     |
|---------------------------------------|-------------------|----------------------------------------------|--------|------|------|-----|
|                                       |                   |                                              | min.   | typ. | max. |     |
| Thermal characteristics <sup>2)</sup> |                   |                                              |        |      |      |     |
| Thermal resistance, junction - case   | R <sub>thJC</sub> | -                                            | -      | -    | 0.54 | K/W |
| SMD version, device on PCB            | R <sub>thJA</sub> | minimal footprint                            | -      | -    | 62   |     |
|                                       |                   | 6 cm <sup>2</sup> cooling area <sup>3)</sup> | -      | -    | 40   |     |

# **Electrical characteristics,** at $T_{\rm j}$ =25 °C, unless otherwise specified

#### Static characteristics

| Drain-source breakdown voltage   | V <sub>(BR)DSS</sub> | V <sub>GS</sub> =0V, I <sub>D</sub> = 1mA                             | 80  | ı    | -   | V  |
|----------------------------------|----------------------|-----------------------------------------------------------------------|-----|------|-----|----|
| Gate threshold voltage           | V <sub>GS(th)</sub>  | $V_{\rm DS} = V_{\rm GS}, I_{\rm D} = 220 \mu A$                      | 2.0 | 3.0  | 4.0 |    |
| Zero gate voltage drain current  | I <sub>DSS</sub>     | V <sub>DS</sub> =80V, V <sub>GS</sub> =0V,<br>T <sub>j</sub> =25°C    | 1   | 0.03 | 1   | μA |
|                                  |                      | $V_{\rm DS}$ =80V, $V_{\rm GS}$ =0V, $T_{\rm j}$ =125°C <sup>2)</sup> | -   | 10   | 200 |    |
| Gate-source leakage current      | I <sub>GSS</sub>     | V <sub>GS</sub> =20V, V <sub>DS</sub> =0V                             | -   | 1    | 100 | nA |
| Drain-source on-state resistance | R <sub>DS(on)</sub>  | V <sub>GS</sub> =10V, I <sub>D</sub> =100A                            | -   | 1.8  | 2.2 | mΩ |



| Parameter                                     | Symbol               | Symbol Conditions                                                  |      | Values |       |    |
|-----------------------------------------------|----------------------|--------------------------------------------------------------------|------|--------|-------|----|
|                                               |                      |                                                                    | min. | typ.   | max.  |    |
| Dynamic characteristics <sup>2)</sup>         |                      |                                                                    |      |        |       |    |
| Input capacitance                             | C iss                |                                                                    | -    | 8884   | 11550 | pF |
| Output capacitance                            | C <sub>oss</sub>     | $V_{\rm GS}$ =0V, $V_{\rm DS}$ =25V, $f$ =1MHz                     | -    | 3435   | 4465  |    |
| Reverse transfer capacitance                  | C <sub>rss</sub>     |                                                                    | -    | 177    | 354   |    |
| Turn-on delay time                            | t d(on)              |                                                                    | -    | 30     | -     | ns |
| Rise time                                     | t <sub>r</sub>       | V <sub>DD</sub> =40V, V <sub>GS</sub> =10V,                        | -    | 15     | -     | 1  |
| Turn-off delay time                           | t d(off)             | $I_{\rm D}$ =180A, $R_{\rm G}$ =3.5 $\Omega$                       | -    | 50     | -     |    |
| Fall time                                     | t <sub>f</sub>       |                                                                    | -    | 50     | -     |    |
| Gate Charge Characteristics <sup>2)</sup>     |                      |                                                                    |      |        |       |    |
| Gate to source charge                         | Q <sub>gs</sub>      |                                                                    | -    | 45     | 58    | nC |
| Gate to drain charge                          | Q <sub>gd</sub>      | $V_{\rm DD}$ =64V, $I_{\rm D}$ =180A, $V_{\rm GS}$ =0 to 10V       | -    | 27     | 55    |    |
| Gate charge total                             | Q <sub>g</sub>       |                                                                    | -    | 128    | 167   |    |
| Gate plateau voltage                          | V <sub>plateau</sub> |                                                                    | -    | 5.1    | -     | V  |
| Reverse Diode                                 |                      |                                                                    |      |        |       |    |
| Diode continous forward current <sup>2)</sup> | Is                   | T -25°C                                                            | -    | -      | 180   | А  |
| Diode pulse current <sup>2)</sup>             | I <sub>S,pulse</sub> | - T <sub>C</sub> =25°C                                             | -    | -      | 720   | 1  |
| Diode forward voltage                         | V <sub>SD</sub>      | V <sub>GS</sub> =0V, I <sub>F</sub> =100A,<br>T <sub>j</sub> =25°C | -    | 1      | 1.2   | V  |
| Reverse recovery time <sup>2)</sup>           | t rr                 | $V_R$ =40V, $I_F$ =50A, $di_F/dt$ =100A/µs                         | -    | 80     | -     | ns |
| Reverse recovery charge <sup>2)</sup>         | Q <sub>rr</sub>      | 1                                                                  | -    | 160    | -     | nC |

 $<sup>^{1)}</sup>$  Current is limited by bondwire; with an  $R_{\rm thJC}$  = 0.54K/W the chip is able to carry 237A at 25°C.

<sup>&</sup>lt;sup>2)</sup> Specified by design. Not subject to production test.

 $<sup>^{3)}</sup>$  Device on 40 mm x 40 mm x 1.5 mm epoxy PCB FR4 with 6 cm $^{2}$  (one layer, 70  $\mu$ m thick) copper area for drain connection. PCB is vertical in still air.



#### 1 Power dissipation

$$P_{\text{tot}} = f(T_{\text{C}}); V_{\text{GS}} \ge 6 \text{ V}$$



#### 2 Drain current

$$I_D = f(T_C); V_{GS} \ge 6 \text{ V}; \text{SMD}$$



#### 3 Safe operating area

$$I_D = f(V_{DS}); T_C = 25 \text{ °C}; D = 0; SMD$$
  
parameter:  $t_p$ 



#### 4 Max. transient thermal impedance

$$Z_{thJC} = f(t_p)$$
  
parameter:  $D = t_p/T$ 





#### 5 Typ. output characteristics

 $I_D = f(V_{DS}); T_j = 25 \text{ °C}; SMD$ 

parameter:  $V_{\rm GS}$ 



#### 6 Typ. drain-source on-state resistance

 $R_{DS(on)} = f(I_D); T_j = 25 \text{ °C}; SMD$ 

parameter:  $V_{\rm GS}$ 



#### 7 Typ. transfer characteristics

 $I_{\rm D} = f(V_{\rm GS}); \ V_{\rm DS} = 6V$ 

parameter:  $T_{\rm j}$ 



#### 8 Typ. drain-source on-state resistance

 $R_{DS(on)} = f(T_j); I_D = 100 \text{ A}; V_{GS} = 10 \text{ V}; SMD$ 

 $\alpha = 0.4$ 





#### 9 Typ. gate threshold voltage

 $V_{GS(th)} = f(T_j); V_{GS} = V_{DS}$ 

parameter: I<sub>D</sub>



#### 10 Typ. capacitances

 $C = f(V_{DS}); V_{GS} = 0 V; f = 1 MHz$ 



## 11 Typical forward diode characteristicis

 $IF = f(V_{SD})$ 

parameter: T<sub>j</sub>



#### 12 Avalanche characteristics

$$I_{AS} = f(t_{AV})$$

parameter:  $T_{j(start)}$ 





#### 13 Avalanche energy

$$E_{AS} = f(T_j); I_D = 90 A$$

# 2500 2000 1500 87 A 1000 500 175 A 7<sub>j</sub> [°C]

#### 14 Drain-source breakdown voltage

$$V_{BR(DSS)} = f(T_j); I_D = 1 \text{ mA}$$



#### 15 Typ. gate charge

 $V_{GS} = f(Q_{gate}); I_D = 180 A pulsed$ 

parameter:  $V_{\mathrm{DD}}$ 



#### 16 Gate charge waveforms





#### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2022-08-24

**Published by** 

**Infineon Technologies AG** 

81726 Munich, Germany

© 2022 Infineon Technologies AG

All Rights Reserved.

Do you have any questions about any aspect of this document?

Email:

erratum@infineon.com

#### **IMPORTANT NOTICE**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact the nearest Infineon Technologies Office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.



## Revision History

| Version      | Date       | Changes                                                                        |
|--------------|------------|--------------------------------------------------------------------------------|
| Revision 1.0 | 2014-06-20 | Final data sheet                                                               |
| Revision 1.1 | 2022-08-24 | Diagram 8 Typ. drain-source on-<br>state resistance: used α value<br>clarified |