Thank you for your interest in **onsemi** products.

Your technical document begins on the following pages.



# Your Feedback is Important to Us!

Please take a moment to participate in our short survey.

At **onsemi**, we are dedicated to delivering technical content that best meets your needs.

## Help Us Improve - Take the Survey

This survey is intended to collect your feedback, capture any issues you may encounter, and to provide improvements you would like to suggest.

We look forward to your feedback.

To learn more about **onsemi**, please visit our website at **www.onsemi.com** 

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees,



## MOSFET - N-Channel, Shielded Gate, POWER TRENCH®

100 V, 57 A, 8.5 m $\Omega$ 

## **FDMC86184**

#### Description

This N-Channel logic MV MOSFETs is produced using onsemi advanced POWERTRENCH process that incorporates Shielded Gate technology. This process has been optimized to minimize on-state resistance and yet maintain superior switching performance with best in class soft body diode.

#### **Features**

- Shielded Gate MOSFET Technology
- Max  $R_{DS(on)} = 8.5 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 21 \text{ A}$
- Max  $R_{DS(on)} = 24.8 \text{ m}\Omega$  at  $V_{GS} = 6.5 \text{ V}$ ,  $I_D = 10 \text{ A}$
- 50% Lower Qrr than Osther MOSFET Supplier
- Lowers Switching Noise/EMI
- MSL1 Robust Package Design
- 100% UIL Tested
- ESD Protection Level: HBM>1kV, CDM>2kV
- These Device is Pb-Free and RoHS Compliant

#### **Typical Applications or Applications**

- Primary DC-DC MOSFET
- Synchronous Rectifier in DC-DC and AC-DC
- Motor Drive
- Solar

# **\**

WDFN8 3.3X3.3, 0.65P CASE 483AW



#### **MARKING DIAGRAM**



FDMC86184 = Specific Device Code

A = Assembly Location

Y = Year WW = Work Week

#### **ORDERING INFORMATION**

| Device    | Package | Shipping <sup>†</sup> |
|-----------|---------|-----------------------|
| FDMC86184 | PQFN-8  | 3000 /<br>Tape & Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <u>BRD8011/D</u>.

#### MOSFET MAXIMUM RATINGS T<sub>A</sub> = 25°C unless otherwise noted

| Symbol                            | Parameter                                                                                                                                      | Ratings               | Unit |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|
| V <sub>DS</sub>                   | Drain to Source Voltage                                                                                                                        | 100                   | V    |
| V <sub>GS</sub>                   | Gate to Source Voltage                                                                                                                         | ±20                   | V    |
| Ι <sub>D</sub>                    | Drain Current -Continuous ( $T_A$ = 25°C) (Note 5) -Continuous ( $T_A$ = 100°C) (Note 5) -Continuous ( $T_A$ = 25°C) (Note 1) -Pulsed (Note 4) | 57<br>36<br>12<br>266 | A    |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy (Note 3)                                                                                                         | 121                   | mJ   |
| P <sub>D</sub>                    | Power Dissipation ( $T_C = 25^{\circ}C$ )<br>Power Dissipation ( $T_A = 25^{\circ}C$ ) (Note 1)                                                | 54<br>2.3             | W    |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range                                                                                               | -55 to +150           | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL CHARACTERISTICS

| Symbol          | Parameter                                        | Value | Unit |
|-----------------|--------------------------------------------------|-------|------|
| $R_{	heta JC}$  | Thermal Resistance, Junction to Case             | 2.3   | °C/W |
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient (Note 1) | 53    |      |

### **ELECTRICAL CHARACTERISTICS** $T_J = 25~^{\circ}C$ unless otherwise noted.

| Symbol                                 | Parameter                                                   | Test Conditions                                                                 | Min | Тур  | Max  | Unit  |
|----------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------|-----|------|------|-------|
| Off Characteri                         | istics                                                      |                                                                                 |     |      |      |       |
| BV <sub>DSS</sub>                      | Drain to Source Breakdown Voltage                           | $I_D = 250 \mu A, V_{GS} = 0 V$                                                 | 100 | _    | -    | V     |
| $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature<br>Coefficient                | $I_D$ = 250 $\mu$ A, referenced to 25°C                                         | -   | 59   | -    | mV/°C |
| I <sub>DSS</sub>                       | Zero Gate Voltage Drain Current                             | V <sub>DS</sub> = 80 V, V <sub>GS</sub> = 0 V                                   | _   | _    | 1    | μΑ    |
| I <sub>GSS</sub>                       | Gate to Source Leakage Current                              | $V_{GS} = \pm 20 \text{ V}, V_{DS} = 0 \text{ V}$                               | -   | _    | 100  | nA    |
| On Characteri                          | stics                                                       |                                                                                 |     |      |      |       |
| V <sub>GS(th)</sub>                    | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}, I_D = 110 \mu A$                                              | 2.0 | 3.1  | 4.0  | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | I <sub>D</sub> = 110 μA, referenced to 25 °C                                    | -   | -9   | -    | mV/°C |
| R <sub>DS(on)</sub>                    | Static Drain to Source On Resistance                        | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 21 A                                   | _   | 6.4  | 8.5  | mΩ    |
|                                        |                                                             | V <sub>GS</sub> = 6 V,I <sub>D</sub> = 10 A                                     | _   | 11   | 24.8 |       |
|                                        |                                                             | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 21 A, T <sub>J</sub> = 125 °C          | _   | 11   | 18   |       |
| 9FS                                    | Forward Transconductance                                    | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 21 A                                    | _   | 49   | -    | S     |
| ynamic Char                            | racteristics                                                |                                                                                 |     | •    | •    |       |
| C <sub>iss</sub>                       | Input Capacitance                                           | V <sub>DS</sub> = 50 V, V <sub>GS</sub> = 0 V, f = 1 MHz                        | -   | 1490 | 2090 | pF    |
| C <sub>oss</sub>                       | Output Capacitance                                          |                                                                                 | -   | 906  | 1270 | pF    |
| C <sub>rss</sub>                       | Reverse Transfer Capacitance                                |                                                                                 | -   | 13   | 25   | pF    |
| R <sub>g</sub>                         | Gate Resistance                                             |                                                                                 | 0.1 | 0.4  | 1.2  | Ω     |
| witching Cha                           | aracteristics                                               |                                                                                 |     |      |      |       |
| t <sub>d(on)</sub>                     | Turn-On Delay Time                                          | $V_{DD} = 50 \text{ V}, I_D = 21 \text{ A},$                                    | _   | 12   | 22   | ns    |
| t <sub>r</sub>                         | Rise Time                                                   | $V_{GS}$ = 10 V, $R_{GEN}$ = 6 $\Omega$                                         | -   | 4    | 10   | ns    |
| t <sub>d(off)</sub>                    | Turn-Off Delay Time                                         | 1                                                                               | -   | 17   | 31   | ns    |
| t <sub>f</sub>                         | Fall Time                                                   |                                                                                 | -   | 4    | 10   | ns    |
| Qg                                     | Total Gate Charge                                           | V <sub>GS</sub> = 0 V to 10 V,<br>V <sub>DD</sub> = 50 V, I <sub>D</sub> = 21 A | _   | 21   | 30   | nC    |
| $Q_g$                                  | Total Gate Charge                                           | V <sub>GS</sub> = 0 V to 6 V,<br>V <sub>DD</sub> = 50 V, I <sub>D</sub> = 21 A  | _   | 14   | 20   | nC    |
| Q <sub>gs</sub>                        | Total Gate Charge                                           | V <sub>DD</sub> = 50 V, I <sub>D</sub> = 21 A                                   | _   | 6.5  | -    | nC    |
| Q <sub>gd</sub>                        | Gate to Drain "Miller" Charge                               | V <sub>DD</sub> = 50 V, I <sub>D</sub> = 21 A                                   | _   | 4.6  | -    | nC    |
| Q <sub>oss</sub>                       | Output Charge                                               | V <sub>DD</sub> = 50 V, V <sub>GS</sub> = 0 V                                   | _   | 61   |      | nC    |

#### **ELECTRICAL CHARACTERISTICS** (continued) T<sub>J</sub> = 25 °C unless otherwise noted.

| Symbol          | Parameter                             | Test Conditions                                        | Min | Тур | Max | Unit |
|-----------------|---------------------------------------|--------------------------------------------------------|-----|-----|-----|------|
| Orain-Source    | e Diode Characteristics               |                                                        |     |     |     |      |
| $V_{SD}$        | Source to Drain Diode Forward Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 2.1 A (Note 2) | -   | 0.7 | 1.2 | V    |
|                 |                                       | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 21 A (Note 2)  | -   | 0.8 | 1.3 |      |
| t <sub>rr</sub> | Reverse Recovery Time                 | I <sub>F</sub> = 10 A, di/dt = 300 A/μs                | -   | 27  | 44  | ns   |
| $Q_{rr}$        | Reverse Recovery Charge               |                                                        | -   | 46  | 74  | nC   |
| t <sub>rr</sub> | Reverse Recovery Time                 | I <sub>F</sub> = 10 A, di/dt = 1000 A/μs               | -   | 21  | 34  | ns   |
| Q <sub>rr</sub> | Reverse Recovery Time                 |                                                        | _   | 96  | 154 | nC   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

1.  $R_{\theta JA}$  is determined with the device mounted on a 1 in<sup>2</sup> oz. copper pad on a 1.5 x 1.5 in. board of FR-4 material  $R_{\theta CA}$  is determined by the

user's board design.



a. 53 °C/W when mounted on a 1 in pad of 2 oz



b. 125 °C/W when mounted on a minimum pad of 2 oz

- Pulse Test: Pulse Width < 300 us, Duty Cycle < 2.0%</li>
   E<sub>AS</sub> of 121 mJ is based on starting T<sub>J</sub> = 25 °C; N-ch: L = 3 mH, I<sub>AS</sub> = 9 A, V<sub>DD</sub> = 100 V, V<sub>GS</sub> =10 V. 100% test at L = 0.3 mH, I<sub>AS</sub> = 21 A.
   Pulsed Id please refer to Figure 11 SOA graph for more details.
   Computed continuous current limited to Max Junction Temperature only, actual continuous current will be limited by thermal & electro-mechanical application board design.

#### TYPICAL CHARACTERISTICS



#### TYPICAL CHARACTERISTICS (CONTINUED)



#### TYPICAL CHARACTERISTICS (CONTINUED)



Figure 13. Junction-to-Case Transient Thermal Response Curve

POWERTRENCH is registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.





#### WDFN8 3.30x3.30x0.75, 0.65P CASE 483AW ISSUE B

**DATE 22 MAR 2024** 

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5-2018.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS.
- 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
- THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JEP95 SEC. 3 SPP-12. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD, EMBEDDED METAL OR MARKED FEATURE.
- ©COPLANARITY APPLIES TO THE EXPOSED PADS AS WELL AS THE TERMINALS.
- SEATING PLANE IS DEFINED BY THE TERMINALS. 'A1' IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.





FRONT VIEW

e1

D2

**BOTTOM VIEW** 

e

⊢L (4x)

bbbM C A B

ddd(M) C

K



## LAND PATTERN RECOMMENDATION



\*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

| DIM   | OIM   MILLIMETERS |          |      |
|-------|-------------------|----------|------|
| Diivi | MIN               | NOM      | MAX  |
| Α     | 0.70              | 0.75     | 0.80 |
| A1    |                   | -        | 0.05 |
| А3    |                   | 0.20 REF | -    |
| b     | 0.27              | 0.32     | 0.37 |
| D     | ;                 | 3.30 BSC | ;    |
| D2    | 2.17              | 2.27     | 2.37 |
| Е     | ;                 | 3.30 BSC | ;    |
| E2    | 1.56              | 1.66     | 1.76 |
| е     | (                 | 0.65 BSC | ;    |
| e1    |                   | 1.95 BSC | ;    |
| K     | 0.90              |          |      |
| L     | 0.30              | 0.40     | 0.50 |
| aaa   | 0.10              |          |      |
| bbb   | 0.10              |          |      |
| ccc   | 0.10              |          |      |
| ddd   | 0.05              |          |      |
| eee   | 0.05              |          |      |
|       |                   |          |      |

MILLIMETERS

# GENERIC MARKING DIAGRAM\*



XXXX = Specific Device Code A = Assembly Location

Y = Year

WW = Work Week

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON13672G                 | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | WDFN8 3.30x3.30x0.75, 0.65P |                                                                                                                                                                                   | PAGE 1 OF 1 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales