

# N-channel 100 V, 5 m $\Omega$ typ., 107 A, STripFET F7 Power MOSFET in a PowerFLAT 5x6 package



PowerFLAT 5x6



#### **Features**

| Order code  | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> | P <sub>TOT</sub> |
|-------------|-----------------|--------------------------|----------------|------------------|
| STL110N10F7 | 100 V           | 6 mΩ                     | 107 A          | 136 W            |

- Among the lowest R<sub>DS(on)</sub> on the market
- Excellent FoM (figure of merit)
- Low C<sub>rss</sub>/C<sub>iss</sub> ratio for EMI immunity
- · High avalanche ruggedness

#### **Applications**

· Switching applications

#### **Description**

This N-channel Power MOSFET utilizes STripFET F7 technology with an enhanced trench gate structure that results in very low on-state resistance, while also reducing internal capacitance and gate charge for faster and more efficient switching.



## Product status link STL110N10F7

| Product summary |               |  |  |  |
|-----------------|---------------|--|--|--|
| Order code      | STL110N10F7   |  |  |  |
| Marking         | 110N10F7      |  |  |  |
| Package         | PowerFLAT 5x6 |  |  |  |
| Packing         | Tape and reel |  |  |  |



## 1 Electrical ratings

Table 1. Absolute maximum ratings

| Symbol                            | Parameter                                             | Value      | Unit |
|-----------------------------------|-------------------------------------------------------|------------|------|
| $V_{DS}$                          | V <sub>DS</sub> Drain-source voltage                  |            | V    |
| V <sub>GS</sub>                   | Gate-source voltage                                   | ±20        | V    |
| I <sub>D</sub> <sup>(1)</sup>     | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 107        | Α    |
| ID(*)                             | Drain current (continuous) at T <sub>C</sub> = 100 °C | 75         | А    |
| I <sub>DM</sub> <sup>(1)(2)</sup> | Drain current (pulsed)                                | 428        | Α    |
| 1 (3)                             | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 21         | Α    |
| I <sub>D</sub> (3)                | Drain current (continuous) at T <sub>C</sub> =100 °C  | 14         | Α    |
| I <sub>DM</sub> <sup>(2)(3)</sup> | Drain current (pulsed)                                | 84         | А    |
| P <sub>TOT</sub> <sup>(1)</sup>   | Total power dissipation at T <sub>C</sub> = 25 °C     | 136        | W    |
| P <sub>TOT</sub> <sup>(3)</sup>   | Total power dissipation at T <sub>pcb</sub> = 25 °C   | 4.8        | W    |
| E <sub>AS</sub> <sup>(4)</sup>    | Single pulse avalanche energy                         | 490        | mJ   |
| T <sub>J</sub>                    | Operating junction temperature range                  | -55 to 175 | °C   |
| T <sub>stg</sub>                  | Storage temperature range                             |            |      |

- 1. This value is rated according to  $R_{thj-c.}$
- 2. Pulse width limited by safe operating area.
- 3. This value is rated according to  $R_{thj-pcb.}$
- 4. Starting  $T_J$  = 25 °C,  $I_D$  = 18 A,  $V_{DD}$  = 50 V.

Table 2. Thermal resistance

| Symbol                              | Parameter                        | Value | Unit |
|-------------------------------------|----------------------------------|-------|------|
| R <sub>thj-case</sub>               | Thermal resistance junction-case | 1.1   | °C/W |
| R <sub>thj-pcb</sub> <sup>(1)</sup> | Thermal resistance junction-pcb  | 31.3  | °C/W |

1. When mounted on an FR-4 board of 1 inch<sup>2</sup>, 20z Cu, t < 10 s.

DS9392 - Rev 6 page 2/14



## 2 Electrical characteristics

(T<sub>C</sub> = 25 °C unless otherwise specified)

Table 3. On/off states

| Symbol               | Parameter                         | Test conditions                                                                                        | Min. | Тур. | Max. | Unit |
|----------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage    | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 250 μA                                                         | 100  |      |      | V    |
| 1                    | Zono moto vielto no duois oviment | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 100 V                                                         |      |      | 1    | μА   |
| I <sub>DSS</sub>     | Zero gate voltage drain current   | voltage drain current $V_{GS} = 0 \text{ V}, V_{DS} = 100 \text{ V}, T_C = 125 ^{\circ}\text{C}^{(1)}$ |      |      | 10   |      |
| I <sub>GSS</sub>     | Gate body leakage current         | V <sub>DS</sub> = 0, V <sub>GS</sub> = 20 V                                                            |      |      | 100  | nA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage            | $V_{DS} = V_{GS}$ , $I_{D} = 250 \mu A$                                                                | 2.5  |      | 4.5  | V    |
| R <sub>DS(on)</sub>  | Static drain-source on-resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 10 A                                                          |      | 5    | 6    | mΩ   |

<sup>1.</sup> Defined by design, not subject to production test.

Table 4. Dynamic

| Symbol           | Parameter                                                | Test conditions                                                            | Min. | Тур. | Max. | Unit |
|------------------|----------------------------------------------------------|----------------------------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub> | Input capacitance                                        | <u>'</u>                                                                   | -    | 5117 | -    |      |
| C <sub>oss</sub> | Output capacitance                                       |                                                                            | -    | 992  | -    | pF   |
| C <sub>rss</sub> | Reverse transfer capacitance                             |                                                                            | -    | 39   | -    |      |
| Qg               | Total gate charge                                        | V <sub>DD</sub> = 50 V, I <sub>D</sub> = 21 A, V <sub>GS</sub> = 0 to 10 V | -    | 72   | -    |      |
| Q <sub>gs</sub>  | Gate-source charge (see Figure 13. Test circuit for gate |                                                                            | -    | 30   | -    | nC   |
| $Q_{gd}$         | Gate-drain charge                                        | charge behavior)                                                           | -    | 17   | -    |      |

Table 5. Switching times

| Symbol              | Parameter           | Test conditions                                                                                             | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|-------------------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | V <sub>DD</sub> = 50 V, I <sub>D</sub> = 10 A,                                                              | -    | 25   | -    | ns   |
| t <sub>r</sub>      | Rise time           | $R_G = 4.7 \Omega$ , $V_{GS} = 10 V$<br>(see Figure 12. Test circuit for resistive load switching times and | -    | 36   | -    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time |                                                                                                             | -    | 52   | -    | ns   |
| t <sub>f</sub>      |                     | Figure 17. Switching time waveform)                                                                         | -    | 21   | -    | ns   |

Table 6. Source-drain diode

| Symbol                         | Parameter                | Test conditions                                                                     | Min. | Тур. | Max. | Unit |
|--------------------------------|--------------------------|-------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>SD</sub> <sup>(1)</sup> | Forward on voltage       | I <sub>SD</sub> = 21 A, V <sub>GS</sub> = 0 V                                       | -    |      | 1.2  | V    |
| t <sub>rr</sub>                | Reverse recovery time    | $I_{SD}$ = 21 A, di/dt = 100 A/ $\mu$ s,                                            | -    | 77   |      | ns   |
| Q <sub>rr</sub>                | Reverse recovery charge  | V <sub>DD</sub> = 80 V, T <sub>J</sub> = 150 °C                                     | -    | 150  |      | nC   |
| I <sub>RRM</sub>               | Reverse recovery current | (see Figure 14. Test circuit for inductive load switching and diode recovery times) | -    | 4.3  |      | Α    |

<sup>1.</sup> Pulsed: pulse duration = 300  $\mu$ s, duty cycle 1.5%.

DS9392 - Rev 6 page 3/14



#### 2.1 Electrical characteristics (curves)













DS9392 - Rev 6 page 4/14





V<sub>GS(th)</sub> (norm) 1.2 I<sub>D</sub>=250μA AM16089v1 (1.2 1.1 1 1 0.9 0.8 0.8 0.7 0.6 0.5 0.4 -75 -50 -25 0 25 50 75 100 125 150 T<sub>D</sub>(°C)





DS9392 - Rev 6 page 5/14





### 3 Test circuits

Figure 12. Test circuit for resistive load switching times



Figure 13. Test circuit for gate charge behavior



Figure 14. Test circuit for inductive load switching and diode recovery times



Figure 15. Unclamped inductive load test circuit



Figure 16. Unclamped inductive waveform



Figure 17. Switching time waveform



DS9392 - Rev 6 page 6/14



## **Package information**

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

#### PowerFLAT 5x6 type C package information 4.1

Figure 18. PowerFLAT 5x6 type C package outline D3 5 D2 E2 E3 Bottom view D5(x4) b(x8) e(x6) D4 Side view A1

Top view

8231817\_typeC\_Rev20

DS9392 - Rev 6 page 7/14



Table 7. PowerFLAT 5x6 type C package mechanical data

| Dim. |       | mm    |       |
|------|-------|-------|-------|
| Dim. | Min.  | Тур.  | Max.  |
| А    | 0.80  |       | 1.00  |
| A1   | 0.02  |       | 0.05  |
| A2   |       | 0.25  |       |
| b    | 0.30  |       | 0.50  |
| С    | 5.80  | 6.00  | 6.20  |
| D    | 5.00  | 5.20  | 5.40  |
| D2   | 4.15  |       | 4.45  |
| D3   | 4.05  | 4.20  | 4.35  |
| D4   | 4.80  | 5.00  | 5.20  |
| D5   | 0.25  | 0.40  | 0.55  |
| D6   | 0.15  | 0.30  | 0.45  |
| е    |       | 1.27  |       |
| E    | 5.95  | 6.15  | 6.35  |
| E2   | 3.50  |       | 3.70  |
| E3   | 2.35  |       | 2.55  |
| E4   | 0.40  |       | 0.60  |
| E5   | 0.08  |       | 0.28  |
| E6   | 0.20  | 0.325 | 0.45  |
| E7   | 0.75  | 0.90  | 1.05  |
| K    | 1.05  |       | 1.35  |
| L    | 0.725 |       | 1.025 |
| L1   | 0.05  | 0.15  | 0.25  |
| θ    | 0°    |       | 12°   |

DS9392 - Rev 6 page 8/14



0.65 (x4) -1.27 -3.81

Figure 19. PowerFLAT 5x6 recommended footprint (dimensions are in mm)

8231817\_FOOTPRINT\_simp\_Rev\_20

DS9392 - Rev 6 page 9/14



#### 4.2 PowerFLAT 5x6 packing information

Figure 20. PowerFLAT 5x6 tape (dimensions are in mm)



- Ao 6.30 +/- 0.1
  Bo 5.30 +/- 0.1
  Ko 1.20 +/- 0.1
  F 5.50 +/- 0.1
  P1 8.00 +/- 0.1
  W 12.00 +/- 0.3
- (I) Measured from centreline of sprocket hole to centreline of pocket.
- (II) Cumulative tolerance of 10 sprocket holes is ±0.20.
- (III) Measured from centreline of sprocket hole to centreline of pocket

Base and bulk quantity 3000 pcs All dimensions are in millimeters

8234350\_Tape\_rev\_C

Figure 21. PowerFLAT 5x6 package orientation in carrier tape



DS9392 - Rev 6 page 10/14



PART NO.

R25.00

R25.

Figure 22. PowerFLAT 5x6 reel

8234350\_Reel\_rev\_C

DS9392 - Rev 6 page 11/14



## **Revision history**

**Table 8. Document revision history** 

| Date        | Revision | Changes                                                                                  |
|-------------|----------|------------------------------------------------------------------------------------------|
| 03-Dec-2012 | 1        | First release.                                                                           |
|             |          | Modified: P <sub>TOT</sub> value and <i>Figure 1</i> in cover page                       |
|             |          | Modified: I <sub>D</sub> , I <sub>DM</sub> and P <sub>TOT</sub> values in <i>Table 2</i> |
|             |          | Added: E <sub>AS</sub> value in <i>Table 2</i>                                           |
| 12-Dec-2013 | 2        | Modified: all values in Table 3                                                          |
| 12-000-2013 | 2        | Modified: $I_{DSS}$ , $I_{GSS}$ and $I_{D}$ for $R_{DS(on)}$                             |
|             |          | Updated: the entire typical values in Table 5, 6 and 7                                   |
|             |          | Updated: Figure 13, 14, 15 and 16                                                        |
|             |          | Minor text changes                                                                       |
|             | 3        | Updated title and features on cover page.                                                |
| 25-Mar-2014 |          | Added $P_{TOT}$ value at $T_C$ = 25 °C in <i>Table 2: Absolute maximum ratings</i> .     |
|             |          | Updated Section 4: Package mechanical data.                                              |
|             |          | Modified: title, features and description                                                |
| 20-Aug-2014 | 4        | Modified: Figure 2 and 3                                                                 |
| 20-Aug-2014 |          | Updated: Section 4: Package mechanical data.                                             |
|             |          | Minor text changes                                                                       |
|             |          | Removed maturity status indication.                                                      |
|             |          | Updated title and description on cover page.                                             |
| 17-Sep-2018 | 5        | Updated Table 1. Absolute maximum ratings and Table 6. Source-drain diode.               |
|             |          | Updated Section 4.1 PowerFLAT™ 5x6 type C package information.                           |
|             |          | Minor text changes                                                                       |
| 03-Mar-2020 | 6        | Updated Figure 5. Gate charge vs gate-source voltage.                                    |
|             | _        | Minor text changes.                                                                      |

DS9392 - Rev 6 page 12/14





## **Contents**

| 1   | Elec  | trical ratings                           | 2  |
|-----|-------|------------------------------------------|----|
| 2   |       | trical characteristics                   |    |
|     |       | Electrical characteristics (curves)      |    |
| 3   | Test  | circuits                                 | 6  |
| 4   | Pacl  | kage information                         | 7  |
|     | 4.1   | PowerFLAT 5x6 type C package information | 7  |
|     | 4.2   | PowerFLAT 5x6 packing information        | 10 |
| Rev | ision | history                                  | 12 |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2020 STMicroelectronics - All rights reserved

DS9392 - Rev 6 page 14/14