# Chapter 9. Sequential Circuit Design Practice

### **Example 1: Problem Statement**

• Design 74x166 — 8 bit parallel-in, serial-out shift register with enable



## Step 1: State/Output Table

 A state table (or diagram) isn't very helpful since LD can take you from any state to any other -> messy!

| – Inputs:        | A-H | 8 |                       |
|------------------|-----|---|-----------------------|
|                  | SER | 1 |                       |
|                  | CLR | 1 | 2 <sup>20</sup> rows! |
|                  | EN  | 1 |                       |
|                  | LD  | 1 |                       |
| State variables: | Qs  | 8 |                       |

### **Alternatives**

- CLR asynchronous not needed
- EN take care in special way
  - initially assume always asserted
- Think 2 bits rather than 8 bits and then generalize
- Variables: SER, A, B, LD,  $Q_A$ ,  $Q_B \rightarrow \text{still } 2^6=64 \text{ rows!}$  $\rightarrow$  "Variable Entered Table"

### Variable-Entered Table

| $Q_{A}$ | $Q_{B}$ | LD | $Q_{A}$ | $Q_{\mathrm{B}}$ |
|---------|---------|----|---------|------------------|
|         |         |    |         |                  |
| 0       | 0       | 0  | SER     | 0                |
| 0       | 0       | 1  | А       | В                |
| 0       | 1       | 0  | SER     | 0                |
| 0       | 1       | 1  | А       | В                |
| 1       | 0       | 0  | SER     | 1                |
| 1       | 0       | 1  | А       | В                |
| 1       | 1       | 0  | SER     | 1                |
| 1       | 1       | 1  | А       | В                |
|         |         |    |         |                  |

### Steps 2-6

- Step 2: state minimization not relevant
- Step 3: state assignment not relevant
- Step 4: Transit/output table we already have
- Step 5: Choose f/f D f/f
- Step 6: Excitation table same as transit table

# Steps 7-8: Excitation/Output Eqs. (Variable Entered Map)



$$D_{A} = \overline{LD} \cdot SER + LD \cdot A$$



$$D_B = \overline{LD} \cdot Q_A + LD \cdot B$$

## Steps 9: Logic Diagram



## Steps 9: Logic Diagram



## Remind (General Sequential Circuit Structure)



## Remind (General Sequential Circuit Structure)



### Gating the CLK



#### **Problems**

- Short GCLK pulse dependent on delay
- Comes too soon (or late) after asserting enable

## Different approach to holding

- Delay in CLK line is not good design practice
  - Puts in CLK skew
  - All f/f CLKs don't triggered at same time → eliminates the good points to use synchronous design (we can ignore a lot of difficult timing issues)
- Desired: "Synchronous function-enable input"
  - EN should sampled along with data at CLK edge



### **Clock Skew**

- Clock skew: difference between arrival times of CLK at different devices
- Caused by
  - Gating in the CLK line
  - Delay along long lines (1ns/ft speed of light) CAD serial routing

### **Clock Skew**

#### Problem

- If  $t_{sk}$  too long CLK edge get to B f/f after  $D_B$  changes => Wrong operations
- In general hold time on D<sub>B</sub> can be violated





$$t_{ffpd}$$
 (min) +  $t_{comb}$  (min) >  $t_{sk}$  +  $t_h$ 

t<sub>sk</sub> max?: use timing specs

$$x74 (25ns) + x00 (9ns) + x10 (9ns) - x74hold (5ns) = 38ns$$

## Example 2: Problem Statement (Stop Watch: System Controller Approach)

- Design a "stop watch" that can measure times taken for two events
  - Inputs
    - CLK = 16 Hz
    - RESET: Asynchronously reset everything
    - X: comes from push button
      - First Push: Start timer
      - Second Push: Store the time taken for the first event
      - Third Push: Store the time taken for the second event
    - SEL: select output (High: first event time, Low: second event time)
  - Outputs
    - Two decimal digits to be connected to two seven segment displays
      - Can display  $00 \sim 99$

## Overall Architecture Design



- •Which LBB (among those we learn in the class) and how many?
- •How to decompose the whole system into data part and control part?

### Design System Architecture

- First step: divide the system into a control unit and data unit
  - Data unit stores, routes, combines, and generally process data
  - Control unit starting & stopping the process, testing conditions, and deciding what to do next





## System controller design

### Table (Variable Entered Table)

|              | P.S.  | N.S.  | Output      |
|--------------|-------|-------|-------------|
| State symbol | Q1 Q0 | D1 D0 | S1 S0 ENCNT |
| A            | 0 0   |       |             |
| В            | 0 1   |       |             |
| C            | 1 1   |       |             |
| unused       | 1 0   |       |             |
|              |       |       |             |

### Excitation Eqs, Output Eqs







$$S1=$$



$$S0=$$



ENCNT=

### Alternative (Verilog program)











## Example 3: 4-bit Serial Adder

(Decomposing state machines, synchronous design methodology, system controller design)

### Review of combinational adders

• 1-bit full adder and 4-bit ripple adder



## Binary serial adder

- Serial input feed (two data streams A and B)
- Generate serial output



CLR – clear the previous carry synchronously

HOLD – hold the previous value of the carry

### Binary serial adder implementation

• LS183: dual 1 bit full adders



### **Problem Statement**

• Design a 4-bit adder based on a serial approach



#### **Start from LBB**

- Here, we have some basic building blocks in mind
  - 4-bit shift registers, binary serial adder, etc
- Tie these elements together and make them controllable from the outside world
- We want to take maximum advantage of common building blocks (MSI chips that are available)

### Design System Architecture

- First step: divide the system into a control unit and data unit
  - Data unit stores, routes, combines, and generally process data
  - Control unit starting & stopping the process, testing conditions, and deciding what to do next



### Data unit & Control unit



## Architecture



### Decomposing state machine

- Second step: the state machine part (control unit) can be decomposed into several parts
  - Main machine (system controller) provides the primary inputs and outputs and does top level control
  - Submachines perform lower-level steps under control of main machine
    - Typical submachine counter



38

#### Architecture





## System controller design



## **Example results**

| 0101 (5)   |
|------------|
| + 0001 (1) |
|            |
|            |
| 0110 (6)   |

| Sate | Carry | Reg 1 | Reg 2 | Counter |
|------|-------|-------|-------|---------|
| a    | -     | -     | -     | 0       |
| b    | -     | -     | -     | 0       |
| c    | 0     | 0101  | 0001  | 1       |
| c    | 1     | 0010  | 0000  | 2       |
| c    | 0     | 0001  | 1000  | 3       |
| c    | 0     | 0000  | 1100  | 4       |
| d    | 0     | 0000  | 0110  | 5       |

## State assignment and Transition Table

| ( | Q1Q0 | Q1Q0 (D1D0)     | DONE CLI | RCNTR C | LR H | OLD S | S11 S | S10 | S21  | S20  |
|---|------|-----------------|----------|---------|------|-------|-------|-----|------|------|
| a | 0 0  | 0 ST            | 1        | 1       | 0    | 1     | X     | X   | 0    | 0    |
| b | 0 1  | 1 1             | 0        | 0       | 1    | X     | 1     | 1   | CONT | CONT |
| c | 1 1  | 1 <del>C4</del> | 0        | 0       | 0    | 0     | 0     | 1   | 0    | 1    |
| d | 1 0  | ST 0            | 1        | X       | 0    | 1     | X     | X   | 0    | 0    |

### Excitation and Output Eqs.

$$\begin{array}{c|cccc}
Q_0 & 0 & 1 \\
0 & 0 & 1 \\
1 & ST & 1
\end{array}$$

$$D_1 = Q_0 + ST \cdot Q_1$$

|   | 0  | 1              |
|---|----|----------------|
| 0 | ST | 1              |
| 1 | 0  | <del>C</del> 4 |

$$D_1 = Q_0 + ST \cdot Q_1 \qquad D_0 = \overline{Q_1}Q_0 + \overline{Q_1} \cdot ST + Q_0 \cdot \overline{C4}$$

$$\begin{array}{c|cccc}
Q_0 & 0 & 1 \\
0 & 1 & 0 \\
1 & 1 & 0
\end{array}$$

$$DONE = \overline{Q_0}$$

$$\begin{array}{c|cccc}
Q_0 & 0 & 1 \\
0 & 1 & 0 \\
1 & x & 0
\end{array}$$

$$CLRCNTR = \overline{Q_0}$$

$$\begin{array}{c|cccc}
Q_0 & 0 & 1 \\
0 & 0 & 1 \\
1 & 0 & 0
\end{array}$$

$$CLR = \overline{Q_1}Q_0$$

$$\begin{array}{c|cccc}
Q_1 & 0 & 1 \\
0 & 1 & x \\
1 & 1 & 0
\end{array}$$

$$HOLD = \overline{Q_0}$$

$$\begin{array}{c|cccc}
Q_0 & 0 & 1 \\
0 & x & 1 \\
1 & x & 0
\end{array}$$

$$S_{11} = \overline{Q_1}$$

$$\begin{array}{c|cccc}
Q_0 & 0 & 1 \\
0 & x & 1 \\
1 & x & 1
\end{array}$$

$$S_{10} = 1$$

$$\begin{array}{c|cccc}
Q_0 & 0 & 1 \\
0 & 0 & c \\
1 & 0 & 0
\end{array}$$

$$S_{21} = \overline{Q_1}Q_0 \cdot CONTROL$$

$$\begin{array}{c|cccc}
Q_0 & 0 & 1 \\
0 & 0 & c \\
1 & 0 & 1
\end{array}$$

$$S_{20} = Q_0 \cdot CONTROL + Q_1 Q_0$$

## Logic Diagram

# Asynchronous Inputs and Output Glitches

- Things to watch out for in synchronous design
  - Clock skew
  - Gating the clock
  - Asynchronous inputs
  - Output glitches

### Example

• Binary counting order for our previous state

assignment



|   | Q1Q0 | Q1Q0 (D1D0) | DONE | CLRCNTR | CLR | HOLE | S11 | S10 | S21  | S20     |
|---|------|-------------|------|---------|-----|------|-----|-----|------|---------|
| a | 0 0  | 0 ST        | 1    | 1       | 0   | 1    | X   | X   | 0    | 0       |
| b | 0 1  | 1 0         | 0    | 0       | 1   | X    | 1   | 1   | CONT | ' CONT' |
| c | 1 0  | 1 C4        | 0    | 0       | 0   | 0    | 0   | 1   | 0    | 1       |
| d | 1 1  | ST ST       | 1    | X       | 0   | 1    | X   | X   | 0    | 0       |

### Focus on part of solution



| $Q_1$ | 0 0 | 1 |
|-------|-----|---|
| 0     | 1   | 0 |
| 1     | 0   | 1 |



$$D_1 = Q_1 \overline{Q_0} + \overline{Q_1} Q_0 + ST \cdot Q_1$$

$$D_{1} = Q_{1}\overline{Q_{0}} + \overline{Q_{1}}Q_{0} + ST \cdot Q_{1} \qquad D_{0} = ST \cdot \overline{Q_{1}}\overline{Q_{0}} + ST \cdot Q_{1}Q_{0} + C4 \cdot Q_{1}\overline{Q_{0}} \qquad DONE = \overline{Q_{1}}\overline{Q_{0}} + Q_{1}Q_{0}$$

$$DONE = \overline{Q_1}\overline{Q_0} + Q_1Q$$

$$S11 = Q_0$$



#### **Asynchronous START**

- Is START synchronous or asynchronous?
  - Could be either
  - Assume asynchronous (comes from another system not using same SYSCLK)
- Look at transition from "11" to "00" by negating START
- What happens if  $t_s$ ,  $t_h$  of D f/fs are not satisfied due to asynchronous START?
  - Usually stay at 1 or go to 0
  - Problem? early change to START=0 => "00"
     late change to START=0 => "11"
- Problem: unexpected results can happen
  - Delays not equal, f/fs different
  - Generally could do either if t<sub>s</sub>, t<sub>h</sub> not satisfied on occasion

## Synchronize START (Synchronizer)



#### **Additional Problem?**

- What else besides START\_SYNC=1 or 0?
- Metastable stuck in middle for a while
  - What happen if START does not satisfy t<sub>s</sub>, t<sub>h</sub> of "Synchronizer" D
     f/f
  - START SYNC not 1 or not 0 for a while
- Metastability real problem (early versions of several microprocessor chips had this problem!)
- Synchronizer Failure and Metastability
  - Solutions?

#### **Output Glitch on DONE**

Look at transition between b="01" and c="10"



- For a moment in the transition from "01" to "10"
  - $Q_1Q_0 = "00" \text{ or "11"}$
  - DONE=1 between states b ("01") and c ("10")



### Put a register (Stabilizer) on output

#### • One D f/f on DONE



#### Work?

• DONE\_REG delayed – usually no problem



#### · Register output not always needed

- Good state assignment (compare this with our first state assignment)
- Some good output logics (e.g., S11)

# Synchronous Design Methodology (Summary)

#### All LBBs and f/fs are clocked by the same common clock signal

- We use guaranteed LBBs and f/fs by the manufacturer (critical race free!!)
- Glitches on combinational circuits connecting LBBs and f/fs have no effect, since the control inputs are sampled only after the glitches have had a chance to settle out

#### Three tasks to ensure reliable system operation

- Minimize and determine the amount of clock skew
- Ensure that f/fs have positive setup- and hold-time margins
- Identifying asynchronous inputs, synchronize them with the clock
- Filter any problematic output glitches with output stabilizers