编辑母版文本样式

# EVENT DRIVEN SIMULATION USING SYSTEMC

## Introduction to SystemC

- SystemC addresses system design and verification
  - It focus on agile development of embedded SoC
  - It's designed to easily model complex circuit functionality
  - But difficult to directly convert to RTL



## Introduction to SystemC

- SystemC contains a lot of high level features
  - Embedded in C++, flexible and extensible
  - Builtin event-driven simulation
  - Support AMS for Analog/Mix-Signal modeling
  - Support UVM for system verification



#### This LAB

- This lab is divided into 4 parts
  - Basic SystemC: a simple adder module
  - Event driven: a adder module with delay
  - High level design: a pipelined multiplier
  - High level design: a UART module

## Install depedency

- Install systemc first
  - apt install libsystemc-dev

- Gtkwave is needed to show the waveform
  - Please connect server using VNC

## Part 1. Basic SystemC

- Basic SC Module
  - SC\_MODULE to define a module
  - SC\_CTOR to define construction method
  - SC\_METHOD to define functionality
  - sensitive to define the sensitive list
- When any var in the sensitive list changes, the function in SC\_METHOD will be called immediately

```
SC_MODULE(adder) {
    sc_in<int> a, b;
    sc_out<int> sum;
    void add() {
        sum = a + b;
    }
    SC_CTOR(adder) {
        SC_METHOD(add);
        sensitive << a << b;
    }
};</pre>
```

## Part 1. Basic SystemC

- Basic testbench
  - sc\_signal to define signal
  - operator () to connect signal
  - create trace vcd file and trace signal
  - run random test
- make run-01-adder

```
int sc main(int argc, char ** argv) {
   // ----- define signal -----
   sc signal<int> a("a");
   sc signal<int> b("b");
   sc signal<int> sum("sum");
   // ----- define module -----
   adder add("adder");
   add.a(a); add.b(b); add.sum(sum);
   // ----- trace signal ------
   auto f = sc create vcd trace file(argv[1]);
   sc trace(f, a, a.name());
   sc trace(f, b, b.name());
   sc trace(f, sum, sum.name());
   // ----- run random test -----
   for(int i = 0; i < 100; i++) {
       a = rand(); b = rand();
       sc start(1, SC PS);
   sc close vcd trace file(f);
   return 0;
```

## Usage of GTKWave

- Click "SST" to show signal list
- Drag wire to "Signals" to show the signal
- Ctrl + Scroll to scale time axis
- Right click signal, you can change its format



#### Part. 2. Event driven

- SC thread wait event explicitly
  - SC\_THREAD to define a thread
  - wait() to wait signal explicitly
- The add function
  - it is triggered when a or b changes
  - then it delay 1ps and output a + b
  - and wait next event

```
SC MODULE(adder) {
    sc in<int> a, b;
    sc out<int> sum;
    void add() {
        while(true) {
            wait(1, SC PS);
            sum = a + b;
            wait();
    SC CTOR(adder) {
        SC THREAD(add);
        sensitive << a << b;
```

#### Part. 2. Event driven

- Delay is 4ps, signal changes every 2ps
  - Use decimal format

```
// ------ run random test -----
for(int i = 0; i < 100; i++) {
    a = rand();
    sc_start(2, SC_PS);
    b = rand();
    sc_start(2, SC_PS);
}</pre>
```



- a pipelined multiplier
  - latency = 3 cycle
  - use std::deque to simulate the behavior
  - sensitive to clk.pos()
- code before the first wait() is reset logic
- SC\_THREAD active thread immediately
- reset\_signal\_is define reset signal
  - reset signal restart all thread

```
SC MODULE(Mul) {
    sc in<bool> clk, rst n;
    sc in<int> a, b;
    sc out<int> out;
    deque<int> queue{0,0,0};
    void mul() {
        out = 0:
                      reset logic
        wait():
        while(true) {
            out = queue.front();
            queue.pop front();
            queue.push_back(a * b);
            wait();
    SC CTOR(Mul) {
        SC THREAD(mul);
        sensitive << clk.pos();</pre>
        reset signal is(rst n, 0);
```

• make run-03-mul



UART: Universal Asynchronous Receiver/Transmitter

UART protocol: output 1 bit data in each cycle



- first output start bit '0'
- then 8 bit to represent the data
- finally 2 bits '11' (usually 1.5bit, here is a simplified model)

- Try to use SC\_THREAD to implement it
  - before start, ready is 1
  - when valid, set ready to 0, output start bit
  - send each bit
  - set stop bit, it takes 2 cycle
  - ready is reset to 1 in the second stop bit

```
start bit bit 0 bit 1 bit 2 bit 3 bit 4 bit 5 bit 6 bit 7 stop bit
```

```
void uart thread() {
    ready = 1;
          = 1;
   wait();
   while(true) {
        if(valid) {
            ready = 0;
            out
                  = 0;
            sc int<8> data = buf;
            wait();
            for(int i = 0; i < 8; i++) {
                out = data & 1;
                data = data >> 1;
                wait();
            out = 1;
            wait();
            ready = 1;
            wait();
        else wait():
```

• make run-04-uart



- Imaging how to implement the module by Chisel
  - Check how many states are there
    - idle -> start -> send -> stop
  - Check the state transition
  - Implement each state
  - Debug
- It's difficult to get it work in RTL
  - In early development, high level model language is very important
  - SystemVerilog is similar to SystemC
    - but there is no opensource event-driven simulator