

# NOT FOR PUBLIC RELEASE

# RTL8367SCI-CG

# LAYER 2 MANAGED 5+2-PORT 10/100/1000M SWITCH CONTROLLER

### **DATASHEET**

(CONFIDENTIAL: Development Partners Only)

Rev. 1.1 15 March 2024



Realtek Semiconductor Corp.

No. 2, Innovation Road II, Hsinchu Science Park, Hsinchu 300, Taiwan Tel.: +886-3-578-0211 Fax: +886-3-577-6047 www.realtek.com



#### **COPYRIGHT**

©2024 Realtek Semiconductor Corp. All rights reserved. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language in any form or by any means without the written permission of Realtek Semiconductor Corp.

#### **DISCLAIMER**

Realtek provides this document 'as is', without warranty of any kind. Realtek may make improvements and/or changes in this document or in the product described in this document at any time. This document could include technical inaccuracies or typographical errors.

#### **TRADEMARKS**

Realtek is a trademark of Realtek Semiconductor Corporation. Other names mentioned in this document are trademarks/registered trademarks of their respective owners.

#### **USING THIS DOCUMENT**

This document is intended for the hardware and software engineer's general information on the Realtek RTL8367SCI IC.

Though every effort has been made to ensure that this document is current and accurate, more information may have become available subsequent to the production of this guide.

#### **ELECTROSTATIC DISCHARGE (ESD) WARNING**

This product can be damaged by Electrostatic Discharge (ESD). When handling, care must be taken. Damage due to inappropriate handling is not covered by warranty.

Do not open the protective conductive packaging until you have read the following, and are at an approved anti-static workstation.

- Use an approved anti-static mat to cover your work surface
- Use a conductive wrist strap attached to a good earth ground
- Always discharge yourself by touching a grounded bare metal surface or approved anti-static mat before picking up an ESD-sensitive electronic component
- If working on a prototyping board, use a soldering iron or station that is marked as ESD-safe
- Always disconnect the microcontroller from the prototyping board when it is being worked on

#### **REVISION HISTORY**

| Revision | Release Date | Summary                                                        |  |
|----------|--------------|----------------------------------------------------------------|--|
| 1.0      | 2023/03/09   | First release.                                                 |  |
| 1.1      | 2024/03/15   | Revised section 5 Block Diagram, page 7.                       |  |
|          |              | Revised Pin 91 in Table 1, Table 8, Table 10, and Table 11.    |  |
|          |              | Revised section 12.3 Thermal Characteristics, page 55.         |  |
|          |              | Revised section 12.6 Power and Reset Characteristics, page 74. |  |
|          |              | Revised section 13 Mechanical Dimensions, page 75.             |  |
|          |              | Corrected minor typing errors.                                 |  |



# **Table of Contents**

| 1. | GEN                                                     | ERAL DESCRIPTION                                | 1                          |
|----|---------------------------------------------------------|-------------------------------------------------|----------------------------|
| 2. | FEA                                                     | TURES                                           | 3                          |
| 3. |                                                         | ΓΕΜ APPLICATIONS                                |                            |
|    |                                                         | LICATION EXAMPLES                               |                            |
| 4. |                                                         |                                                 |                            |
|    | 4.1.                                                    | 5-PORT 1000BASE-T SWITCH                        |                            |
|    | 4.2.                                                    | 5-PORT 1000BASE-T ROUTER WITH DUAL HSGMII/SGMII | 6                          |
| 5. | BLO                                                     | CK DIAGRAM                                      | 7                          |
| 6. | PIN                                                     | ASSIGNMENTS                                     | 8                          |
|    | 6.1.                                                    | PACKAGE IDENTIFICATION                          | 8                          |
|    | 6.2.                                                    | PIN ASSIGNMENTS TABLE                           |                            |
| 7. | PIN                                                     | DESCRIPTIONS                                    | 11                         |
|    | 7.1.                                                    | MEDIA DEPENDENT INTERFACE PINS                  | 11                         |
|    | 7.1.                                                    | HIGH SPEED SERIAL INTERFACE PINS.               |                            |
|    | 7.3.                                                    | GENERAL PURPOSE INTERFACES.                     |                            |
|    |                                                         | RGMII Pins.                                     |                            |
|    | 7.3.2                                                   |                                                 |                            |
|    | 7.4.                                                    | LED PINS.                                       | 16                         |
|    | 7.5.                                                    | CONFIGURATION STRAPPING PINS                    | 17                         |
|    | 7.5.1                                                   |                                                 |                            |
|    | 7.6.                                                    | MANAGEMENT INTERFACE PINS                       |                            |
|    | 7.7.                                                    | MISCELLANEOUS PINS                              |                            |
|    | 7.8.                                                    | TEST PINS                                       |                            |
|    | 7.9.                                                    | POWER AND GND PINS.                             |                            |
| 8. | PHY                                                     | SICAL LAYER FUNCTIONAL OVERVIEW                 | 24                         |
|    | 8.1.                                                    | MDI Interface                                   |                            |
|    | 8.2.                                                    | 1000Base-T Transmit Function                    |                            |
|    | 8.3.                                                    | 1000Base-T Receive Function                     |                            |
|    | 8.4.                                                    | 100BASE-TX TRANSMIT FUNCTION                    |                            |
|    | 8.5.                                                    | 100BASE-TX RECEIVE FUNCTION                     |                            |
|    | 8.6.                                                    | 10BASE-T TRANSMIT FUNCTION                      |                            |
|    | 8.7.<br>8.8.                                            | 10Base-T Receive Function                       |                            |
|    | 8.9.                                                    | CROSSOVER DETECTION AND AUTO CORRECTION         |                            |
|    | 8.10.                                                   | POLARITY CORRECTION                             |                            |
| 9. |                                                         | ERAL FUNCTION DESCRIPTION                       |                            |
| ٠. | . OLI                                                   |                                                 |                            |
|    | 0.1                                                     |                                                 |                            |
|    | 9.1.                                                    | RESET                                           | 27                         |
|    | 9.1.1                                                   | RESET                                           | 27                         |
|    | 9.1.1<br>9.1.2                                          | RESET                                           | 27<br>27<br>27             |
|    | 9.1.1<br>9.1.2<br>9.2.                                  | RESET                                           | 27<br>27<br>27             |
|    | 9.1.1<br>9.1.2                                          | RESET                                           | 27<br>27<br>27<br>27       |
|    | 9.1.1<br>9.1.2<br>9.2.<br>9.3.                          | RESET                                           | 27<br>27<br>27<br>27<br>28 |
|    | 9.1.1<br>9.1.2<br>9.2.<br>9.3.<br>9.3.1                 | RESET                                           | 27<br>27<br>27<br>28<br>28 |
|    | 9.1.1<br>9.1.2<br>9.2.<br>9.3.<br>9.3.1<br>9.4.         | RESET                                           |                            |
|    | 9.1.1<br>9.1.2<br>9.2.<br>9.3.<br>9.3.1<br>9.4.<br>9.5. | RESET                                           |                            |



| 9.9.          | PORT SECURITY FUNCTION                                       |    |
|---------------|--------------------------------------------------------------|----|
| 9.10.         | MIB COUNTERS                                                 |    |
| 9.11.         | PORT MIRRORING                                               |    |
| 9.12.         | VLAN FUNCTION                                                |    |
| 9.12          |                                                              |    |
| 9.12          | <b>2</b> 0                                                   |    |
| 9.12<br>9.13. | QOS FUNCTION                                                 |    |
| 9.13.<br>9.13 |                                                              |    |
| 9.13<br>9.13  | *                                                            |    |
| 9.13          | ·                                                            |    |
| 9.13          | . ~                                                          |    |
| 9.13          |                                                              |    |
| 9.14.         | IEEE 802.1x Function.                                        |    |
| 9.14          |                                                              |    |
| 9.14          |                                                              |    |
| 9.14          |                                                              |    |
| 9.15.         | IEEE 802.1D FUNCTION                                         |    |
| 9.16.         | Емверрер 8051                                                | 36 |
| 9.17.         | REALTEK CABLE TEST (RTCT)                                    | 36 |
| 9.18.         | LED INDICATORS                                               |    |
| 9.19.         | Green Ethernet                                               | 38 |
| 9.19          | 3                                                            |    |
| 9.20.         | IEEE 802.3AZ ENERGY EFFICIENT ETHERNET (EEE) FUNCTION        |    |
| 9.21.         | INTERRUPT PIN FOR EXTERNAL CPU                               | 38 |
| 10. INT       | TERFACE DESCRIPTIONS                                         | 39 |
| 10.1.         | EEPROM SMI HOST TO EEPROM                                    | 39 |
| 10.2.         | EEPROM SMI SLAVE FOR EXTERNAL CPU                            |    |
| 10.3.         | SPI SLAVE FOR EXTERNAL CPU                                   | 41 |
| 10.3          | 3.1. SPI-Slave Interface Access Format                       |    |
| 10.4.         | GENERAL PURPOSE INTERFACE                                    |    |
|               | 4.1. Extension Port RGMII Mode (1Gbps)                       |    |
| 10.4          | 4.2. Extension Port MII MAC/PHY Mode Interface (10/100Mbps)  | 44 |
| 11. RE        | GISTER DESCRIPTIONS                                          | 46 |
| 11.1.         | PCS REGISTER (PHY 0~4)                                       |    |
| 11.2.         | REGISTER 0: CONTROL                                          |    |
| 11.3.         | REGISTER 1: STATUS                                           | 48 |
| 11.4.         | REGISTER 2: PHY IDENTIFIER 1                                 |    |
| 11.5.         | REGISTER 3: PHY IDENTIFIER 2                                 |    |
| 11.6.         | REGISTER 4: AUTO-NEGOTIATION ADVERTISEMENT                   |    |
| 11.7.         | REGISTER 5: AUTO-NEGOTIATION LINK PARTNER ABILITY            |    |
| 11.8.         | REGISTER 6: AUTO-NEGOTIATION EXPANSION                       |    |
| 11.9.         | REGISTER 7: AUTO-NEGOTIATION PAGE TRANSMIT REGISTER          |    |
| 11.10.        | REGISTER 8: AUTO-NEGOTIATION LINK PARTNER NEXT PAGE REGISTER |    |
| 11.11.        | REGISTER 9: 1000BASE-T CONTROL REGISTER                      |    |
| 11.12.        | REGISTER 10: 1000BASE-T STATUS REGISTER                      |    |
| 11.13.        |                                                              |    |
| 12. ELI       | ECTRICAL CHARACTERISTICS                                     |    |
| 12.1.         | ABSOLUTE MAXIMUM RATINGS                                     |    |
| 12.2.         | RECOMMENDED OPERATING RANGE                                  | 54 |



| 12  |          | RMAL CHARACTERISTICS                                                        |    |
|-----|----------|-----------------------------------------------------------------------------|----|
|     | 12.3.1.  | Assembly Description                                                        |    |
|     | 12.3.2.  | Material Properties                                                         |    |
|     | 12.3.3.  | Simulation Conditions                                                       |    |
|     | 12.3.4.  | Thermal Performance of E-Pad LQFP 128-Pin on PCB under Still Air Convection |    |
|     | 12.3.5.  | Thermal Performance of E-Pad LQFP 128-Pin on PCB under Forced Convection    | 56 |
| 12  | 2.4. DC  | CHARACTERISTICS                                                             | 57 |
| 12  | 2.5. AC  | CHARACTERISTICS                                                             | 58 |
|     | 12.5.1.  | EEPROM SMI Host Mode Timing Characteristics                                 | 58 |
|     | 12.5.2.  | EEPROM SMI Slave Mode Timing Characteristics                                |    |
|     | 12.5.3.  | SPI Slave Mode Timing Characteristics                                       |    |
|     | 12.5.4.  | MDIO Slave Mode Timing Characteristics                                      |    |
|     | 12.5.5.  | MII MAC Mode Timing                                                         |    |
|     | 12.5.6.  | MII PHY Mode Timing                                                         |    |
|     | 12.5.7.  | RGMII Timing Characteristics                                                |    |
|     | 12.5.8.  | HSGMII Characteristics                                                      |    |
|     | 12.5.9.  | SGMII Characteristics                                                       |    |
|     | 12.5.10. | 1000Base-X Characteristics                                                  |    |
|     | 12.5.11. | 100Base-FX Characteristics                                                  |    |
| 1   |          | VER AND RESET CHARACTERISTICS                                               |    |
|     |          |                                                                             |    |
| 13. | MECHA    | NICAL DIMENSIONS                                                            | 75 |
| 14. | ORDERI   | NG INFORMATION                                                              | 77 |

# **List of Tables**

| TABLE 1. PIN ASSIGNMENTS TABLE                                           |    |
|--------------------------------------------------------------------------|----|
| TABLE 2. MEDIA DEPENDENT INTERFACE PINS                                  | 11 |
| TABLE 3. HIGH SPEED SERIAL INTERFACE PINS                                |    |
| TABLE 4. GENERAL PURPOSE INTERFACES PINS                                 | 12 |
| TABLE 5. EXTENSION MAC2 RGMII PINS                                       | 14 |
| TABLE 6. EXTENSION MAC2 MII PINS (MII MAC MODE OR MII PHY MODE)          | 15 |
| TABLE 7. LED PINS                                                        | 16 |
| TABLE 8. CONFIGURATION STRAPPING PINS                                    | 17 |
| TABLE 9. CONFIGURATION STRAPPING PINS (DISAUTOLOAD AND DIS_8051)         | 19 |
| TABLE 10. MANAGEMENT INTERFACE PINS                                      | 20 |
| TABLE 11. MISCELLANEOUS PINS                                             | 20 |
| TABLE 12. TEST PINS                                                      |    |
| TABLE 13. POWER AND GND PINS                                             | 23 |
| TABLE 14. MEDIA DEPENDENT INTERFACE PIN MAPPING                          |    |
| TABLE 15. RESERVED MULTICAST ADDRESS CONFIGURATION TABLE                 | 30 |
| TABLE 16. LED DEFINITIONS                                                | 36 |
| TABLE 17. RTL8367SCI EXTENSION GENERAL PURPOSE INTERFACE PIN DEFINITIONS |    |
| TABLE 18. EXTENSION MAC2 RGMII PINS                                      | 43 |
| TABLE 19. EXTENSION MAC2 MII PINS                                        | 44 |
| TABLE 20. PCS REGISTER (PHY 0~4)                                         | 46 |
| TABLE 21. REGISTER 0: CONTROL                                            | 47 |
| TABLE 22. REGISTER 1: STATUS                                             |    |
| TABLE 23. REGISTER 2: PHY IDENTIFIER 1                                   | 49 |



| TABLE 24. REGISTER 3: PHY IDENTIFIER 2                                                | 49 |
|---------------------------------------------------------------------------------------|----|
| TABLE 25. REGISTER 4: AUTO-NEGOTIATION ADVERTISEMENT                                  | 49 |
| TABLE 26. REGISTER 5: AUTO-NEGOTIATION LINK PARTNER ABILITY                           | 50 |
| TABLE 27. REGISTER 6: AUTO-NEGOTIATION EXPANSION                                      |    |
| TABLE 28. REGISTER 7: AUTO-NEGOTIATION PAGE TRANSMIT REGISTER                         | 51 |
| TABLE 29. REGISTER 8: AUTO-NEGOTIATION LINK PARTNER NEXT PAGE REGISTER                | 52 |
| TABLE 30. REGISTER 9: 1000BASE-T CONTROL REGISTER                                     | 52 |
| TABLE 31. REGISTER 10: 1000BASE-T STATUS REGISTER                                     | 53 |
| TABLE 32. REGISTER 15: EXTENDED STATUS                                                | 53 |
| TABLE 33. ABSOLUTE MAXIMUM RATINGS                                                    | 54 |
| TABLE 34. RECOMMENDED OPERATING RANGE                                                 | 54 |
| TABLE 35. ASSEMBLY DESCRIPTION                                                        | 55 |
| Table 36. Material Properties                                                         | 55 |
| TABLE 37. SIMULATION CONDITIONS                                                       |    |
| TABLE 38. THERMAL PERFORMANCE OF E-PAD LQFP 128-PIN ON PCB UNDER STILL AIR CONVECTION | 56 |
| TABLE 39. THERMAL PERFORMANCE OF E-PAD LQFP 128-PIN ON PCB UNDER FORCED CONVECTION    | 56 |
| Table 40. DC Characteristics                                                          |    |
| TABLE 41. EEPROM SMI HOST MODE TIMING CHARACTERISTICS                                 | 59 |
| TABLE 42. EEPROM SMI SLAVE MODE TIMING CHARACTERISTICS                                | 59 |
| TABLE 43. SPI-SLAVE MODE TIMING CHARACTERISTICS                                       | 60 |
| TABLE 44. MDIO TIMING CHARACTERISTICS AND REQUIREMENT                                 |    |
| TABLE 45. MII MAC MODE TIMING                                                         |    |
| TABLE 46. MII PHY MODE TIMING CHARACTERISTICS                                         | 63 |
| TABLE 47. RGMII TIMING CHARACTERISTICS                                                |    |
| TABLE 48. HSGMII DIFFERENTIAL TRANSMITTER CHARACTERISTICS                             |    |
| TABLE 49. HSGMII DIFFERENTIAL RECEIVER CHARACTERISTICS                                |    |
| TABLE 50. SGMII DIFFERENTIAL TRANSMITTER CHARACTERISTICS                              |    |
| TABLE 51. SGMII DIFFERENTIAL RECEIVER CHARACTERISTICS                                 |    |
| TABLE 52. 1000BASE-X DIFFERENTIAL TRANSMITTER CHARACTERISTICS                         |    |
| TABLE 53. 1000BASE-X DIFFERENTIAL RECEIVER CHARACTERISTICS                            |    |
| TABLE 54. 100BASE-FX DIFFERENTIAL TRANSMITTER CHARACTERISTICS                         |    |
| TABLE 55. 100BASE-FX DIFFERENTIAL RECEIVER CHARACTERISTICS                            | 73 |
| TABLE 56. POWER AND RESET TIMING REQUIREMENTS                                         |    |
| TABLE 57. POWER MONITOR RESET CHARACTERISTICS                                         | 74 |
| Table 58. Ordering Information                                                        | 77 |
|                                                                                       |    |



# **List of Figures**

| FIGURE 1. 5-PORT 1000BASE-T SWITCH                               | 5   |
|------------------------------------------------------------------|-----|
| FIGURE 2. 5-PORT 1000BASE-T ROUTER WITH DUAL HSGMII/SGMII        |     |
| FIGURE 3. BLOCK DIAGRAM                                          | 7   |
| FIGURE 4. PIN ASSIGNMENTS                                        | 8   |
| FIGURE 5. CONCEPTUAL EXAMPLE OF POLARITY CORRECTION              | 26  |
| FIGURE 6. RTL8367SCI MAX-MIN SCHEDULING DIAGRAM                  | 34  |
| FIGURE 7. PULL-UP AND PULL-DOWN OF LED PINS FOR SINGLE-COLOR LEI | D37 |
| FIGURE 8. PULL-UP AND PULL-DOWN OF LED PINS FOR BI-COLOR LED     | 37  |
| FIGURE 9. SMI START AND STOP COMMAND                             |     |
| FIGURE 10. EEPROM SMI HOST TO EEPROM                             |     |
| FIGURE 11. EEPROM SMI HOST MODE FRAME                            |     |
| FIGURE 12. EEPROM SMI WRITE COMMAND FOR SLAVE MODE               | 40  |
| FIGURE 13. EEPROM SMI READ COMMAND FOR SLAVE MODE                | 40  |
| FIGURE 14. SPI-SLAVE WRITE COMMAND ACCESS FORMAT                 |     |
| FIGURE 15. SPI-SLAVE READ COMMAND ACCESS FORMAT                  |     |
| FIGURE 16. RGMII MODE INTERFACE SIGNAL DIAGRAM                   |     |
| FIGURE 17. SIGNAL DIAGRAM OF MII MAC MODE INTERFACE (100MBPS)    |     |
| FIGURE 18. SIGNAL DIAGRAM OF MII PHY MODE INTERFACE (100MBPS)    |     |
| FIGURE 19. EEPROM SMI HOST MODE TIMING CHARACTERISTICS           |     |
| FIGURE 20. SCK/SDA POWER ON TIMING                               |     |
| FIGURE 21. EEPROM AUTO-LOAD TIMING                               |     |
| FIGURE 22. EEPROM SMI SLAVE MODE TIMING CHARACTERISTICS          |     |
| FIGURE 23. SPI-SLAVE MODE TIMING CHARACTERISTICS                 |     |
| FIGURE 24. MDIO SOURCED BY MASTER                                |     |
| FIGURE 25. MDIO SOURCED BY RTL8367SCI (SLAVE)                    |     |
| FIGURE 26. MII MAC MODE CLOCK TO DATA OUTPUT DELAY TIMING        | 62  |
| FIGURE 27. MII MAC MODE INPUT TIMING                             |     |
| FIGURE 28. MII PHY MODE OUTPUT TIMING                            |     |
| FIGURE 29. MII PHY MODE CLOCK OUTPUT TO DATA INPUT DELAY TIMING. |     |
| FIGURE 30. RGMII OUTPUT TIMING CHARACTERISTICS (RG1_TXCLK_DEL    | ,   |
| FIGURE 31. RGMII OUTPUT TIMING CHARACTERISTICS (RG1_TXCLK_DEL    |     |
| FIGURE 32. RGMII INPUT TIMING CHARACTERISTICS (RG1_RXCLK_DELA    |     |
| FIGURE 33. RGMII INPUT TIMING CHARACTERISTICS (RG1_RXCLK_DELA    |     |
| FIGURE 34. HSGMII DIFFERENTIAL TRANSMITTER EYE DIAGRAM           |     |
| FIGURE 35. HSGMII DIFFERENTIAL RECEIVER EYE DIAGRAM              |     |
| FIGURE 36. SGMII DIFFERENTIAL TRANSMITTER EYE DIAGRAM            |     |
| FIGURE 37. SGMII DIFFERENTIAL RECEIVER EYE DIAGRAM               |     |
| FIGURE 38. 1000BASE-X DIFFERENTIAL TRANSMITTER EYE DIAGRAM       |     |
| FIGURE 39. 1000BASE-X DIFFERENTIAL RECEIVER EYE DIAGRAM          |     |
| FIGURE 40. 100BASE-FX DIFFERENTIAL TRANSMITTER EYE DIAGRAM       |     |
| FIGURE 41. 100BASE-FX DIFFERENTIAL RECEIVER EYE DIAGRAM          |     |
| FIGURE 42. POWER AND RESET CHARACTERISTICS                       | 74  |



### 1. General Description

The RTL8367SCI-CG is an industrial grade E-pad LQFP 128-pin, high-performance 5+2-port 10/100/1000M Ethernet switch featuring a low-power integrated 5-port Giga-PHY that supports 1000Base-T, 100Base-TX, and 10Base-T in industrial and factory applications.

For specific applications, the RTL8367SCI supports two extra interfaces that could be configured as HSGMII/SGMII interfaces. The RTL8367SCI integrates all the functions of a high-speed switch system; including SRAM for packet buffering, non-blocking switch fabric, and internal register management into a single CMOS device. Only a 25MHz crystal is required; an optional EEPROM is offered for internal register configuration.

The embedded packet storage SRAM in the RTL8367SCI features superior memory management technology to efficiently utilize memory space. The RTL8367SCI integrates a 2K-entry look-up table with a 4-way XOR Hashing algorithm for address searching and learning. The table provides read/write access from the EEPROM Serial Management Interface (SMI), Media Independent Interface Management (MIIM), or SPI Interface. Each of the table entries can be configured as a static entry. The entry aging time is between 200 and 400 seconds. Four Filtering Databases are used to provide Independent VLAN Learning and Shared VLAN Learning (IVL/SVL) functions.

The Extension MAC1 and Extension MAC2 of the RTL8367SCI implement HSGMII/SGMII/RGMII/MII interfaces. These interfaces could be connected to an external PHY, MAC, CPU, or RISC for specific applications. In router applications, the RTL8367SCI supports Port VID (PVID) for each port to insert a PVID in the VLAN tag on egress. When using this function, VID information carried in the VLAN tag will be changed to PVID.

The RTL8367SCI supports standard 802.3x flow control frames for full duplex, and optional backpressure for half duplex. It determines when to invoke the flow control mechanism by checking the availability of system resources, including the packet buffers and transmitting queues. The RTL8367SCI supports broadcast/multicast output dropping, and will forward broadcast/multicast packets to non-blocked ports only.

In order to support flexible traffic classification, the RTL8367SCI supports 64-entry ACL rule check and multiple actions options. Each port can optionally enable or disable the ACL rule check function. The ACL rule key can be based on packet physical port, Layer2, Layer3, and Layer4 information. When an ACL rule matches, the action taken is configurable to Drop/Permit/Redirect/Mirror, change priority value in 802.1q/Q tag, force output tag format and rate policing. The rate policing mechanism supports from 8Kbps to 2.5Gbps (in 8Kbps steps).



In Bridge operation the RTL8367SCI supports 4 sets of port configurations: disable, block, learning, and forwarding for Spanning Tree Protocol and Multiple Spanning Tree Protocol. To meet security and management application requirements, the RTL8367SCI supports IEEE 802.1x Port-based Access Control. A 1-set Port Mirroring function is configured to mirror traffic (RX, TX, or both) appearing on one of the switch's ports. Support is provided on each port for multiple RFC MIB Counters, for easy debug and diagnostics.

To improve real-time or multimedia networking applications, the RTL8367SCI supports five priority assignments for each received packet. These are based on (1) Port-based priority; (2) 802.1p/Q VLAN tag priority; (3) DSCP field in IPv4/IPv6 header; (4) ACL-assigned priority and (5) SVLAN tag priority. Each output port supports a weighted ratio of eight priority queues to fit bandwidth requirements in different applications. The input bandwidth control function helps limit per-port traffic utilization. There is one leaky bucket for average packet rate control for each queue of all ports. Queue scheduling algorithm can use Strict Priority (SP) or Weighted Fair Queue (WFQ) or mixed.

The RTL8367SCI provides a 4K-entry VLAN table for 802.1Q port-based and tag-based VLAN operation to separate logical connectivity from physical connectivity. Each port may be set to any topology via EEPROM upon reset, or EEPROM SMI Slave after reset.

In router applications, the router may want to know the input port of the incoming packet. The RTL8367SCI supports an option to insert a VLAN tag with VID=Port VID (PVID) on each egress port. The RTL8367SCI also provides an option to admit VLAN tagged packet with a specific PVID only. If this function is enabled, the RTL8367SCI will drop all non-tagged packets and packets with an incorrect PVID.



### 2. Features

- Single-chip 5+2-port 10/100/1000M non-blocking switch architecture
- Embedded 5-port 10/100/1000Base-T PHY
- Each port supports full duplex 10/100/1000M connectivity (half duplex only supported in 10/100M mode)
- Extension MAC1 supports
  - ◆ High Serial Gigabit Media Independent Interface (HSGMII)
  - ◆ Serial Gigabit Media Independent Interface (SGMII)
- Extension MAC2 supports
  - ♦ High Serial Gigabit Media Independent Interface (HSGMII)
  - ◆ Serial Gigabit Media Independent Interface (SGMII)
  - ◆ Reduced Gigabit Media Independent Interface (RGMII)
  - ◆ Media Independent Interface (MII)
- Full-duplex and half-duplex operation with IEEE 802.3x flow control and backpressure
- Supports 2M-bit SRAM for packet buffering
- Supports 9216-byte jumbo packet length forwarding at wire speed
- Realtek Cable Test (RTCT) function
- Supports 64-entry ACL Rules
  - ◆ Search keys support physical port, Layer2, Layer3, and Layer4 information
  - Actions include mirror, redirect, dropping, priority adjustment, traffic policing, CVLAN decision, and SVLAN assignment GPIO control, force output tag format, interrupt and logging counter
  - ◆ Supports five types of user defined ACL rule format for 64 ACL rules

- ◆ Optional per-port enable/disable of ACL function
- ◆ Optional setting of per-port action to take when ACL mismatch
- Supports IEEE 802.1Q VLAN
  - ◆ Supports 4K VLANs
  - ◆ Supports Un-tag definition in each VLAN
  - ◆ Supports VLAN forwarding decision
  - ◆ Port-based and Tag-based VLAN
  - Per-port and per-VLAN egress VLAN tagging and un-tagging
- Supports IVL, SVL, and IVL/SVL
  - ◆ 2K-entry MAC address table with 4-way hash algorithm
  - ◆ Up to 2K-entry L2/L3 Filtering Database
  - ◆ Per-port MAC learning limitation
  - ◆ System-based MAC learning limitation
- Supports Spanning Tree Port Behavior configuration
  - ◆ IEEE 802.1w Rapid Spanning Tree
  - ◆ IEEE 802.1s Multiple Spanning Tree with up to 4 Spanning Tree instances
- Supports IEEE 802.1x Access Control Protocol
  - Port-Based Access Control
- Supports Auto protection from Denial-of-Service attacks
- Supports Quality of Service (QoS)
  - ◆ Supports per port Input Bandwidth Control
  - ◆ Traffic classification based on IEEE 802.1p/Q priority definition, physical Port, IP DSCP field, ACL definition and SVLAN based priority



- ◆ Eight Priority Queues per port
- ◆ Per queue flow control
- ◆ Min-Max Scheduling
- ◆ Strict Priority and Weighted Fair Queue (WFQ) to provide minimum bandwidth
- ◆ One leaky bucket to constrain the average packet rate of each queue
- Supports rate limiting (40 shared meters, with 8kbps granulation or packets per second configuration)
- Supports RFC MIB Counter
  - ◆ MIB-II (RFC 1213)
  - ◆ Ethernet-Like MIB (RFC 3635)
  - ◆ Interface Group MIB (RFC 2863)
  - ◆ RMON (RFC 2819)
  - ◆ Bridge MIB (RFC 1493)
  - ◆ Bridge MIB Extension (RFC 2674)
- Supports Stacking VLAN and Port Isolation
- Supports IEEE 802.1ad Stacking VLAN
- Supports two IEEE 802.3ad Link aggregation port groups
- Supports Port Mirror function for one monitor port for multiple mirroring ports
- Supports EEE LLDP (Energy Efficient Ethernet Link Layer Discovery Protocol
- Supports Loop Detection
- Security Filtering

- ◆ Disable learning for each port
- ◆ Disable learning-table aging for each port
- ◆ Drop unknown DA for each port
- Broadcast/Multicast/Unknown DA storm control protects system from attack by hackers
- Supports IEEE 802.3az Energy Efficient Ethernet (EEE)
- Supports Realtek Green Ethernet features
  - ◆ Link-Down Power Saving
- Supports one interrupt output to external CPU for notification
- Each port supports 3 LED outputs
- Management Interface Supports
  - ◆ EEPROM SMI Slave interface
  - ◆ Media Independent Interface Management (MIIM)
  - ◆ SPI Slave Interface
- Supports 32K-byte EEPROM space for configuration
- Integrated 8051 microprocessor
- 25MHz crystal or 3.3V OSC input
- Industrial grade manufacturing process
- 14x14 E-pad LQFP 128-pin package

# 3. System Applications

- 5-Port 1000Base-T Switch
- 5-Port 1000Base-T Router with Dual HSGMII/SGMII
- Industrial and factory automation equipment



# 4. Application Examples

### 4.1. 5-Port 1000Base-T Switch



Figure 1. 5-Port 1000Base-T Switch



### 4.2. 5-Port 1000Base-T Router with Dual HSGMII/SGMII



Figure 2. 5-Port 1000Base-T Router with Dual HSGMII/SGMII

Note: Extra Interface (Extension MAC1 and Extension MAC2) in HSGMII/SGMII Mode.



# 5. Block Diagram



Figure 3. Block Diagram



# 6. Pin Assignments



Figure 4. Pin Assignments

### 6.1. Package Identification

Green package is indicated by the 'G' in GXXX (Figure 4).



### 6.2. Pin Assignments Table

Upon Reset: Defined as a short time after the end of a hardware reset. After Reset: Defined as the time after the specified 'Upon Reset' time.

I: Input Pin AI: Analog Input Pin

O: Output Pin AO: Analog Output Pin

I/O: Bi-Directional Input/Output Pin

AI/O: Analog Bi-Directional Input/Output Pin

P: Digital Power Pin AP: Analog Power Pin

G: Digital Ground Pin AG: Analog Ground Pin

 $I_{PU}$ : Input Pin With Pull-Up Resistor  $O_{PU}$ : Output Pin With Pull-Up Resistor (Typical Value = 75K Ohm) (Typical Value = 75K Ohm)

I/O<sub>PU</sub>: Bi-Directional Input/Output Pin I/O<sub>PD</sub>: Bi-Directional Input/Output Pin

With Pull-Up Resistor

With Pull-Down Resistor

(Typical Value = 75K Ohm) (Typical Value = 75K Ohm)

**Table 1. Pin Assignments Table** 

| Name    | Pin No. | Type |
|---------|---------|------|
| P3MDIAP | 1       | AI/O |
| P3MDIAN | 2       | AI/O |
| P3MDIBP | 3       | AI/O |
| P3MDIBN | 4       | AI/O |
| AVDDL   | 5       | AP   |
| P3MDICP | 6       | AI/O |
| P3MDICN | 7       | AI/O |
| P3MDIDP | 8       | AI/O |
| P3MDIDN | 9       | AI/O |
| AVDDH   | 10      | AP   |
| AGND    | 11      | AG   |
| MDIREF  | 12      | AO   |
| AVDDL   | 13      | AP   |
| RTT1    | 14      | AO   |
| NC      | 15      | -    |
| AVDDH   | 16      | AP   |
| DVDDL   | 17      | P    |
| AVDDH   | 18      | AP   |
| P4MDIAP | 19      | AI/O |
| P4MDIAN | 20      | AI/O |
| P4MDIBP | 21      | AI/O |
| P4MDIBN | 22      | AI/O |
| AVDDL   | 23      | AP   |
| P4MDICP | 24      | AI/O |
| P4MDICN | 25      | AI/O |

| Name                     | Pin No. | Type              |
|--------------------------|---------|-------------------|
| P4MDIDP                  | 26      | AI/O              |
| P4MDIDN                  | 27      | AI/O              |
| AVDDH                    | 28      | AP                |
| SVDDH                    | 29      | AP                |
| SGND_1                   | 30      | AG                |
| HSON_1                   | 31      | AO                |
| HSOP_1                   | 32      | AO                |
| SVDDL_1                  | 33      | AP                |
| HSIP_1                   | 34      | AI                |
| HSIN_1                   | 35      | AI                |
| SGND_1                   | 36      | AG                |
| SGND_0                   | 37      | AG                |
| HSON_0                   | 38      | AO                |
| HSOP_0                   | 39      | AO                |
| SVDDL_0                  | 40      | AP                |
| HSIP_0                   | 41      | AI                |
| HSIN_0                   | 42      | AI                |
| SGND_0                   | 43      | AG                |
| GPIO13/INTERRUPT/M1M_CRS | 44      | I/O <sub>PD</sub> |
| DVDDIO_1                 | 45      | P                 |
| GPIO19/RG1_TXD3          | 46      | I/O               |
| /M1M_TXD3/M1P_RXD3       |         |                   |
| GPIO20/RG1_TXD2          | 47      | I/O               |
| /M1M_TXD2/M1P_RXD2       |         |                   |
| GPIO21/RG1_TXD1          | 48      | I/O               |
| /M1M_TXD1/M1P_RXD1       |         |                   |



| Name                                  | Pin No. | Type              |
|---------------------------------------|---------|-------------------|
| GPIO22/RG1_TXD0                       | 49      | I/O               |
| /M1M_TXD0/M1P_RXD0                    |         |                   |
| GPIO23/RG1_TXCTL                      | 50      | I/O               |
| /M1M_TXEN/M1P_RXDV                    |         |                   |
| GPIO24/RG1_TXCLK                      | 51      | I/O               |
| /M1M_TXCLK/M1P_RXCLK                  |         |                   |
| GPIO28/RG1_RXCLK                      | 52      | I/O               |
| /M1M_RXCLK/M1P_TXCLK                  |         |                   |
| GPIO29/RG1_RXCTL                      | 53      | I/O               |
| /M1M_RXDV/M1P_TXEN                    | 5.4     | T/O               |
| GPIO30/RG1_RXD0<br>/M1M_RXD0/M1P_TXD0 | 54      | I/O               |
|                                       | 55      | I/O               |
| GPIO31/RG1_RXD1<br>/M1M_RXD1/M1P_TXD1 | 33      | 1/0               |
| GPIO32/RG1 RXD2                       | 56      | I/O               |
| /M1M_RXD2/M1P_TXD2                    | 30      | 1/0               |
| GPIO33/RG1 RXD3                       | 57      | I/O               |
| /M1M RXD3/M1P TXD3                    | 37      | 1, 0              |
| DVDDL                                 | 58      | P                 |
| DVDDIO 1                              | 59      | P                 |
| RESERVED                              | 60      | AI                |
| RESERVED                              | 61      | AG                |
| RESERVED                              | 62      | AG                |
| RESERVED                              | 63      | AO                |
| RESERVED                              | 64      | AO                |
| RESERVED                              | 65      | AP                |
| RESERVED                              | 66      | AP                |
| GPIO37                                | 67      | I/O <sub>PU</sub> |
| DVDDIO                                | 68      | P                 |
| DVDDL                                 | 69      | P                 |
| GP O38/P4LED2/DIS SPIS                | 70      | O <sub>PU</sub>   |
| GP O39/P4LED0/EEPROM MOD              | 71      | Opu               |
| GPIO40/P4LED1                         | 72      | I/O <sub>PU</sub> |
| GPIO41/P3LED1                         | 73      | I/O <sub>PU</sub> |
| GP O42/P3LED2/EN PWRLIGHT             | 74      | $O_{PU}$          |
| GP O43/P3LED0/LED CFG                 | 75      | Opu               |
| GP O44/P2LED2/DIS 8051                | 76      | Opu               |
| GP O45/P2LED0/DISAUTOLOAD             | 77      | Opu               |
| GPIO46/P2LED1                         | 78      | I/O <sub>PU</sub> |
| GP O47/P1LED2/RESERVED                | 79      | Opu               |
| GP O48/P1LED0/MID29                   | 80      | O <sub>PU</sub>   |
| GPIO49/P1LED1                         | 81      | I/O <sub>PU</sub> |
| DVDDIO                                | 82      | P                 |
| GP O50/P0LED2/EN_PHY                  | 83      | Opu               |
| GPIO51/P0LED1/LED_DA                  | 84      | I/O <sub>PU</sub> |
| GP O52/P0LED0/LED_CK                  | 85      | Opu               |
| /SMI_SEL                              |         |                   |

| Name                    | Pin No. | Туре              |
|-------------------------|---------|-------------------|
| AVDDH                   | 86      | AP                |
| XTALO                   | 87      | AO                |
| XTALI                   | 88      | AI                |
| nRESET                  | 89      | I <sub>PU</sub>   |
| GPIO53/SPIS nCS         | 90      | I/O <sub>PU</sub> |
| GP O54/SCK/SPIS CK/MDC  | 91      | 0                 |
| /EN EEE                 | ,,,     |                   |
| GPIO55/SDA/SPIS DI/MDIO | 92      | I/O               |
| GPIO56/SPIS DO          | 93      | I/O               |
| AVDDH                   | 94      | AP                |
| POMDIAP                 | 95      | AI/O              |
| POMDIAN                 | 96      | AI/O              |
| POMDIBP                 | 97      | AI/O              |
| POMDIBN                 | 98      | AI/O              |
| AVDDL                   | 99      | AP                |
| POMDICP                 | 100     | AI/O              |
| POMDICN                 | 101     | AI/O              |
| POMDIDP                 | 102     | AI/O              |
| POMDIDN                 | 103     | AI/O              |
| AVDDH                   | 104     | AP                |
| P1MDIAP                 | 105     | AI/O              |
| P1MDIAN                 | 106     | AI/O              |
| P1MDIBP                 | 107     | AI/O              |
| P1MDIBN                 | 108     | AI/O              |
| AVDDL                   | 109     | AP                |
| P1MDICP                 | 110     | AI/O              |
| P1MDICN                 | 111     | AI/O              |
| P1MDIDP                 | 112     | AI/O              |
| P1MDIDN                 | 113     | AI/O              |
| AVDDH                   | 114     | AP                |
| PLLVDDL                 | 115     | AP                |
| ATESTCK                 | 116     | AO                |
| PLLGND                  | 117     | AG                |
| AVDDH                   | 118     | AP                |
| P2MDIAP                 | 119     | AI/O              |
| P2MDIAN                 | 120     | AI/O              |
| P2MDIBP                 | 121     | AI/O              |
| P2MDIBN                 | 122     | AI/O              |
| AVDDL                   | 123     | AP                |
| P2MDICP                 | 124     | AI/O              |
| P2MDICN                 | 125     | AI/O              |
| P2MDIDP                 | 126     | AI/O              |
| P2MDIDN                 | 127     | AI/O              |
| AVDDH                   | 128     | AP                |
| GND                     | E-pad   | G                 |



# 7. Pin Descriptions

# 7.1. Media Dependent Interface Pins

Table 2. Media Dependent Interface Pins

|          |         |      | able 2.    | Media Dependent Interface Pins                                               |
|----------|---------|------|------------|------------------------------------------------------------------------------|
| Pin Name | Pin No. | Type | Drive (mA) | Description                                                                  |
| POMDIAP  | 95      | AI/O | 10         | Port 0 Media Dependent Interface A~D.                                        |
| P0MDIAN  | 96      |      |            | For 1000Base-T operation, differential data from the media is transmitted    |
| P0MDIBP  | 97      |      |            | and received on all four pairs. For 100Base-TX and 10Base-T operation,       |
| P0MDIBN  | 98      |      |            | only MDIAP/N and MDIBP/N are used. Auto MDIX can reverse the pairs           |
| P0MDICP  | 100     |      |            | MDIAP/N and MDIBP/N.                                                         |
| P0MDICN  | 101     |      |            | Each of the differential pairs has an internal 100-ohm termination resistor. |
| P0MDIDP  | 102     |      |            |                                                                              |
| P0MDIDN  | 103     |      |            |                                                                              |
| P1MDIAP  | 105     | AI/O | 10         | Port 1 Media Dependent Interface A~D.                                        |
| P1MDIAN  | 106     |      |            | For 1000Base-T operation, differential data from the media is transmitted    |
| P1MDIBP  | 107     |      |            | and received on all four pairs. For 100Base-TX and 10Base-T operation,       |
| P1MDIBN  | 108     |      |            | only MDIAP/N and MDIBP/N are used. Auto MDIX can reverse the pairs           |
| P1MDICP  | 110     |      |            | MDIAP/N and MDIBP/N.                                                         |
| P1MDICN  | 111     |      |            | Each of the differential pairs has an internal 100-ohm termination resistor. |
| P1MDIDP  | 112     |      |            |                                                                              |
| P1MDIDN  | 113     |      |            |                                                                              |
| P2MDIAP  | 119     | AI/O | 10         | Port 2 Media Dependent Interface A~D.                                        |
| P2MDIAN  | 120     |      |            | For 1000Base-T operation, differential data from the media is transmitted    |
| P2MDIBP  | 121     |      |            | and received on all four pairs. For 100Base-TX and 10Base-T operation,       |
| P2MDIBN  | 122     |      |            | only MDIAP/N and MDIBP/N are used. Auto MDIX can reverse the pairs           |
| P2MDICP  | 124     |      |            | MDIAP/N and MDIBP/N.                                                         |
| P2MDICN  | 125     |      |            | Each of the differential pairs has an internal 100-ohm termination resistor. |
| P2MDIDP  | 126     |      |            |                                                                              |
| P2MDIDN  | 127     |      |            |                                                                              |
| P3MDIAP  | 1       | AI/O | 10         | Port 3 Media Dependent Interface A~D.                                        |
| P3MDIAN  | 2       |      |            | For 1000Base-T operation, differential data from the media is transmitted    |
| P3MDIBP  | 3       |      |            | and received on all four pairs. For 100Base-TX and 10Base-T operation,       |
| P3MDIBN  | 4       |      |            | only MDIAP/N and MDIBP/N are used. Auto MDIX can reverse the pairs           |
| P3MDICP  | 6       |      |            | MDIAP/N and MDIBP/N.                                                         |
| P3MDICN  | 7       |      |            | Each of the differential pairs has an internal 100-ohm termination resistor. |
| P3MDIDP  | 8       |      |            |                                                                              |
| P3MDIDN  | 9       |      |            |                                                                              |
| P4MDIAP  | 19      | AI/O | 10         | Port 4 Media Dependent Interface A~D.                                        |
| P4MDIAN  | 20      |      |            | For 1000Base-T operation, differential data from the media is transmitted    |
| P4MDIBP  | 21      |      |            | and received on all four pairs. For 100Base-TX and 10Base-T operation,       |
| P4MDIBN  | 22      |      |            | only MDIAP/N and MDIBP/N are used. Auto MDIX can reverse the pairs           |
| P4MDICP  | 24      |      |            | MDIAP/N and MDIBP/N.                                                         |
| P4MDICN  | 25      |      |            | Each of the differential pairs has an internal 100-ohm termination resistor. |
| P4MDIDP  | 26      |      |            |                                                                              |
| P4MDIDN  | 27      |      |            |                                                                              |



### 7.2. High Speed Serial Interface Pins

Table 3. High Speed Serial Interface Pins

| Pin Name | Pin No. | Type | Drive (mA) | Description                                                         |
|----------|---------|------|------------|---------------------------------------------------------------------|
| HSON_1   | 31      | AO   | 10         | High Speed Serial Output Pins: 3.125GHz/1.25GHz Differential serial |
| HSOP_1   | 32      |      |            | interface to transmit data. Keep floating when unused.              |
| HSIP_1   | 34      | ΑI   | 10         | High Speed Serial Input Pins: 3.125GHz/1.25GHz Differential serial  |
| HSIN_1   | 35      |      |            | interface to receive data. Keep floating when unused.               |
| HSON_0   | 38      | AO   | 10         | High Speed Serial Output Pins: 3.125GHz/1.25GHz Differential serial |
| HSOP_0   | 39      |      |            | interface to transmit data. Keep floating when unused.              |
| HSIP_0   | 41      | ΑI   | 10         | High Speed Serial Input Pins: 3.125GHz/1.25GHz Differential serial  |
| HSIN_0   | 42      |      |            | interface to receive data. Keep floating when unused.               |

# 7.3. General Purpose Interfaces

The RTL8367SCI supports multi-function General Purpose Interfaces that can be configured as RGMII/MII mode for extension interface. The RTL8367SCI supports one extension interface (Extension MAC2) for connecting with an external PHY, MAC, or CPU in specific applications. These extension interfaces support RGMII, MII MAC mode, or MII PHY mode via register configuration.

Table 4. General Purpose Interfaces Pins

| Table 4. General Purpose Interfaces Pins |        |           |              |              |                |                            |  |  |  |
|------------------------------------------|--------|-----------|--------------|--------------|----------------|----------------------------|--|--|--|
| Pin No.                                  | GPIO   | RGMII     | MII MAC Mode | MII PHY Mode | Other function | Configuration<br>Strapping |  |  |  |
| 44                                       | GPIO13 | -         | M1M_CRS      | =            | INTERRUPT      | -                          |  |  |  |
| 46                                       | GPIO19 | RG1_TXD3  | M1M_TXD3     | M1P_RXD3     | -              | -                          |  |  |  |
| 47                                       | GPIO20 | RG1_TXD2  | M1M_TXD2     | M1P_RXD2     | -              | -                          |  |  |  |
| 48                                       | GPIO21 | RG1_TXD1  | M1M_TXD1     | M1P_RXD1     | -              | -                          |  |  |  |
| 49                                       | GPIO22 | RG1_TXD0  | M1M_TXD0     | M1P_RXD0     | -              | -                          |  |  |  |
| 50                                       | GPIO23 | RG1_TXCTL | M1M_TXEN     | M1P_RXDV     | -              | -                          |  |  |  |
| 51                                       | GPIO24 | RG1_TXCLK | M1M_TXCLK    | M1P_RXCLK    | -              | -                          |  |  |  |
| 52                                       | GPIO28 | RG1_RXCLK | M1M_RXCLK    | M1P_TXCLK    | -              | -                          |  |  |  |
| 53                                       | GPIO29 | RG1_RXCTL | M1M_RXDV     | M1P_TXEN     | -              | -                          |  |  |  |
| 54                                       | GPIO30 | RG1_RXD0  | M1M_RXD0     | M1P_TXD0     | -              | -                          |  |  |  |
| 55                                       | GPIO31 | RG1_RXD1  | M1M_RXD1     | M1P_TXD1     | -              | -                          |  |  |  |
| 56                                       | GPIO32 | RG1_RXD2  | M1M_RXD2     | M1P_TXD2     | -              | -                          |  |  |  |
| 57                                       | GPIO33 | RG1_RXD3  | M1M_RXD3     | M1P_TXD3     | -              | ı                          |  |  |  |
| 67                                       | GPIO37 | -         | -            | 1            | -              | 1                          |  |  |  |
| 70                                       | GP O38 | -         | -            | =            | P4LED2         | DIS_SPIS                   |  |  |  |
| 71                                       | GP O39 | -         | -            | ı            | P4LED0         | EEPROM_MOD                 |  |  |  |
| 72                                       | GPIO40 | -         | -            | 1            | P4LED1         | 1                          |  |  |  |
| 73                                       | GPIO41 | -         | -            | =            | P3LED1         | -                          |  |  |  |
| 74                                       | GP O42 | -         | -            | -            | P3LED2         | EN_PWRLIGHT                |  |  |  |
| 75                                       | GP O43 | -         | -            | -            | P3LED0         | LED_CFG                    |  |  |  |
| 76                                       | GP O44 | -         | -            | -            | P2LED2         | DIS_8051                   |  |  |  |
| 77                                       | GP O45 | -         | -            | =            | P2LED0         | DISAUTOLOAD                |  |  |  |



| Pin No. | GPIO   | RGMII | MII MAC Mode | MII PHY Mode | Other function           | Configuration<br>Strapping |
|---------|--------|-------|--------------|--------------|--------------------------|----------------------------|
| 78      | GPIO46 | -     | -            | -            | P2LED1                   | -                          |
| 79      | GP O47 | -     | -            | -            | P1LED2                   | RESERVED                   |
| 80      | GP O48 | -     | -            | -            | P1LED0                   | MID29                      |
| 81      | GPIO49 | -     | -            | -            | P1LED1                   | -                          |
| 83      | GP O50 | -     | -            | -            | P0LED2                   | EN_PHY                     |
| 84      | GPIO51 | -     | -            | -            | P0LED1<br>/LED_DA        | -                          |
| 85      | GP O52 | -     | -            | -            | P0LED0<br>/LED_CK        | SMI_SEL                    |
| 90      | GPIO53 | -     | -            | -            | SPIS_nCS                 | -                          |
| 91      | GP O54 | -     | -            | -            | SCK<br>/SPIS_CK<br>/MDC  | EN_EEE                     |
| 92      | GPIO55 | -     | -            | -            | SDA<br>/SPIS_DI<br>/MDIO | -                          |
| 93      | GPIO56 | -     | -            | -            | SPIS_DO                  | -                          |



### **7.3.1. RGMII Pins**

The Extension MAC2 of the RTL8367SCI supports one RGMII interface to connect with an external MAC or PHY device when register configuration is set to RGMII mode interface.

Table 5. Extension MAC2 RGMII Pins

| Table 5. Extension MACZ ROWN Fills |         |      |               |                                                                                                                                                                                                                                                                                              |  |  |
|------------------------------------|---------|------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Pin Name                           | Pin No. | Туре | Drive<br>(mA) | Description                                                                                                                                                                                                                                                                                  |  |  |
| RG1_TXD3                           | 46      | О    | ı             | RG1_TXD[3:0] Extension MAC2 RGMII Transmit Data Output.                                                                                                                                                                                                                                      |  |  |
| RG1_TXD2                           | 47      |      |               | Transmitted data is sent synchronously to RG1_TXCLK.                                                                                                                                                                                                                                         |  |  |
| RG1_TXD1                           | 48      |      |               |                                                                                                                                                                                                                                                                                              |  |  |
| RG1_TXD0                           | 49      |      |               |                                                                                                                                                                                                                                                                                              |  |  |
| RG1_TXCTL                          | 50      | О    | -             | RG1_TXCTL Extension MAC2 RGMII Transmit Control Signal Output. The RG1_TXCTL indicates TX_EN at the rising edge of RG1_TXCLK, and TX_ER at the falling edge of RG1_TXCLK.  At the RG1_TXCLK falling edge, RG1_TXCTL= TX_EN (XOR) TX_ER.                                                      |  |  |
| RG1_TXCLK                          | 51      | О    | -             | RG1_TXCLK Extension MAC2 RGMII Transmit Clock Output. RG1_TXCLK is 125MHz @ 1Gbps, 25MHz @ 100Mbps, and 2.5MHz @ 10Mbps. Used for RG1_TXD[3:0] and RG1_TXCTL synchronization at RG1_TXCLK on both rising and falling edges.                                                                  |  |  |
| RG1_RXCLK                          | 52      | I    | -             | RG1_RXCLK Extension MAC2 RGMII Receive Clock Input. RG1_RXCLK is 125MHz @ 1Gbps, 25MHz @ 100Mbps, and 2.5MHz @ 10Mbps. Used for RG1_RXD[3:0] and RG1_RXCTL synchronization at both RG1_RXCLK rising and falling edges. This pin must be pulled low with a 1K ohm resistor when not used.     |  |  |
| RG1_RXCTL                          | 53      | I    | -             | RG1_RXCTL Extension MAC2 RGMII Receive Control Signal Input. The RG1_RXCTL indicates RX_DV at the rising of RG1_RXCLK and RX_ER at the falling edge of RG1_RXCLK. At RG1_RXCLK falling edge, RG1_RXCTL= RX_DV (XOR) RX_ER. This pin must be pulled low with a 1K ohm resistor when not used. |  |  |
| RG1_RXD0                           | 54      | I    | -             | RG1_RXD[3:0] Extension MAC2 RGMII Receive Data Input.                                                                                                                                                                                                                                        |  |  |
| RG1_RXD1                           | 55      |      |               | Received data is received synchronously by RG1_RXCLK.                                                                                                                                                                                                                                        |  |  |
| RG1_RXD2                           | 56      |      |               | These pins must be pulled low with a 1K ohm resistor when not used.                                                                                                                                                                                                                          |  |  |
| RG1_RXD3                           | 57      |      |               |                                                                                                                                                                                                                                                                                              |  |  |



### **7.3.2.** MII Pins

The Extension MAC2 of the RTL8367SCI supports one MII interface to connect with an external MAC or PHY device when register configuration is set to MII MAC mode or MII PHY mode interface.

Table 6. Extension MAC2 MII Pins (MII MAC Mode or MII PHY Mode)

| Pin NamePin No.TypeDrive (mA)DescriptionM1M_TXD3<br>/M1P_RXD3<br>M1M_TXD2<br>/M1P_RXD2<br>M1M_TXD1<br>/M1P_RXD1<br>M1M_TXD0<br>/M1P_RXD047M1M_TXD[3:0] Extension MAC2 MII MAC Mode Transm<br>Transmitted data is sent synchronously at the rising edge of<br>M1M_TXCLK.<br>M1P_RXD[3:0] Extension MAC2 MII PHY Mode Receive I<br>Received data is received synchronously at the rising edge of<br>M1P_RXCLK.M1M_TXD0<br>/M1P_RXD049M1P_RXCLK.M1M_TXEN<br>/M1P_RXDV50O-M1M_TXEN Extension MAC2 MII MAC Mode Transmit D<br>Output. | ia Dada       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| /M1P_RXD3Output.M1M_TXD247Transmitted data is sent synchronously at the rising edge of M1M_TXCLK.M1M_TXD148M1P_RXD[3:0] Extension MAC2 MII PHY Mode Received Received data is received synchronously at the rising edge of M1M_TXD0M1M_TXD049M1P_RXCLK.M1M_RXD0M1P_RXCLK.M1M_TXEN50O-M1M_TXEN Extension MAC2 MII MAC Mode Transmit D                                                                                                                                                                                             | :4 D-4-       |
| M1M_TXD2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 11 Data       |
| /M1P_RXD2       M1M_TXCLK.         M1M_TXD1       48         /M1P_RXD1       M1P_RXD[3:0] Extension MAC2 MII PHY Mode Receive In Received data is received synchronously at the rising edge of M1P_RXCLK.         M1M_TXD0       49         M1P_RXCLK.         M1P_RXCLK.         M1P_RXCLK.                                                                                                                                                                                                                                     |               |
| M1M_TXD1 48 M1P_RXD[3:0] Extension MAC2 MII PHY Mode Receive Received data is received synchronously at the rising edge of M1P_RXD0 49 M1P_RXCLK.  M1M_TXEN 50 O - M1M_TXEN Extension MAC2 MII MAC Mode Transmit D                                                                                                                                                                                                                                                                                                               |               |
| Received data is received synchronously at the rising edge of M1M_TXD0                                                                                                                                                                                                                                                                                                                                                                                                                                                           | D 4 O 4 - 4   |
| M1M_TXD0         49         M1P_RXCLK.           /M1P_RXD0         M1M_TXEN         50         O         - M1M_TXEN Extension MAC2 MII MAC Mode Transmit D                                                                                                                                                                                                                                                                                                                                                                       | -             |
| /M1P_RXD0  M1M_TXEN 50 O - M1M_TXEN Extension MAC2 MII MAC Mode Transmit D                                                                                                                                                                                                                                                                                                                                                                                                                                                       | L             |
| M1M_TXEN 50 O - M1M_TXEN Extension MAC2 MII MAC Mode Transmit D                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Oata Enable   |
| Transmit enable that is sent synchronously at the rising edge M1M TXCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                         | of            |
| M1P_RXDV Extension MAC2 MII PHY Mode Receive Dat Output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | a Valid       |
| Receive Data Valid signal that is sent synchronously at the ri                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | sing edge of  |
| M1P_RXCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |               |
| M1M_TXCLK 51 I/O - M1M_TXCLK Extension MAC2 MII MAC Mode Transmit                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Clock Input.  |
| /M1P_RXCLK In MII 100Mbps, M1M_TXCLK is 25MHz Clock Input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |               |
| In MII 10Mbps, M1M_TXCLK is 2.5MHz Clock Input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |               |
| Used to synchronize M1M_TXD[3:0] and M1M_TXEN.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1 10 4 4      |
| M1P_RXCLK Extension MAC2 MII PHY Mode Receive Cl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | lock Output.  |
| In MII 100Mbps, M1P_RXCLK is 25MHz Clock Output. In MII 10Mbps, M1P_RXCLK is 2.5MHz Clock Output.                                                                                                                                                                                                                                                                                                                                                                                                                                |               |
| Used to synchronize M1P RXD[3:0] and M1P RXDV.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |
| This pin must be pulled low with a 1K ohm resistor when no                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | t used        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |               |
| M1M_RXCLK   52   I/O   -   M1M_RXCLK Extension MAC2 MII MAC Mode Receive Of In MII 100Mbps, M1M_RXCLK is 25MHz Clock Input.                                                                                                                                                                                                                                                                                                                                                                                                      | Clock Input.  |
| In MII 100Mbps, M1M_RXCLK is 2.5MHz Clock Input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |               |
| Used to synchronize M1M_RXD[3:0], M1M_RXDV, and M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | IP CRS        |
| M1P TXCLK Extension MAC2 MII PHY Mode Transmit C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | _             |
| In MII 100Mbps, M1P TXCLK is 25MHz Clock Output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | orock output. |
| In MII 10Mbps, M1P_TXCLK is 2.5MHz Clock Output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |               |
| Used to synchronize M1P_TXD[3:0] and M1P_TXEN.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |
| This pin must be pulled low with a 1K ohm resistor when no                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | t used.       |
| M1M RXDV 53 I - M1M RXDV Extension MAC2 MII MAC Mode Receive D                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |
| /MIP TXEN Input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |               |
| Receive Data Valid sent synchronously at the rising edge of M1M RXCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               |
| M1P TXEN Extension MAC2 MII PHY Mode Transmit Da                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ta Enable     |
| Input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               |
| Transmit Data Enable is received synchronously at the rising M1P TXCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                          | gedge of      |
| This pin must be pulled low with a 1K ohm resistor when no                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | t used.       |



| Pin Name  | Pin No. | Туре | Drive (mA) | Description                                                         |
|-----------|---------|------|------------|---------------------------------------------------------------------|
| M1M_RXD0  | 54      | I    | -          | M1M_RXD[3:0] Extension MAC2 MII MAC Mode Receive Data Input.        |
| /M1P_TXD0 |         |      |            | Received data that is received synchronously at the rising edge of  |
| M1M_RXD1  | 55      |      |            | M1M_RXCLK.                                                          |
| /M1P TXD1 |         |      |            | M1P_TXD[3:0] Extension MAC2 MII PHY Mode Transmit Data Input.       |
| M1M_RXD2  | 56      |      |            | Transmitted data is received synchronously at the rising edge of    |
| /M1P TXD2 |         |      |            | M1P_TXCLK.                                                          |
| M1M_RXD3  | 57      |      |            | These pins must be pulled low with a 1K ohm resistor when not used. |
| /M1P_TXD3 |         |      |            |                                                                     |

### 7.4. LED Pins

The RTL8367SCI LED pins can be configured to parallel mode LED or serial mode LED interface via register configuration. LED0, LED1, and LED2 of Port n indicate information that can be defined via register or EEPROM.

In parallel mode LED interface, when the LED pin is pulled low, the LED output polarity will be high active. When the LED pin is pulled high, the LED output polarity will change from high active to low active. See section 9.18 LED Indicators, page 36 for more details.

Table 7. LED Pins

| Pin Name     | Pin No. | Type              | Drive<br>(mA) | Description                                                    |  |  |
|--------------|---------|-------------------|---------------|----------------------------------------------------------------|--|--|
| P4LED2       | 70      | $O_{PU}$          | 1             | Port 4 LED2 Output Signal.                                     |  |  |
| /GP O38      |         |                   |               | P4LED2 indicates information is defined by register or EEPROM. |  |  |
| /DIS_SPIS    |         |                   |               | See section 9.18 LED Indicators, page 36 for more details.     |  |  |
| P4LED0       | 71      | $O_{PU}$          | -             | Port 4 LED0 Output Signal.                                     |  |  |
| /GP O39      |         |                   |               | P4LED0 indicates information is defined by register or EEPROM. |  |  |
| /EEPROM_MOD  |         |                   |               | See section 9.18 LED Indicators, page 36 for more details.     |  |  |
| P4LED1       | 72      | I/O <sub>PU</sub> | -             | Port 4 LED1 Output Signal.                                     |  |  |
| /GPIO40      |         |                   |               | P4LED1 indicates information is defined by register or EEPROM. |  |  |
|              |         |                   |               | See section 9.18 LED Indicators, page 36 for more details.     |  |  |
| P3LED1       | 73      | I/O <sub>PU</sub> | -             | Port 3 LED1 Output Signal.                                     |  |  |
| /GPIO41      |         |                   |               | P3LED1 indicates information is defined by register or EEPROM. |  |  |
|              |         |                   |               | See section 9.18 LED Indicators, page 36 for more details.     |  |  |
| P3LED2       | 74      | $O_{PU}$          | -             | Port 3 LED2 Output Signal.                                     |  |  |
| /GP O42      |         |                   |               | P3LED2 indicates information is defined by register or EEPROM. |  |  |
| /EN_PWRLIGHT |         |                   |               | See section 9.18 LED Indicators, page 36 for more details.     |  |  |
| P3LED0       | 75      | $O_{PU}$          | -             | Port 3 LED0 Output Signal.                                     |  |  |
| /GP O43      |         |                   |               | P3LED0 indicates information is defined by register or EEPROM. |  |  |
| /LED_CFG     |         |                   |               | See section 9.18 LED Indicators, page 36 for more details.     |  |  |
| P2LED2       | 76      | $O_{PU}$          | -             | Port 2 LED2 Output Signal.                                     |  |  |
| /GP O44      |         |                   |               | P2LED2 indicates information is defined by register or EEPROM. |  |  |
| /DIS_8051    |         |                   |               | See section 9.18 LED Indicators, page 36 for more details.     |  |  |
| P2LED0       | 77      | O <sub>PU</sub>   | -             | Port 2 LED0 Output Signal.                                     |  |  |
| /GP O45      |         |                   |               | P2LED0 indicates information is defined by register or EEPROM. |  |  |
| /DISAUTOLOAD |         |                   |               | See section 9.18 LED Indicators, page 36 for more details.     |  |  |



| Pin Name  | Pin No. | Туре              | Drive (mA) | Description                                                    |
|-----------|---------|-------------------|------------|----------------------------------------------------------------|
| P2LED1    | 78      | I/O <sub>PU</sub> | -          | Port 2 LED1 Output Signal.                                     |
| /GPIO46   |         |                   |            | P2LED1 indicates information is defined by register or EEPROM. |
|           |         |                   |            | See section 9.18 LED Indicators, page 36 for more details.     |
| P1LED2    | 79      | $O_{PU}$          | -          | Port 1 LED2 Output Signal.                                     |
| /GP O47   |         |                   |            | P1LED2 indicates information is defined by register or EEPROM. |
| /RESERVED |         |                   |            | See section 9.18 LED Indicators, page 36 for more details.     |
| P1LED0    | 80      | $O_{PU}$          | -          | Port 1 LED0 Output Signal.                                     |
| /GP O48   |         |                   |            | P1LED0 indicates information is defined by register or EEPROM. |
| /MID29    |         |                   |            | See section 9.18 LED Indicators, page 36 for more details.     |
| P1LED1    | 81      | I/O <sub>PU</sub> | -          | Port 1 LED1 Output Signal.                                     |
| /GPIO49   |         |                   |            | P1LED1 indicates information is defined by register or EEPROM. |
|           |         |                   |            | See section 9.18 LED Indicators, page 36 for more details.     |
| P0LED2    | 83      | $O_{PU}$          | -          | Port 0 LED2 Output Signal.                                     |
| /GP O50   |         |                   |            | P0LED2 indicates information is defined by register or EEPROM. |
| /EN_PHY   |         |                   |            | See section 9.18 LED Indicators, page 36 for more details.     |
| P0LED1    | 84      | $I/O_{PU}$        | -          | Port 0 LED1 Output Signal.                                     |
| /GPIO51   |         |                   |            | P0LED1 indicates information is defined by register or EEPROM. |
| /LED_DA   |         |                   |            | See section 9.18 LED Indicators, page 36 for more details.     |
| P0LED0    | 85      | $O_{PU}$          | -          | Port 0 LED0 Output Signal.                                     |
| /GP O52   |         |                   |            | P0LED0 indicates information is defined by register or EEPROM. |
| /LED_CK   |         |                   |            | See section 9.18 LED Indicators, page 36 for more details.     |
| /SMI_SEL  |         |                   |            |                                                                |

# 7.5. Configuration Strapping Pins

**Table 8. Configuration Strapping Pins** 

|            |         |          | Table 6. Comigaration of appling 1 ms                                               |
|------------|---------|----------|-------------------------------------------------------------------------------------|
| Pin Name   | Pin No. | Type     | Description                                                                         |
| RESERVED   | 60      | AI       | Reserved.                                                                           |
|            |         |          | Note: This pin must be pulled low via an external 1k ohm resistor.                  |
| DIS_SPIS   | 70      | $O_{PU}$ | SPI Slave Management Interface Selection.                                           |
| /GP O38    |         |          | Pull Up: Disable SPI Slave Management Interface                                     |
| /P4LED2    |         |          | Pull Down: Enable SPI Slave Management Interface                                    |
|            |         |          | Note: This pin must be kept floating, or pulled high or low via an external 4.7k    |
|            |         |          | ohm resistor upon power on or reset.                                                |
|            |         |          | When this pin is pulled low, the LED output polarity will be high active. When this |
|            |         |          | pin is pulled high, the LED output polarity will change from high active to low     |
|            |         |          | active. See section 9.18 LED Indicators, page 36 for more details.                  |
| EEPROM_MOD | 71      | $O_{PU}$ | EEPROM Mode Selection.                                                              |
| /GP O39    |         |          | Pull Up: EEPROM 24Cxx Size greater than 16K-bit (24C32~24C256)                      |
| /P4LED0    |         |          | Pull Down: EEPROM 24Cxx Size less than or equal to 16K-bit (24C02~24C16)            |
|            |         |          | Note: This pin must be kept floating, or pulled high or low via an external 4.7k    |
|            |         |          | ohm resistor upon power on or reset.                                                |
|            |         |          | When this pin is pulled low, the LED output polarity will be high active. When this |
|            |         |          | pin is pulled high, the LED output polarity will change from high active to low     |
|            |         |          | active. See section 9.18 LED Indicators, page 36 for more details.                  |



| Pin Name    | Pin No. | Type            | Description                                                                                                                                        |
|-------------|---------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| EN_PWRLIGHT | 74      | $O_{PU}$        | Enable Power on Light.                                                                                                                             |
| /GP O42     |         |                 | Pull Up: Enable Power on Light                                                                                                                     |
| /P3LED2     |         |                 | Pull Down: Disable Power on Light                                                                                                                  |
|             |         |                 | Note: This pin must be kept floating, or pulled high or low via an external 4.7k                                                                   |
|             |         |                 | ohm resistor upon power on or reset.                                                                                                               |
|             |         |                 | When this pin is pulled low, the LED output polarity will be high active. When this                                                                |
|             |         |                 | pin is pulled high, the LED output polarity will change from high active to low active. See section 9.18 LED Indicators, page 36 for more details. |
| LED_CFG     | 75      | $O_{PU}$        | Configure LED Display Mode.                                                                                                                        |
| /GP O43     | 13      | OPU             | Pull Up: LED0 = Spd100(10)/Act; LED1 = Spd1000/Act; LED2 = LED Off                                                                                 |
| /P3LED0     |         |                 | Pull Down: LED0 = Link/Act; LED1 = Spd1000; LED2 = Spd100                                                                                          |
| /I JLEDU    |         |                 | Note: This pin must be kept floating, or pulled high or low via an external 4.7k                                                                   |
|             |         |                 | ohm resistor upon power on or reset.                                                                                                               |
|             |         |                 | When this pin is pulled low, the LED output polarity will be high active. When this                                                                |
|             |         |                 | pin is pulled high, the LED output polarity will change from high active to low                                                                    |
|             |         |                 | active. See section 9.18 LED Indicators, page 36 for more details.                                                                                 |
| DIS_8051    | 76      | $O_{PU}$        | Disable Embedded 8051.                                                                                                                             |
| /GP O44     |         |                 | Pull Up: Disable embedded 8051                                                                                                                     |
| /P2LED2     |         |                 | Pull Down: Enable embedded 8051                                                                                                                    |
|             |         |                 | Note 1: The strapping pin DISAUTOLOAD and DIS_8051 are for power on or                                                                             |
|             |         |                 | reset initial stage configuration. Refer to Table 9 Configuration Strapping Pins                                                                   |
|             |         |                 | (DISAUTOLOAD and DIS_8051), page 19 for details.                                                                                                   |
|             |         |                 | Note 2: This pin must be kept floating, or pulled high or low via an external 4.7k                                                                 |
|             |         |                 | ohm resistor upon power on or reset.  When this pin is pulled low, the LED output polarity will be high active. When this                          |
|             |         |                 | pin is pulled high, the LED output polarity will change from high active to low                                                                    |
|             |         |                 | active. See section 9.18 LED Indicator, page 36 for more details.                                                                                  |
| DISAUTOLOAD | 77      | O <sub>PU</sub> | Disable EEPROM Autoload.                                                                                                                           |
| /GP O45     | , ,     | 010             | Pull Up: Disable EEPROM autoload                                                                                                                   |
| /P2LED0     |         |                 | Pull Down: Enable EEPROM autoload                                                                                                                  |
|             |         |                 | Note 1: The strapping pin DISAUTOLOAD and DIS 8051 are for power on or                                                                             |
|             |         |                 | reset initial stage configuration. Refer to Table 9 Configuration Strapping Pins                                                                   |
|             |         |                 | (DISAUTOLOAD and DIS_8051), page 19 for details.                                                                                                   |
|             |         |                 | Note 2: This pin must be kept floating, or pulled high or low via an external 4.7k                                                                 |
|             |         |                 | ohm resistor upon power on or reset.                                                                                                               |
|             |         |                 | When this pin is pulled low, the LED output polarity will be high active. When this                                                                |
|             |         |                 | pin is pulled high, the LED output polarity will change from high active to low active. See section 9.18 LED Indicators, page 36 for more details. |
| RESERVED    | 79      | $O_{PU}$        | Internal Use/Reserved.                                                                                                                             |
| /GP O47     | 13      | OPU             | Note: This pin must be kept floating, or pulled high via an external 4.7k ohm                                                                      |
| /P1LED2     |         |                 | resistor upon power on or reset.                                                                                                                   |
| 7110002     |         |                 | When pulled high, the LED output polarity will be low active. See section 9.18                                                                     |
|             |         |                 | LED Indicators, page 36 for more details.                                                                                                          |



| Pin Name | Pin No. | Type     | Description                                                                         |
|----------|---------|----------|-------------------------------------------------------------------------------------|
| MID29    | 80      | $O_{PU}$ | Select MID29.                                                                       |
| /GP O48  |         |          | Pull Up: MII Management Interface PHY ID is 29                                      |
| /P1LED0  |         |          | Pull Down: MII Management Interface PHY ID is 0                                     |
|          |         |          | Note: This pin must be kept floating, or pulled high or low via an external 4.7k    |
|          |         |          | ohm resistor upon power on or reset.                                                |
|          |         |          | When this pin is pulled low, the LED output polarity will be high active. When this |
|          |         |          | pin is pulled high, the LED output polarity will change from high active to low     |
|          |         |          | active. See section 9.18 LED Indicators, page 36 for more details.                  |
| EN_PHY   | 83      | $O_{PU}$ | Enable Embedded PHY.                                                                |
| /GP O50  |         |          | Pull Up: Enable embedded PHY                                                        |
| /P0LED2  |         |          | Pull Down: Disable embedded PHY                                                     |
|          |         |          | Note: This pin must be kept floating, or pulled high or low via an external 4.7k    |
|          |         |          | ohm resistor upon power on or reset.                                                |
|          |         |          | When this pin is pulled low, the LED output polarity will be high active. When this |
|          |         |          | pin is pulled high, the LED output polarity will change from high active to low     |
|          |         |          | active. See section 9.18 LED Indicators, page 36 for more details.                  |
| SMI_SEL  | 85      | $O_{PU}$ | EEPROM SMI/MII Management Interface Selection.                                      |
| /GP O52  |         |          | Pull Up: EEPROM SMI interface when DIS_SPIS = 1                                     |
| /P0LED0  |         |          | Pull Down: MII Management interface when DIS_SPIS = 1                               |
| /LED_CK  |         |          | Note: This pin must be kept floating, or pulled high or low via an external 4.7k    |
|          |         |          | ohm resistor upon power on or reset.                                                |
|          |         |          | When this pin is pulled low, the LED output polarity will be high active. When this |
|          |         |          | pin is pulled high, the LED output polarity will change from high active to low     |
|          |         |          | active. See section 9.18 LED Indicators, page 36 for more details.                  |
| EN_EEE   | 91      | О        | Enable IEEE 802.3az Energy Efficient Ethernet (EEE).                                |
| /GP O54  |         |          | Pull Up: Enable Energy Efficient Ethernet (EEE) function                            |
| /SCK     |         |          | Pull Down: Disable Energy Efficient Ethernet (EEE) function                         |
| /SPIS_CK |         |          | Note: This pin must be pulled high or low via an external 4.7k ohm resistor upon    |
| /MDC     |         |          | power on or reset.                                                                  |

# 7.5.1. Configuration Strapping Pins (DISAUTOLOAD and DIS\_8051)

Table 9. Configuration Strapping Pins (DISAUTOLOAD and DIS\_8051)

| ramic or comigaration catapping rame (provide to be and progress) |            |                                                |                                  |  |  |  |  |  |  |  |
|-------------------------------------------------------------------|------------|------------------------------------------------|----------------------------------|--|--|--|--|--|--|--|
| DICALITOI OAD                                                     | DIC 0051   | Initial Stage (Power On or Reset) Loading Data |                                  |  |  |  |  |  |  |  |
| DISAUTOLOAD                                                       | DIS_8051   | From                                           | То                               |  |  |  |  |  |  |  |
| 0                                                                 | 0          | EEPROM                                         | Embedded 8051 Instruction Memory |  |  |  |  |  |  |  |
| U                                                                 | 1          | EEPROM                                         | Register                         |  |  |  |  |  |  |  |
| 1                                                                 | Irrelevant | Do Nothing                                     | Do Nothing                       |  |  |  |  |  |  |  |



# 7.6. Management Interface Pins

**Table 10. Management Interface Pins** 

| Pin Name  | Pin No. | Type              | Description                                                                                 |  |  |  |  |
|-----------|---------|-------------------|---------------------------------------------------------------------------------------------|--|--|--|--|
| INTERRUPT | 44      | I/O <sub>PD</sub> | Interrupt output when Interrupt even occurs.                                                |  |  |  |  |
| /GPIO13   |         |                   | Active High by pull-down to GND via a 1K resistor.                                          |  |  |  |  |
| /M1M_CRS  |         |                   | Active Low by pull-up to DVDDIO_1 via a 4.7K resistor.                                      |  |  |  |  |
| SPIS_nCS  | 90      | I/O <sub>PU</sub> | When DIS_SPIS is Pulled Low, SPI Slave Management Interface is Enabled. This                |  |  |  |  |
| /GPIO53   |         |                   | pin acts as SPI slave mode Chip Selection Input pin.                                        |  |  |  |  |
|           |         |                   | When DIS_SPIS is Pulled Up, SPI Slave Management Interface is Disabled. This pin is unused. |  |  |  |  |
| SPIS CK   | 91      | 0                 | When DIS SPIS is Pulled Low, SPI Slave Management Interface is Enabled. This                |  |  |  |  |
| /GP O54   |         |                   | pin acts as SPI slave mode Serial Clock Input pin.                                          |  |  |  |  |
| /SCK      |         |                   | When DIS_SPIS is Pulled Up, SPI Slave Management Interface is Disabled. This                |  |  |  |  |
| /MDC      |         |                   | pin acts as EEPROM SMI Interface Clock/MII Management Interface (MMD)                       |  |  |  |  |
| /EN_EEE   |         |                   | Clock (selected via the hardware strapping pin, SMI_SEL).                                   |  |  |  |  |
| SPIS_DI   | 92      | I/O               | When DIS_SPIS is Pulled Low, SPI Slave Management Interface is Enabled. This                |  |  |  |  |
| /GPIO55   |         |                   | pin acts as SPI slave mode Serial Data Input pin.                                           |  |  |  |  |
| /SDA      |         |                   | When DIS_SPIS is Pulled Up, SPI Slave Management Interface is Disabled. This                |  |  |  |  |
| /MDIO     |         |                   | pin acts as EEPROM SMI Interface Data/MII Management Interface (MMD)                        |  |  |  |  |
|           |         |                   | Data (selected via the hardware strapping pin, SMI_SEL).                                    |  |  |  |  |
| SPIS_DO   | 93      | I/O               | When DIS_SPIS is Pulled Low, SPI Slave Management Interface is Enabled. This                |  |  |  |  |
| /GPIO56   |         |                   | pin acts as SPI slave mode Serial Data Output pin.                                          |  |  |  |  |
|           |         |                   | When DIS_SPIS is Pulled Up, SPI Slave Management Interface is Disabled. This                |  |  |  |  |
|           |         |                   | pin is unused.                                                                              |  |  |  |  |

### 7.7. Miscellaneous Pins

**Table 11. Miscellaneous Pins** 

| Pin Name   | Din No  | Trons             | Description                                                                |  |  |  |
|------------|---------|-------------------|----------------------------------------------------------------------------|--|--|--|
| riii Naine | Pin No. | Type              | Description                                                                |  |  |  |
| MDIREF     | 12      | AO                | Reference Resistor.                                                        |  |  |  |
|            |         |                   | A 2.49K ohm (1%) resistor must be connected between MDIREF and GND.        |  |  |  |
| XTALO      | 87      | AO                | 25MHz Crystal Clock Output Pin.                                            |  |  |  |
|            |         |                   | 25MHz +/-50ppm tolerance crystal output.                                   |  |  |  |
| XTALI      | 88      | AI                | 25MHz Crystal Clock Input and Feedback Pin.                                |  |  |  |
|            |         |                   | 25MHz +/-50ppm tolerance crystal reference or oscillator input.            |  |  |  |
|            |         |                   | When using a crystal, connect a loading capacitor from each pad to ground. |  |  |  |
|            |         |                   | When either using an oscillator or driving an external 25MHz clock from    |  |  |  |
|            |         |                   | another device, XTALO should be kept floating.                             |  |  |  |
|            |         |                   | The maximum XTALI input voltage is 3.3V.                                   |  |  |  |
| nRESET     | 89      | $I_{PU}$          | System Reset Input Pin.                                                    |  |  |  |
|            |         |                   | When low active will reset the RTL8367SCI.                                 |  |  |  |
| RESERVED   | 63, 64  | AO                | Reserved. Must be left floating.                                           |  |  |  |
| GPIO13     | 44      | I/O <sub>PD</sub> | General Purpose Input/Output Interface IO13.                               |  |  |  |
| /INTERRUPT |         |                   |                                                                            |  |  |  |
| /M1M_CRS   |         |                   |                                                                            |  |  |  |



| Pin Name               | Pin No. | Type | Description                                    |
|------------------------|---------|------|------------------------------------------------|
| GPIO19                 | 46      | I/O  | General Purpose Input/Output Interface IO19.   |
| /RG1_TXD3              |         |      |                                                |
| /M1M TXD3              |         |      |                                                |
| /M1P RXD3              |         |      |                                                |
| GPIO20                 | 47      | I/O  | General Purpose Input/Output Interface IO20.   |
| /RG1 TXD2              |         |      |                                                |
| /M1M_TXD2              |         |      |                                                |
| /M1P RXD2              |         |      |                                                |
| GPIO21                 | 48      | I/O  | General Purpose Input/Output Interface IO21.   |
| /RG1_TXD1              | 70      | 1/0  | General Larpose input Output interface 1021.   |
| /M1M TXD1              |         |      |                                                |
| /M1M_1XD1<br>/M1P_RXD1 |         |      |                                                |
| GPIO22                 | 49      | I/O  | General Purpose Input/Output Interface IO22.   |
|                        | 49      | 1/0  | General Purpose input/Output interface 1022.   |
| /RG1_TXD0              |         |      |                                                |
| /M1M_TXD0              |         |      |                                                |
| /M1P_RXD0              |         |      |                                                |
| GPIO23                 | 50      | I/O  | General Purpose Input/Output Interface IO23.   |
| /RG1_TXCTL             |         |      |                                                |
| /M1M_TXEN              |         |      |                                                |
| /M1P_RXDV              |         |      |                                                |
| GPIO24                 | 51      | I/O  | General Purpose Input/Output Interface IO24.   |
| /RG1_TXCLK             |         |      |                                                |
| /M1M_TXCLK             |         |      |                                                |
| /M1P_RXCLK             |         |      |                                                |
| GPIO28                 | 52      | I/O  | General Purpose Input/Output Interface IO28.   |
| /RG1_RXCLK             |         |      |                                                |
| /M1M_RXCLK             |         |      |                                                |
| /M1P_TXCLK             |         |      |                                                |
| GPIO29                 | 53      | I/O  | General Purpose Input/Output Interface IO29.   |
| /RG1_RXCTL             |         |      |                                                |
| /M1M_RXDV              |         |      |                                                |
| /M1P TXEN              |         |      |                                                |
| GPIO30                 | 54      | I/O  | General Purpose Input/Output Interface IO30.   |
| /RG1_RXD0              |         |      |                                                |
| /M1M RXD0              |         |      |                                                |
| /M1P TXD0              |         |      |                                                |
| GPIO31                 | 55      | I/O  | General Purpose Input/Output Interface IO31.   |
| /RG1 RXD1              |         | 1, 0 | Selectar I alpose input output interface 1031. |
| /M1M RXD1              |         |      |                                                |
| /M1M_KXD1<br>/M1P_TXD1 |         |      |                                                |
| GPIO32                 | 56      | I/O  | General Purpose Input/Output Interface IO32.   |
| /RG1 RXD2              | 30      | 1/0  | Ocherar Furpose input/Output interface 1052.   |
| _                      |         |      |                                                |
| /M1M_RXD2              |         |      |                                                |
| /M1P_TXD2              |         | 7/0  | C 1D 1 1/0 + 11 1 0 1022                       |
| GPIO33                 | 57      | I/O  | General Purpose Input/Output Interface IO33.   |
| /RG1_RXD3              |         |      |                                                |
| /M1M_RXD3              |         |      |                                                |
| /M1P_TXD3              |         |      |                                                |



| GPIO37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Pin Name    | Pin No. | Type                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PALED2   DIS SPIS   GPO39                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | GPIO37      | 67      | I/O <sub>PU</sub>   | General Purpose Input/Output Interface IO67.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DIS_SPIS   GP O39                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | GP O38      | 70      | $O_{PU}$            | General Purpose Output Interface O38.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| GP 039                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | /P4LED2     |         |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| P4LED0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | /DIS_SPIS   |         |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| FEPROM_MOD   GPIO40   F2   I/Opu   General Purpose Input/Output Interface IO40.   F4LED1   GPIO41   73   I/Opu   General Purpose Input/Output Interface IO41.   F3LED1   GP O42   F3LED1   GP O42   F3LED1   F3LED1   F3LED1   F3LED1   F3LED1   F3LED1   F3LED2   F5LED1   F3LED1   F3LED1   F3LED1   F3LED1   F3LED1   F3LED1   F3LED1   F3LED2   F5LED2   F5LED3   F5L           | GP O39      | 71      | $O_{PU}$            | General Purpose Output Interface O39.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| GPIO40                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | /P4LED0     |         |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| P4LED1   73   I/O <sub>PU</sub>   General Purpose Input/Output Interface IO41.   P3LED1   GPIO41   P3LED1   General Purpose Output Interface O42.   General Purpose Output Interface O42.   P3LED2   GP O43   P3LED0   General Purpose Output Interface O43.   P3LED0   General Purpose Output Interface O43.   P3LED0   General Purpose Output Interface O44.   P3LED2   GP O44   P3LED2   General Purpose Output Interface O44.   P3LED2   General Purpose Output Interface O45.   General Purpose Output Interface O47.   General Purpose Output Interface O48.   General Purpose Output Interface O50.   General Purpose Output In | /EEPROM_MOD |         |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| GPIO41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | GPIO40      | 72      | I/O <sub>PU</sub>   | General Purpose Input/Output Interface IO40.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| P3LED1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | /P4LED1     |         |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| P3LED1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | GPIO41      | 73      | I/O <sub>PU</sub>   | General Purpose Input/Output Interface IO41.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| P3LED2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | /P3LED1     |         |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| P3LED2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | GP O42      | 74      | Орп                 | General Purpose Output Interface O42.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Fen_PWRLIGHT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             |         |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| GP 043                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             |         |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| P3LEDO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             | 75      | Орп                 | General Purpose Output Interface O43.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ALED_CFG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |             | , ,     | -10                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| GP 044                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             |         |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| P2LED2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             | 76      | Орп                 | General Purpose Output Interface O44.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| DIS_8051                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |             |         | -10                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| GP O45                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             |         |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| P2LED0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             | 77      | Орп                 | General Purpose Output Interface O45.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| DISAUTOLOAD   GPIO46   78                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             | , ,     | 010                 | South and the state of the stat |
| GPIO46                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             |         |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| P2LED1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             | 78      | I/Opii              | General Purpose Input/Output Interface IO46.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| GP O47                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             |         |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| P1LED2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             | 79      | Орп                 | General Purnose Output Interface O47                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| RESERVED   GP O48   80   OPU   General Purpose Output Interface O48.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             | ,,      | 010                 | Contract and the state of the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| GP O48 /P1LED0 /MID29  GPIO49 /P1LED1 GP O50 /P0LED2 /EN_PHY GPIO51 /P0LED1 /LED_DA GP O52 /P0LED0 /LED_CK /SMI_SEL GP O53  90  I/OPU General Purpose Output Interface O48.  General Purpose Input/Output Interface IO49.  General Purpose Output Interface O50.  General Purpose Output Interface O50.  General Purpose Input/Output Interface IO51.  General Purpose Input/Output Interface IO51.  General Purpose Output Interface IO51.  General Purpose Output Interface IO51.  General Purpose Output Interface IO53.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |             |         |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| P1LED0   MID29   81    I/O <sub>PU</sub>   General Purpose Input/Output Interface IO49.   P1LED1   GP O50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             | 80      | Орп                 | General Purpose Output Interface O48.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| MID29   81    I/O <sub>PU</sub>   General Purpose Input/Output Interface IO49.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |             |         | -10                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| GPIO49 /P1LED1  GP O50 RPO50 /P0LED2 /EN_PHY  GPIO51 /P0LED1 /LED_DA GP O52 /P0LED0 /LED_CK /SMI_SEL GPIO53  90 I/OPU General Purpose Input/Output Interface IO49.  General Purpose Output Interface O50.  General Purpose Input/Output Interface IO51.  General Purpose Input/Output Interface IO51.  General Purpose Output Interface O52.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             |         |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PILED1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             | 81      | I/O <sub>PU</sub>   | General Purpose Input/Output Interface IO49.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| GP O50 /P0LED2 /EN_PHY  GPIO51 /P0LED1 /LED_DA  GP O52 /P0LED0 /LED_CK /SMI_SEL  GPIO53  90  I/O <sub>PU</sub> General Purpose Output Interface O50.  General Purpose Input/Output Interface IO51.  General Purpose Output Interface O52.  General Purpose Output Interface O52.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |             |         | 10                  | 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| /POLED2 /EN_PHY  GPIO51                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             | 83      | Орг                 | General Purpose Output Interface O50.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| FN_PHY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             |         | 10                  | 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| GPIO51 84 I/O <sub>PU</sub> General Purpose Input/Output Interface IO51.  /POLED1 /LED_DA  GP O52 85 O <sub>PU</sub> General Purpose Output Interface O52.  /POLED0 /LED_CK /SMI_SEL  GPIO53 90 I/O <sub>PU</sub> General Purpose Input/Output Interface IO53.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |             |         |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| /POLED1 /LED_DA  GP O52 /POLED0 /LED_CK /SMI_SEL  GPIO53  90  I/O <sub>PU</sub> General Purpose Output Interface O52.  General Purpose Output Interface O52.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             | 84      | I/O <sub>PI I</sub> | General Purpose Input/Output Interface IO51.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| /LED_DA  GP O52  /POLED0 /LED_CK /SMI_SEL  GPIO53  90  I/O <sub>PU</sub> General Purpose Output Interface O52.  General Purpose Input/Output Interface IO53.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             |         | -10                 | 1 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| GP O52 85 O <sub>PU</sub> General Purpose Output Interface O52.  /POLEDO /LED_CK /SMI_SEL  GPIO53 90 I/O <sub>PU</sub> General Purpose Input/Output Interface IO53.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |             |         |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| /P0LED0 /LED_CK /SMI_SEL  GPIO53  90  I/O <sub>PU</sub> General Purpose Input/Output Interface IO53.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             | 85      | Орг                 | General Purpose Output Interface O52.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| /LED_CK /SMI_SEL  GPIO53  90 I/O <sub>PU</sub> General Purpose Input/Output Interface IO53.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |             |         | -10                 | r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| /SMI_SEL  GPIO53  90 I/O <sub>PU</sub> General Purpose Input/Output Interface IO53.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |             |         |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| GPIO53 90 I/O <sub>PU</sub> General Purpose Input/Output Interface IO53.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _           |         |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |             | 90      | I/Opii              | General Purpose Input/Output Interface IO53.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| I OI IO HOO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | /SPIS nCS   |         |                     | · ····································                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



| Pin Name | Pin No. | Type | Description                                  |
|----------|---------|------|----------------------------------------------|
| GP O54   | 91      | О    | General Purpose Output Interface O54.        |
| /SCK     |         |      |                                              |
| /SPIS_CK |         |      |                                              |
| /MDC     |         |      |                                              |
| /EN_EEE  |         |      |                                              |
| GPIO55   | 92      | I/O  | General Purpose Input/Output Interface IO55. |
| /SDA     |         |      |                                              |
| /SPIS_DI |         |      |                                              |
| /MDIO    |         |      |                                              |
| GPIO56   | 93      | I/O  | General Purpose Input/Output Interface IO56. |
| /SPIS_DO |         |      |                                              |
| NC       | 15      | -    | No connection.                               |

# 7.8. Test Pins

#### **Table 12. Test Pins**

| Pin Name | Pin No. | Type | Description                                       |  |  |  |
|----------|---------|------|---------------------------------------------------|--|--|--|
| ATESTCK  | 116     | AO   | Reserved for Internal Use. Must be left floating. |  |  |  |
| RTT1     | 14      | AO   | Reserved for Internal Use. Must be left floating. |  |  |  |

### 7.9. Power and GND Pins

#### **Table 13. Power and GND Pins**

| Pin Name | Pin No.                                       | Type | Description                                                                           |
|----------|-----------------------------------------------|------|---------------------------------------------------------------------------------------|
| DVDDIO   | 68, 82                                        | P    | Digital I/O High Voltage Power for LED, Management Interface and nRESET.              |
| DVDDIO_1 | 45, 59                                        | P    | Digital I/O High Voltage Power for Extension General Purpose Interface and INTERRUPT. |
| DVDDL    | 17, 58, 69                                    | P    | Digital Low Voltage Power.                                                            |
| AVDDH    | 10, 16, 18, 28, 86, 94,<br>104, 114, 118, 128 | AP   | Analog High Voltage Power.                                                            |
| AVDDL    | 5, 13, 23, 99, 109, 123                       | AP   | Analog Low Voltage Power.                                                             |
| PLLVDDL  | 115                                           | AP   | PLL Low Voltage Power.                                                                |
| SVDDH    | 29                                            | AP   | SerDes High Voltage Power.                                                            |
| SVDDL_1  | 33                                            | AP   | SerDes1 Low Voltage Power.                                                            |
| SVDDL_0  | 40                                            | AP   | SerDes0 Low Voltage Power.                                                            |
| RESERVED | 65, 66                                        | AP   | Reserved. Must be connected to DVDDIO.                                                |
| GND      | E-pad                                         | G    | GND.                                                                                  |
| AGND     | 11                                            | AG   | Analog GND.                                                                           |
| PLLGND   | 117                                           | AG   | PLL GND.                                                                              |
| SGND_1   | 30, 36                                        | AG   | SerDes1 GND.                                                                          |
| SGND_0   | 37, 43                                        | AG   | SerDes0 GND.                                                                          |
| RESERVED | 61, 62                                        | AG   | Reserved. Must be connected to GND.                                                   |



### 8. Physical Layer Functional Overview

### 8.1. MDI Interface

The RTL8367SCI embeds five 10/100/1000M Ethernet PHYs in one chip. Each port uses a single common MDI interface to support 1000Base-T, 100Base-TX, and 10Base-T. This interface consists of four signal pairs-A, B, C, and D. Each signal pair consists of two bi-directional pins that can transmit and receive at the same time. The MDI interface has internal termination resistors, and therefore reduces BOM cost and PCB complexity. For 1000Base-T, all four pairs are used in both directions at the same time. For 10/100 links and during auto-negotiation, only pairs A and B are used.

### 8.2. 1000Base-T Transmit Function

The 1000Base-TX transmit function performs 8B/10B coding, scrambling, and 4D-PAM5 encoding. These code groups are passed through a waveform-shaping filter to minimize EMI effects, and are transmitted onto 4-pair CAT5 cable at 125MBaud/s through a D/A converter.

### 8.3. 1000Base-T Receive Function

Input signals from the media pass through the sophisticated on-chip hybrid circuit to subtract the transmitted signal from the input signal for effective reduction of near-end echo. The received signal is then processed with state-of-the-art technology, e.g., adaptive equalization, BLW (Baseline Wander) correction, cross-talk cancellation, echo cancellation, timing recovery, error correction, and 4D-PAM5 decoding. The 8-bit-wide data is recovered and is sent to the GMII interface at a clock speed of 125MHz. The RX MAC retrieves the packet data from the internal receive MII/GMII interface and sends it to the packet buffer manager.

### 8.4. 100Base-TX Transmit Function

The 100Base-TX transmit function performs parallel to serial conversion, 4B/5B coding, scrambling, NRZ/NRZI conversion, and MLT-3 encoding. The 5-bit serial data stream after 4B/5B coding is then scrambled as defined by the TP-PMD Stream Cipher function to flatten the power spectrum energy such that EMI effects can be reduced significantly.

The scrambled seed is based on PHY addresses and is unique for each port. After scrambling, the bit stream is driven onto the network media in the form of MLT-3 signaling. The MLT-3 multi-level signaling technology moves the power spectrum energy from high frequency to low frequency, which also reduces EMI emissions.



### 8.5. 100Base-TX Receive Function

The receive path includes a receiver composed of an adaptive equalizer and DC restoration circuits (to compensate for an incoming distorted MLT-3 signal), an MLT-3 to NRZI and NRZI to NRZ converter to convert analog signals to digital bit-stream, and a PLL circuit to clock data bits with minimum bit error rate. A de-scrambler, 5B/4B decoder, and serial-to-parallel conversion circuits are followed by the PLL circuit. Finally, the converted parallel data is fed into the MAC.

### 8.6. 10Base-T Transmit Function

The output 10Base-T waveform is Manchester-encoded before it is driven onto the network media. The internal filter shapes the driven signals to reduce EMI emissions, eliminating the need for an external filter.

### 8.7. 10Base-T Receive Function

The Manchester decoder converts the incoming serial stream to NRZ data when the squelch circuit detects the signal level is above squelch level.

# 8.8. Auto-Negotiation for UTP

The RTL8367SCI obtains the states of duplex, speed, and flow control ability for each port in UTP mode through the auto-negotiation mechanism defined in the IEEE 802.3 specifications. During auto-negotiation, each port advertises its ability to its link partner and compares its ability with advertisements received from its link partner. By default, the RTL8367SCI advertises full capabilities (1000Full, 100Full, 100Half, 10Full, 10Half) together with flow control ability.



### 8.9. Crossover Detection and Auto Correction

The RTL8367SCI automatically determines whether or not it needs to crossover between pairs (see Table 14) so that an external crossover cable is not required. When connecting to another device that does not perform MDI crossover, when necessary, the RTL8367SCI automatically switches its pin pairs to communicate with the remote device. When connecting to another device that does have MDI crossover capability, an algorithm determines which end performs the crossover function.

The crossover detection and auto correction function can be disabled via register configuration. The pin mapping in MDI and MDI Crossover mode is given below.

| rable 141 media Dependent interrace 1 in mapping |            |            |          |               |            |          |  |  |  |
|--------------------------------------------------|------------|------------|----------|---------------|------------|----------|--|--|--|
| Pairs                                            |            | MDI        |          | MDI Crossover |            |          |  |  |  |
|                                                  | 1000Base-T | 100Base-TX | 10Base-T | 1000Base-T    | 100Base-TX | 10Base-T |  |  |  |
| A                                                | A          | TX         | TX       | В             | RX         | RX       |  |  |  |
| В                                                | В          | RX         | RX       | A             | TX         | TX       |  |  |  |
| С                                                | С          | Unused     | Unused   | D             | Unused     | Unused   |  |  |  |
| D                                                | D          | Unused     | Unused   | С             | Unused     | Unused   |  |  |  |

Table 14. Media Dependent Interface Pin Mapping

### 8.10. Polarity Correction

The RTL8367SCI automatically corrects polarity errors on the receiver pairs in 1000Base-T and 10Base-T modes. In 100Base-TX mode, the polarity is irrelevant.

In 1000Base-T mode, receive polarity errors are automatically corrected based on the sequence of idle symbols. Once the de-scrambler is locked, the polarity is also locked on all pairs. The polarity becomes unlocked only when the receiver loses lock.

In 10Base-T mode, polarity errors are corrected based on the detection of valid spaced link pulses. The detection begins during the MDI crossover detection phase and locks when the 10Base-T link is up. The polarity becomes unlocked when the link is down.



Figure 5. Conceptual Example of Polarity Correction



# 9. General Function Description

### 9.1. Reset

#### 9.1.1. Hardware Reset

In a power-on reset, an internal power-on reset pulse is generated and the RTL8367SCI will start the reset initialization procedures. These are:

- Determine various default settings via the hardware strap pins at the end of the nRESET signal
- Autoload the configuration from EEPROM if EEPROM is detected
- Complete the embedded SRAM BIST process
- Initialize the packet buffer descriptor allocation
- Initialize the internal registers and prepare them to be accessed by the external CPU

#### 9.1.2. Software Reset

The RTL8367SCI supports two software resets; a chip reset and a soft reset.

### *9.1.2.1 CHIP\_RESET*

When CHIP\_RESET is set to 0b1 (write and self-clear), the chip will take the following steps:

- 1. Download configuration from strap pin and EEPROM
- 2. Start embedded SRAM BIST (Built-In Self Test)
- 3. Clear all the Lookup and VLAN tables
- 4. Reset all registers to default values
- 5. Restart the auto-negotiation process

### *9.1.2.2 SOFT\_RESET*

When SOFT\_RESET is set to 0b1 (write and self-clear), the chip will take the following steps:

- 1. Clear the FIFO and re-start the packet buffer link list
- 2. Restart the auto-negotiation process

# 9.2. IEEE 802.3x Full Duplex Flow Control

The RTL8367SCI supports IEEE 802.3x flow control in 10/100/1000M modes. Flow control can be decided in two ways:

- When Auto-Negotiation is enabled, flow control depends on the result of NWay
- When Auto-Negotiation is disabled, flow control depends on register definition



### 9.3. Half Duplex Flow Control

In half duplex mode, the CSMA/CD media access method is the means by which two or more stations share a common transmission medium. To transmit, a station waits (defers) for a quiet period on the medium (that is, no other station is transmitting) and then sends the intended message in bit-serial form. If the message collides with that of another station, then each transmitting station intentionally transmits for an additional predefined period to ensure propagation of the collision throughout the system. The station remains silent for a random amount of time (backoff) before attempting to transmit again.

When a transmission attempt has terminated due to a collision, it is retried until it is successful. The scheduling of the retransmissions is determined by a controlled randomization process called "Truncated Binary Exponential Backoff". At the end of enforcing a collision (jamming), the switch delays before attempting to retransmit the frame. The delay is an integer multiple of slot time (512-bit times). The number of slot times to delay before the nth retransmission attempt is chosen as a uniformly distributed random integer 'r' in the range:

 $0 \le r \le 2k$ 

where:

k = min (n, backoffLimit). The backoffLimit for the RTL8367SCI is 9.

The half duplex back-off algorithm in the RTL8367SCI does not have the maximum retry count limitation of 16 (as defined in IEEE 802.3). This means packets in the switch will not be dropped if the back-off retry count is over 16.

#### 9.3.1. Back-Pressure Mode

In Back-Pressure mode, the RTL8367SCI sends a 4-byte jam pattern (data=0xAA) to collide with incoming packets when congestion control is activated. The Jam pattern collides at the fourth byte counted from the preamble. The RTL8367SCI supports 48PASS1, which receives one packet after 48 consecutive jam collisions (data collisions are not included in the 48). Enable this function to prevent port partition after 63 consecutive collisions (data collisions + consecutive jam collisions).



# 9.4. Search and Learning

#### Search

When a packet is received, the RTL8367SCI uses the destination MAC address and Filtering Identifier (FID) to search the 2K-entry look-up table. The 48-bit MAC address and 2-bit FID use a hash algorithm, to calculate an 9-bit index value. The RTL8367SCI uses the index to compare the packet MAC address with the entries (MAC addresses) in the look-up table. This is the 'Address Search'. If the destination MAC address is not found, the switch will broadcast the packet according to VLAN configuration.

#### Learning

The RTL8367SCI uses the source MAC address and FID of the incoming packet to hash into a 9-bit index. It then compares the source MAC address with the data (MAC addresses) in this index. If there is a match with one of the entries, the RTL8367SCI will update the entry with new information. If there is no match and the 2K entries are not all occupied by other MAC addresses, the RTL8367SCI will record the source MAC address and ingress port number into an empty entry. This process is called 'Learning'.

Address aging is used to keep the contents of the address table correct in a dynamic network topology. The look-up engine will update the time stamp information of an entry whenever the corresponding source MAC address appears. An entry will be invalid (aged out) if its time stamp information is not refreshed by the address learning process during the aging time period. The aging time of the RTL8367SCI is between 200 and 400 seconds (typical is 300 seconds).

### 9.5. SVL and IVL/SVL

The RTL8367SCI supports a 4-group Filtering Identifier (FID) for L2 search and learning. In default operation, all VLAN entries belong to the same FID. This is called Shared VLAN Learning (SVL). If VLAN entries are configured to different FIDs, then the same source MAC address with multiple FIDs can be learned into different look-up table entries. This is called Independent VLAN Learning and Shared VLAN Learning (IVL/SVL).

# 9.6. Illegal Frame Filtering

Illegal frames such as CRC error packets, runt packets (length < 64-byte), and oversize packets (length >maximum length) will be discarded by the RTL8367SCI. The maximum packet length may be set from 1518-byte to 16K-byte.



# 9.7. IEEE 802.3 Reserved Group Addresses Filtering Control

The RTL8367SCI supports the ability to drop/forward IEEE 802.3 specified reserved group MAC addresses: 01-80-C2-00-00-00 to 01-80-C2-00-00-2F. The default setting enables forwarding of these reserved group MAC address control frames. Frames with group MAC address 01-80-C2-00-00-01 (802.3x Pause) and 01-80-C2-00-00-02 (802.3ad LACP) will always be filtered. Table 15 shows the Reserved Multicast Address (RMA) configuration mode from 01-80-C2-00-00-00 to 01-80-C2-00-00-2F.

**Table 15. Reserved Multicast Address Configuration Table** 

| Assignment                                                | Value                                    |
|-----------------------------------------------------------|------------------------------------------|
| Bridge Group Address                                      | 01-80-C2-00-00-00                        |
| IEEE Std 802.3, 1988 Edition, Full Duplex PAUSE Operation | 01-80-C2-00-00-01                        |
| IEEE Std 802.3ad Slow Protocols-Multicast Address         | 01-80-C2-00-00-02                        |
| IEEE Std 802.1X PAE Address                               | 01-80-C2-00-00-03                        |
| Provider Bridge Group Address                             | 01-80-C2-00-00-08                        |
| Undefined 802.1 Address                                   | 01-80-C2-00-00-04 ~                      |
|                                                           | 01-80-C2-00-00-07                        |
|                                                           | &                                        |
|                                                           | 01-80-C2-00-00-09 ~                      |
|                                                           | 01-80-C2-00-00-0C                        |
|                                                           | &                                        |
|                                                           | 01-80-C2-00-00-0F                        |
| Provider Bridge MVRP Address                              | 01-80-C2-00-00-0D                        |
| IEEE Std 802.1AB Link Layer Discovery Protocol Address    | 01-80-C2-00-00-0E                        |
| All LANs Bridge Management Group Address                  | 01-80-C2-00-00-10                        |
| Load Server Generic Address                               | 01-80-C2-00-00-11                        |
| Loadable Device Generic Address                           | 01-80-C2-00-00-12                        |
| Undefined 802.1 Address                                   | 01-80-C2-00-00-13 ~                      |
|                                                           | 01-80-C2-00-00-17                        |
|                                                           | &                                        |
|                                                           | 01-80-C2-00-00-19                        |
|                                                           | & &                                      |
|                                                           | 01-80-C2-00-00-1B ~<br>01-80-C2-00-00-1F |
| Generic Address for All Manager Stations                  | 01-80-C2-00-00-11<br>01-80-C2-00-00-18   |
| Generic Address for All Agent Stations                    | 01-80-C2-00-00-18<br>01-80-C2-00-00-1a   |
| GMRP Address                                              | 01-80-C2-00-00-1a                        |
| GVRP Address                                              |                                          |
|                                                           | 01-80-C2-00-00-21                        |
| Undefined GARP Address                                    | 01-80-C2-00-00-22                        |
|                                                           | 01-80-C2-00-00-2F                        |
| CDP(Cisco Discovery Protocol)                             | 01-00-0C-CC-CC                           |
| CSSTP(Cisco Shared Spanning Tree Protocol)                | 01-00-0C-CC-CC-CD                        |
| LLDP                                                      | (01:80:c2:00:00:0e or                    |
| LLDI                                                      | 01:80:c2:00:00:00 or                     |
|                                                           | 01:80:c2:00:00:00)                       |
|                                                           | && ethertype = $0x88CC$                  |



#### 9.8. Broadcast/Multicast/Unknown DA Storm Control

The RTL8367SCI enables or disables per-port broadcast/multicast/unknown DA storm control by setting registers (default is disabled). After the receiving rate of broadcast/multicast/unknown DA packets exceeds a reference rate (number of Kbps per second or number of packets per second), all other broadcast/multicast/unknown DA packets will be dropped. The reference rate is set via register configuration.

### 9.9. Port Security Function

The RTL8367SCI supports three types of security function to prevent malicious attacks:

- Per-port enable/disable SA auto-learning for an ingress packet
- Per-port enable/disable look-up table aging update function for an ingress packet
- Per-port enable/disable drop all unknown DA packets

#### 9.10. MIB Counters

The RTL8367SCI supports a set of counters to support management functions.

- MIB-II (RFC 1213)
- Ethernet-Like MIB (RFC 3635)
- Interface Group MIB (RFC 2863)
- RMON (RFC 2819)
- Bridge MIB (RFC 1493)
- Bridge MIB Extension (RFC 2674)

### 9.11. Port Mirroring

The RTL8367SCI supports one set of port mirroring functions for all ports. The TX, or RX, or both TX/RX packets from multiple mirrored port can be mirrored to one monitor port.



#### 9.12. VLAN Function

The RTL8367SCI supports 4K VLAN groups. These can be configured as port-based VLANs and IEEE 802.1Q tag-based VLANs. Two ingress-filtering and egress-filtering options provide flexible VLAN configuration:

#### **Ingress Filtering**

- The acceptable frame type of the ingress process can be set to 'Admit All', 'Admit only Untagged' or 'Admit only Tagged'
- 'Admit' or 'Discard' frames associated with a VLAN for which that port is not in the member set

#### **Egress Filtering**

• 'Forward' or 'Discard' Leaky VLAN frames between different VLAN domains

The VLAN tag can be inserted or removed at the output port. The RTL8367SCI will insert a Port VID (PVID) for untagged frames, or remove the tag from tagged frames. The RTL8367SCI also supports a special insert VLAN tag function to separate traffic from the WAN and LAN sides in Router and Gateway applications.

In router applications, the router may want to know which input port this packet came from. The RTL8367SCI supports Port VID (PVID) for each port and can insert a PVID in the VLAN tag on egress. Using this function, VID information carried in the VLAN tag will be changed to PVID. The RTL8367SCI also provides an option to admit VLAN tagged packets with a specific PVID only. If this function is enabled, it will drop non-tagged packets and packets with an incorrect PVID.

#### 9.12.1. Port-Based VLAN

This default configuration of the VLAN function can be modified via an attached serial EEPROM or EEPROM SMI Slave interface. The 4K-entry VLAN Table designed into the RTL8367SCI provides full flexibility for users to configure the input ports to associate with different VLAN groups. Each input port can join with more than one VLAN group.

Port-based VLAN mapping is the simplest implicit mapping rule. Each ingress packet is assigned to a VLAN group based on the input port. It is not necessary to parse and inspect frames in real-time to determine their VLAN association. All the packets received on a given input port will be forwarded to this port's VLAN members.

### **9.12.2. IEEE 802.1Q Tag-Based VLAN**

The RTL8367SCI supports 4K VLAN entries to perform 802.1Q tag-based VLAN mapping. In 802.1Q VLAN mapping, the RTL8367SCI uses a 12-bit explicit identifier in the VLAN tag to associate received packets with a VLAN. The RTL8367SCI compares the explicit identifier in the VLAN tag with the 4K VLAN Table to determine the VLAN association of this packet, and then forwards this packet to the member set of that VLAN. Two VIDs are reserved for special purposes. One of them is all 1's, which is reserved and currently unused. The other is all 0's, which indicates a priority tag. A priority-tagged frame should be treated as an untagged frame.

When '802.1Q tag aware VLAN' is enabled, the RTL8367SCI performs 802.1Q tag-based VLAN mapping for tagged frames, but still performs port-based VLAN mapping for untagged frames. If '802.1Q tag aware



VLAN' is disabled, the RTL8367SCI performs only port-based VLAN mapping both on non-tagged and tagged frames. The processing flow when '802.1Q tag aware VLAN' is enabled is illustrated below.

Two VLAN ingress filtering functions are supported in registers by the RTL8367SCI. One is the 'VLAN tag admit control, which provides the ability to receive VLAN-tagged frames only. Untagged or priority tagged (VID=0) frames will be dropped. The other is 'VLAN member set ingress filtering', which will drop frames if the ingress port is not in the member set.

#### **9.12.3.** Port VID

In a router application, the router may want to know which input port this packet came from. The RTL8367SCI supports Port VID (PVID) for each port to insert a PVID in the VLAN tag for untagged or priority tagged packets on egress. When 802.1Q tag-aware VLAN is enabled, VLAN tag admit control is enabled, and non-PVID Discard is enabled at the same time. When these functions are enabled, the RTL8367SCI will drop non-tagged packets and packets with an incorrect PVID.

### 9.13. QoS Function

The RTL8367SCI supports 8 priority queues and input bandwidth control. Packet priority selection can depend on Port-based priority, 802.1p/Q Tag-based priority, IPv4/IPv6 DSCP-based priority, and ACL-based priority and SVLAN-based priority. When multiple priorities are enabled in the RTL8367SCI, the packet's priority will be assigned based on the priority selection table.

Each queue has one leaky bucket for Average Packet Rate. Per-queue in each output port can be set as Strict Priority (SP) or Weighted Fair Queue (WFQ) for packet scheduling algorithm.

#### 9.13.1. Input Bandwidth Control

Input bandwidth control limits the input bandwidth. When input traffic is more than the RX Bandwidth parameter, this port will either send out a 'pause ON' frame, or drop the input packet depending on register setup. Per-port input bandwidth control rates can be set from 8Kbps to 2.5Gbps (in 8Kbps steps).

### 9.13.2. Priority Assignment

Priority assignment specifies the priority of a received packet according to various rules. The RTL8367SCI can recognize the QoS priority information of incoming packets to give a different egress service priority.

The RTL8367SCI identifies the priority of packets based on several types of QoS priority information:

- Port-based priority
- 802.1p/Q-based priority
- IPv4/IPv6 DSCP-based priority
- ACL-based priority
- SVLAN-based priority



#### 9.13.3. Priority Queue Scheduling

The RTL8367SCI supports MAX-MIN packet scheduling.

Packet scheduling offers two modes:

- Average Packet Rate (APR) leaky bucket, which specifies the average rate of one queue
- Weighted Fair Queue (WFQ), which decides which queue is selected in one slot time to guarantee the minimal packet rate of one queue

In addition, each queue of each port can select Strict Priority or WFQ packet scheduling according to packet scheduling mode. Figure 6 shows the RTL8367SCI packet-scheduling diagram.



Figure 6. RTL8367SCI MAX-MIN Scheduling Diagram

### 9.13.4. IEEE 802.1p/Q and DSCP Remarking

The RTL8367SCI supports the IEEE 802.1p/Q and IP DSCP (Differentiated Services Code Point) remarking function. When packets egress from one of the 8 queues, the packet's 802.1p/Q priority and IP DSCP can optionally be remarked to a configured value. 802.1p/Q priority & IP DSCP value can be remarked based on internal priority.

### 9.13.5. ACL-Based Priority

The RTL8367SCI supports 64-entry ACL (Access Control List) rules. When a packet is received, its physical port, Layer2, Layer3, and Layer4 information are recorded and compared to ACL entries.

If a received packet matches multiple entries, the entry with the lowest address is valid. If the entry is valid, the action bit and priority bit will be applied.

• If the action bit is 'Drop', the packet will be dropped. If the action bit is 'CPU', the packet will be trapped to the CPU instead of forwarded to non-CPU ports (except where it will be dropped by rules other than the ACL rule)



- If the action bit is 'Permit', ACL rules will override other rules
- If the action bit is 'Mirror', the packet will be forwarded to the mirror port and the L2 lookup result destination port. The mirror port indicates the port configured in the port mirror mechanism
- The priority bit will take effect only if the action bit is 'CPU', 'Permit', and 'Mirror'. The Priority bit is used to determine the packet queue ID according to the priority assignment mechanism

#### 9.14. IEEE 802.1x Function

The RTL8367SCI supports IEEE 802.1x Port-based Access Control.

- Port-Based Access Control for each port
- Authorized Port-Based Access Control for each port
- Port-Based Access Control Direction for each port

#### 9.14.1. Port-Based Access Control

Each port of the RTL8367SCI can be set to 802.1x port-based authenticated checking function usage and authorized status. Ports with 802.1X unauthorized status will drop received/transmitted frames.

#### 9.14.2. Authorized Port-Based Access Control

If a dedicated port is set to 802.1x port-based access control, and passes the 802.1x authorization, then its port authorization status can be set to authorized.

#### 9.14.3. Port-Based Access Control Direction

Ports with 802.1X unauthorized status will drop received/transmitted frames only when port authorization direction is 'BOTH'. If the authorization direction of an 802.1X unauthorized port is IN, incoming frames to that port will be dropped, but outgoing frames will be transmitted.

#### 9.15. IEEE 802.1D Function

When using IEEE 802.1D, the RTL8367SCI supports 4 sets and four status' for each port for CPU implementation 802.1D (STP) and 802.1s (MSTP) function:

- Disabled: The port will not transmit/receive packets, and will not perform learning
- Blocking: The port will only receive BPDU spanning tree protocol packets, but will not transmit any packets, and will not perform learning
- Learning: The port will receive any packet, including BPDU spanning tree protocol packets, and will perform learning, but will only transmit BPDU spanning tree protocol packets
- Forwarding: The port will transmit/receive all packets, and will perform learning

The RTL8367SCI also supports a per-port transmission/reception enable/disable function. Users can control the port state via register.



### 9.16. Embedded 8051

An 8051 MCU is embedded in the RTL8367SCI to support management functions. The 8051 MCU can access all of the registers in the RTL8367SCI through the internal bus. The features of the 8051 MCU are listed below:

- 256-byte fast internal RAM
- On-chip 8K-byte data memory
- On-chip 8K-byte code memory
- Supports code-banking
- EEPROM read/write ability

### 9.17. Realtek Cable Test (RTCT)

The RTL8367SCI physical layer transceivers use DSP technology to implement the Realtek Cable Test (RTCT) feature. The RTCT function can be used to detect short, open, or impedance mismatch in each differential pair. The RTL8367SCI also provides LED support to indicate test status and results.

#### 9.18. LED Indicators

The RTL8367SCI supports parallel LEDs for each port. Each port has three LED indicator pins, LED0, LED1, and LED2. Each pin may have different indicator information (defined in Table 16). Refer to section 7.4 LED Pins, page 16 for pin details. Upon reset, the RTL8367SCI supports chip diagnostics and LED operation test by blinking all LEDs once.

| Table 16. LED Definitions |
|---------------------------|
|---------------------------|

| LED Statuses   | Description                                                                                                                     |
|----------------|---------------------------------------------------------------------------------------------------------------------------------|
| LED_Off        | LED Pin Output Disable.                                                                                                         |
| Dup/Col        | Duplex/Collision Indicator. Blinking when collision occurs. Low for full duplex, and high for half duplex mode.                 |
| Link/Act       | Link, Activity Indicator. Low for link established. Link/Act Blinking when the corresponding port is transmitting or receiving. |
| Spd1000        | 1000Mbps Speed Indicator. Low for 1000Mbps.                                                                                     |
| Spd100         | 100Mbps Speed Indicator. Low for 100Mbps.                                                                                       |
| Spd10          | 10Mbps Speed Indicator. Low for 10Mbps.                                                                                         |
| Spd1000/Act    | 1000Mbps Speed/Activity Indicator. Low for 1000Mbps. Blinking when the corresponding port is transmitting or receiving.         |
| Spd100/Act     | 100Mbps Speed/Activity Indicator. Low for 100Mbps. Blinking when the corresponding port is transmitting or receiving.           |
| Spd10/Act      | 10Mbps Speed/Activity Indicator. Low for 10Mbps. Blinking when the corresponding port is transmitting or receiving.             |
| Spd100(10)/Act | 100/10Mbps Speed/Activity Indicator. Low for 100/10Mbps. Blinking when the corresponding port is transmitting or receiving.     |
| Act            | Activity Indicator. Act blinking when the corresponding port is transmitting or receiving.                                      |



The LED pin also supports pin strapping configuration functions. The PnLED0 and PnLED2 pins are dual-function pins: input operation for configuration upon reset, and output operation for LED after reset. When the pin input is pulled high upon reset, the pin output is active low after reset. When the pin input is pulled down upon reset, the pin output is active high after reset. For details refer to Figure 7, page 37, and Figure 8, page 37. Typical values for pull-up/pull-down resistors are  $4.7K\Omega$ .

The PnLED1 can be combined with PnLED0 or PnLED2 as a Bi-color LED.

The PnLED1 should operate with the same polarity as other Bi-color LED pins. For example:

- P0LED1 should be pulled up upon reset if P0LED1 is combined with P0LED2 as a Bi-color LED, and P0LED2 input is pulled high upon reset. In this configuration, the output of these pins is active low after reset
- P0LED1 should be pulled down upon reset if P0LED1 is combined with P0LED2 as a Bi-color LED, and P0LED2 input is pulled down upon reset. In this configuration, the output of these pins is active high after reset

Upon reset, the RTL8367SCI supports chip diagnostics and LED functions by blinking all LEDs once. This function can be disabled by asserting EN\_PWRLIGHT to 0b0 (pull down).



Figure 7. Pull-Up and Pull-Down of LED Pins for Single-Color LED



Figure 8. Pull-Up and Pull-Down of LED Pins for Bi-Color LED



### 9.19. Green Ethernet

#### 9.19.1. Link-Down Power Saving

The RTL8367SCI implements link-down power saving on a per-port basis, greatly cutting power consumption when the network cable is disconnected. After it detects an incoming signal, it wakes up from link-down power saving and operates in normal mode.

### 9.20. IEEE 802.3az Energy Efficient Ethernet (EEE) Function

The RTL8367SCI supports IEEE 802.3az Energy Efficient Ethernet ability for 1000Base-T and 100Base-TX in full duplex operation.

The Energy Efficient Ethernet (EEE) optional operational mode combines the IEEE 802.3 Media Access Control (MAC) sub-layer with 100Base-TX and 1000Base-T Physical Layers defined to support operation in Low Power Idle mode. When Low Power Idle mode is enabled, systems on both sides of the link can disable portions of the functionality and save power during periods of low link utilization.

- 1000Base-T PHY: Supports Energy Efficient Ethernet with the optional function of Low Power Idle
- 100Base-TX PHY: Supports Energy Efficient Ethernet with the optional function of Low Power Idle

The RTL8367SCI MAC uses Low Power Idle signaling to indicate to the PHY, and to the link partner, that a break in the data stream is expected, and components may use this information to enter power saving modes that require additional time to resume normal operation. Similarly, it informs the LPI Client that the link partner has sent such an indication.

### 9.21. Interrupt Pin for External CPU

The RTL8367SCI provides one Interrupt output pin to interrupt an external CPU. The polarity of the Interrupt output pin can be configured via register access. In configuration registers, each port has link-up and link-down interrupt flags with mask.

When port link-up or link-down interrupt mask is enabled, the RTL8367SCI will raise the interrupt signal to alarm the external CPU. The CPU can read the interrupt flag to determine which port has changed to which status.



# 10. Interface Descriptions

#### 10.1. EEPROM SMI Host to EEPROM

The EEPROM interface of the RTL8367SCI uses the serial bus EEPROM Serial Management Interface (SMI) to read the EEPROM space up to 256K-bit. When the RTL8367SCI is powered up, it drives SCK and SDA to read the registers from the EEPROM.



Figure 9. SMI Start and Stop Command



Figure 10. EEPROM SMI Host to EEPROM



Figure 11. EEPROM SMI Host Mode Frame



#### 10.2. EEPROM SMI Slave for External CPU

When EEPROM auto-load is complete, the RTL8367SCI registers can be accessed via SCK and SDA by an external CPU. The device address of the RTL8367SCI is 0x4. For the start and end of a write/read command, SCK needs one extra clock before/after the start/stop signals.



Figure 12. EEPROM SMI Write Command for Slave Mode



Figure 13. EEPROM SMI Read Command for Slave Mode



#### 10.3. SPI Slave for External CPU

The RTL8367SCI supports a SPI-Slave Management Interface that can be enabled via Pin configuration (see Table 8, page 17). An External CPU can configure or manage the RTL8367SCI internal register through the SPI interface.

When the CPU writes data to the RTL8367SCI internal register via the SPI interface, the first 8-bit is OP code, and the write command OP code is 8h'02. The second 8-bit define the address [15:8], the third 8-bit are the Address [7:0], the fourth 8-bit are write data [15:8], and the fifth 8-bit are write data [7:0] (see Figure 14).

When the CPU reads data from the RTL8367SCI internal register via the SPI interface, the first 8-bit OP code is 8h'03. The second 8-bit define the address [15:8] and the third 8-bit are the Address [7:0]. The RTL8367SCI returns read data [15:8] at the fourth 8-bit, and data [7:0] at the fifth 8-bit (see Figure 15).

#### 10.3.1. SPI-Slave Interface Access Format

Address: 16'h12C0 Write Data: 16'h1918



Figure 14. SPI-Slave Write Command Access Format



Figure 15. SPI-Slave Read Command Access Format



### 10.4. General Purpose Interface

The RTL8367SCI supports one extension general purpose interface. The interface function mux is summarized in Table 17. The Extension MAC2 of the RTL8367SCI supports RGMII, MII MAC mode or MII PHY mode via register configuration.

Table 17. RTL8367SCI Extension General Purpose Interface Pin Definitions

| Pin No. | <b>Extension Interface</b> | Type | RGMII     | MII MAC Mode | MII PHY Mode |
|---------|----------------------------|------|-----------|--------------|--------------|
| 46      | E1_DO3                     | О    | RG1_TXD3  | M1M_TXD3     | M1P_RXD3     |
| 47      | E1_DO2                     | О    | RG1_TXD2  | M1M_TXD2     | M1P_RXD2     |
| 48      | E1_DO1                     | О    | RG1_TXD1  | M1M_TXD1     | M1P_RXD1     |
| 49      | E1_DO0                     | О    | RG1_TXD0  | M1M_TXD0     | M1P_RXD0     |
| 50      | E1_DOEN                    | О    | RG1_TXCTL | M1M_TXEN     | M1P_RXDV     |
| 51      | E1_DOCLK                   | О    | RG1_TXCLK | M1M_TXCLK    | M1P_RXCLK    |
| 52      | E1_DICLK                   | I    | RG1_RXCLK | M1M_RXCLK    | M1P_TXCLK    |
| 53      | E1_DIDV                    | I    | RG1_RXCTL | M1M_RXDV     | M1P_TXEN     |
| 54      | E1_DI0                     | I    | RG1_RXD0  | M1M_RXD0     | M1P_TXD0     |
| 55      | E1_DI1                     | I    | RG1_RXD1  | M1M_RXD1     | M1P_TXD1     |
| 56      | E1_DI2                     | I    | RG1_RXD2  | M1M_RXD2     | M1P_TXD2     |
| 57      | E1_DI3                     | I    | RG1_RXD3  | M1M_RXD3     | M1P_TXD3     |



### 10.4.1. Extension Port RGMII Mode (1Gbps)

The Extension MAC2 of the RTL8367SCI supports one RGMII interface to an external CPU. The pin numbers and names are shown in Table 18. Figure 16 shows the signal diagram for the RGMII mode interface.

|                    | Table 16. Extension WACZ NOWN Fins |                           |  |  |  |
|--------------------|------------------------------------|---------------------------|--|--|--|
| RTL8367SCI Pin No. | Type                               | Extension MAC2 RGMII Mode |  |  |  |
| 46, 47, 48, 49     | О                                  | RG1_TXD[3:0]              |  |  |  |
| 50                 | О                                  | RG1_TXCTL                 |  |  |  |
| 51                 | О                                  | RG1_TXCLK                 |  |  |  |
| 52                 | I                                  | RG1_RXCLK                 |  |  |  |
| 53                 | I                                  | RG1_RXCTL                 |  |  |  |
| 54 55 56 57        | Ī                                  | RG1_RXD[0:3]              |  |  |  |

Table 18. Extension MAC2 RGMII Pins



Figure 16. RGMII Mode Interface Signal Diagram



### 10.4.2. Extension Port MII MAC/PHY Mode Interface (10/100Mbps)

The Extension MAC2 of the RTL8367SCI supports one MII MAC/PHY mode interface to an external CPU. The pin numbers and names are shown in Table 19. Figure 17 shows the signal diagram for the MII MAC mode interface and Figure 18 shows the signal diagram for the MII PHY mode interface.

|                       | Table 19. Extension WACZ WIII PINS |                                |      |                                |  |  |  |
|-----------------------|------------------------------------|--------------------------------|------|--------------------------------|--|--|--|
| RTL8367SCI<br>Pin No. | Туре                               | Extension MAC2<br>MII MAC Mode | Type | Extension MAC2<br>MII PHY Mode |  |  |  |
| 46, 47, 48, 49        | 0                                  | M1M_TXD[3:0]                   | О    | M1P_RXD[3:0]                   |  |  |  |
| 50                    | 0                                  | M1M_TXEN                       | 0    | M1P_RXDV                       |  |  |  |
| 51                    | I                                  | M1M_TXCLK                      | О    | M1P_RXCLK                      |  |  |  |
| 52                    | I                                  | M1M_RXCLK                      | О    | M1P_TXCLK                      |  |  |  |
| 53                    | I                                  | M1M_RXDV                       | I    | M1P_TXEN                       |  |  |  |
| 54 55 56 57           | Ţ                                  | M1M DVD[0:2]                   | Ţ    | M1D TVD[0:2]                   |  |  |  |

Table 19. Extension MAC2 MII Pins



Figure 17. Signal Diagram of MII MAC Mode Interface (100Mbps)



Figure 18. Signal Diagram of MII PHY Mode Interface (100Mbps)



# 11. Register Descriptions

In this section the following abbreviations are used:

RO: Read Only LH: Latch High until clear

RW: Read/Write SC: Self Clearing

LL: Latch Low until clear

# 11.1. PCS Register (PHY 0~4)

#### Table 20. PCS Register (PHY 0~4)

| Register | <b>Register Description</b>                      | Default |
|----------|--------------------------------------------------|---------|
| 0        | Control Register                                 | 0x1140  |
| 1        | Status Register                                  | 0x7949  |
| 2        | PHY Identifier 1                                 | 0x001C  |
| 3        | PHY Identifier 2                                 | 0xC943  |
| 4        | Auto-Negotiation Advertisement Register          | 0x0DE1  |
| 5        | Auto-Negotiation Link Partner Ability Register   | 0x0000  |
| 6        | Auto-Negotiation Expansion Register              | 0x0004  |
| 7        | Auto-Negotiation Page Transmit Register          | 0x2001  |
| 8        | Auto-Negotiation Link Partner Next Page Register | 0x0000  |
| 9        | 1000Base-T Control Register                      | 0x0E00  |
| 10       | 1000Base-T Status Register                       | 0x0000  |
| 11~14    | Reserved                                         | 0x0000  |
| 15       | Extended Status                                  | 0x2000  |
| 16~31    | ASIC Control Register                            | -       |



# 11.2. Register 0: Control

Table 21. Register 0: Control

| Reg.bit | Name                              | Mode  | Description                                                                                                                                                                                                                                                        | Default |
|---------|-----------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 0.15    | Reset                             | RW/SC | 1: PHY reset                                                                                                                                                                                                                                                       | 0       |
|         |                                   |       | 0: Normal operation                                                                                                                                                                                                                                                |         |
|         |                                   |       | This bit is self-clearing.                                                                                                                                                                                                                                         |         |
| 0.14    | Loopback<br>(Digital<br>Loopback) | RW    | 1: Enable loopback. This will loopback TXD to RXD and ignore all activity on the cable media 0: Normal operation This function is usable only when this PHY is operated in 10Base-T full duplex, 100Base-TX full duplex, or 1000Base-T full duplex.                | 0       |
| 0.13    | Speed Selection[0]                | RW    | [0.6, 0.13] Speed Selection[1:0] 11: Reserved 10: 1000Mbps 01: 100Mbps 00: 10Mbps This bit can be set through SMI (Read/Write).                                                                                                                                    | 0       |
| 0.12    | Auto Negotiation<br>Enable        | RW    | Enable auto-negotiation process     Disable auto-negotiation process     This bit can be set through SMI (Read/Write).                                                                                                                                             | 1       |
| 0.11    | Power Down                        | RW    | 1: Power down. All functions will be disabled except SMI function 0: Normal operation                                                                                                                                                                              | 0       |
| 0.10    | Isolate                           | RW    | 1: Electrically isolates the PHY from GMII. The PHY is still able to respond to SMI 0: Normal operation                                                                                                                                                            | 0       |
| 0.9     | Restart Auto<br>Negotiation       | RW/SC | Restart Auto-Negotiation process     Normal operation                                                                                                                                                                                                              | 0       |
| 0.8     | Duplex Mode                       | RW    | Full duplex operation     Half duplex operation     This bit can be set through SMI (Read/Write).                                                                                                                                                                  | 1       |
| 0.7     | Collision Test                    | RO    | 1: Collision test enabled 0: Normal operation When set, this bit will cause the COL signal to be asserted in response to the assertion of TXEN within 512-bit times. The COL signal will be de-asserted within 4-bit times in response to the deassertion of TXEN. | 0       |
| 0.6     | Speed Selection[1]                | RW    | See bit 13.                                                                                                                                                                                                                                                        | 1       |
| 0.[5:0] | Reserved                          | RO    | Reserved.                                                                                                                                                                                                                                                          | 000000  |
|         |                                   |       |                                                                                                                                                                                                                                                                    |         |



# 11.3. Register 1: Status

Table 22. Register 1: Status

| Reg.bit | Name                        | Mode  | Description                                                                                                                                                                                             | Default |
|---------|-----------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 1.15    | 100Base-T4                  | RO    | 0: No 100Base-T4 capability The RTL8367SCI does not support 100Base-T4 mode and this bit should always be 0.                                                                                            | 0       |
| 1.14    | 100Base-TX-FD               | RO    | 1: 100Base-TX full duplex capable 0: Not 100Base-TX full duplex capable                                                                                                                                 | 1       |
| 1.13    | 100Base-TX-HD               | RO    | 1: 100Base-TX half duplex capable 0: Not 100Base-TX half duplex capable                                                                                                                                 | 1       |
| 1.12    | 10Base-T-FD                 | RO    | 1: 10Base-T full duplex capable 0: Not 10Base-T full duplex capable                                                                                                                                     | 1       |
| 1.11    | 10Base-T-HD                 | RO    | 1: 10Base-T half duplex capable 0: Not 10Base-T half duplex capable                                                                                                                                     | 1       |
| 1.10    | 100Base-T2-FD               | RO    | 0: Not 100Base-T2 full duplex capable The RTL8367SCI does not support 100Base-T2 mode and this bit should always be 0.                                                                                  | 0       |
| 1.9     | 100Base-T2-HD               | RO    | 0: Not 100Base-T2 half duplex capable The RTL8367SCI does not support 100Base-T2 mode and this bit should always be 0.                                                                                  | 0       |
| 1.8     | Extended Status             | RO    | 1: Extended status information in Register 15 The RTL8367SCI always supports Extended Status Register.                                                                                                  | 1       |
| 1.7     | Reserved                    | RO    | Reserved.                                                                                                                                                                                               | 0       |
| 1.6     | MF Preamble<br>Suppression  | RO    | The RTL8367SCI will accept management frames with preamble suppressed.                                                                                                                                  | 1       |
| 1.5     | Auto-negotiate<br>Complete  | RO    | 1: Auto-negotiation process completed     0: Auto-negotiation process not completed                                                                                                                     | 0       |
| 1.4     | Remote Fault                | RO/LH | 1: Remote fault condition detected 0: No remote fault detected This bit will remain set until it is cleared by reading register 1 via the management interface.                                         | 0       |
| 1.3     | Auto-Negotiation<br>Ability | RO    | 1: Auto-negotiation capable (permanently =1)                                                                                                                                                            | 1       |
| 1.2     | Link Status                 | RO/LL | 1: Link is established. If the link fails, this bit will be 0 until after reading this bit again 0: Link has failed since previous read If the link fails, this bit will be set to 0 until bit is read. | 0       |
| 1.1     | Jabber Detect               | RO/LH | 1: Jabber detected 0: No Jabber detected Jabber is supported only in 10Base-T mode.                                                                                                                     | 0       |
| 1.0     | Extended<br>Capability      | RO    | 1: Extended register capable (permanently =1)                                                                                                                                                           | 1       |



### 11.4. Register 2: PHY Identifier 1

The PHY Identifier Registers #1 and #2 together form a unique identifier for the PHY section of this device. The Identifier consists of a concatenation of the Organizationally Unique Identifier (OUI), the vendor's model number, and the model revision number. A PHY may return a value of zero in each of the 32-bit of the PHY Identifier if desired. The PHY Identifier is intended to support network management.

Table 23. Register 2: PHY Identifier 1

| Reg.bit  | Name | Mode | Description                                                                             | Default |
|----------|------|------|-----------------------------------------------------------------------------------------|---------|
| 2.[15:0] | OUI  | RO   | Composed of the 3 <sup>rd</sup> to 18 <sup>th</sup> bits of the Organizationally Unique | 0x001C  |
|          |      |      | Identifier (OUI), respectively.                                                         |         |

# 11.5. Register 3: PHY Identifier 2

Table 24. Register 3: PHY Identifier 2

| Reg.bit   | Name            | Mode | Description                                                                | Default |  |  |
|-----------|-----------------|------|----------------------------------------------------------------------------|---------|--|--|
| 3.[15:10] | OUI             | RO   | Assigned to the 19 <sup>th</sup> through 24 <sup>th</sup> bits of the OUI. | 110010  |  |  |
| 3.[9:4]   | Model Number    | RO   | Manufacturer's model number.                                               | 010100  |  |  |
| 3.[3:0]   | Revision Number | RO   | Manufacturer's revision number.                                            | 0011    |  |  |

### 11.6. Register 4: Auto-Negotiation Advertisement

This register contains the advertisement abilities of this device as they will be transmitted to its Link Partner during Auto-negotiation.

Note: Each time the link ability of the RTL8367SCI is reconfigured, the auto-negotiation process should be executed to allow the configuration to take effect.

Table 25. Register 4: Auto-Negotiation Advertisement

| Reg.bit | Name          | Mode | Description                                                   | Default |
|---------|---------------|------|---------------------------------------------------------------|---------|
| 4.15    | Next Page     | RO   | 1: Additional next pages exchange desired                     | 0       |
|         |               |      | 0: No additional next pages exchange desired                  |         |
| 4.14    | Acknowledge   | RO   | Permanently =0.                                               | 0       |
| 4.13    | Remote Fault  | RW   | 1: Advertises that the RTL8367SCI has detected a remote fault | 0       |
|         |               |      | 0: No remote fault detected                                   |         |
| 4.12    | Reserved      | RO   | Reserved.                                                     | 0       |
| 4.11    | Reserved      | RW   | Reserved.                                                     | 0       |
| 4.10    | Pause         | RW   | 1: Advertises that the RTL8367SCI has flow control capability | 1       |
|         |               |      | 0: No flow control capability                                 |         |
| 4.9     | 100Base-T4    | RO   | 1: 100Base-T4 capable                                         | 0       |
|         |               |      | 0: Not 100Base-T4 capable (Permanently =0)                    |         |
| 4.8     | 100Base-TX-FD | RW   | 1: 100Base-TX full duplex capable                             | 1       |
|         |               |      | 0: Not 100Base-TX full duplex capable                         |         |
| 4.7     | 100Base-TX    | RW   | 1: 100Base-TX half duplex capable                             | 1       |
|         |               |      | 0: Not 100Base-TX half duplex capable                         |         |



| Reg.bit | Name           | Mode | Description                         | Default |
|---------|----------------|------|-------------------------------------|---------|
| 4.6     | 10Base-T-FD    | RW   | 1: 10Base-T full duplex capable     | 1       |
|         |                |      | 0: Not 10Base-T full duplex capable |         |
| 4.5     | 10Base-T       | RW   | 1: 10Base-T half duplex capable     | 1       |
|         |                |      | 0: Not 10Base-T half duplex capable |         |
| 4.[4:0] | Selector Field | RO   | [00001]=IEEE 802.3                  | 00001   |

Note 1: The setting of Register 4 has no effect unless auto-negotiation is restarted or the link goes down.

### 11.7. Register 5: Auto-Negotiation Link Partner Ability

This register contains the advertised abilities of the Link Partner as received during Auto-negotiation. The content changes after a successful Auto-negotiation.

Table 26. Register 5: Auto-Negotiation Link Partner Ability

| Reg.bit | Name             | Mode | Description                                                      | Default |
|---------|------------------|------|------------------------------------------------------------------|---------|
| 5.15    | Next Page        | RO   | 1: Link partner desires Next Page transfer                       | 0       |
|         |                  |      | 0: Link partner does not desire Next Page transfer               |         |
| 5.14    | Acknowledge      | RO   | 1: Link Partner acknowledges reception of Fast Link Pulse (FLP)  | 0       |
|         |                  |      | words                                                            |         |
|         |                  |      | 0: Not acknowledged by Link Partner                              |         |
| 5.13    | Remote Fault     | RO   | 1: Remote Fault indicated by Link Partner                        |         |
|         |                  |      | 0: No remote fault indicated by Link Partner                     |         |
| 5.12    | Reserved         | RO   | Reserved.                                                        | 0       |
| 5.11    | Asymmetric Pause | RO   | 1: Asymmetric Flow control supported by Link Partner             | 0       |
|         |                  |      | 0: No Asymmetric flow control supported by Link Partner          |         |
|         |                  |      | When auto-negotiation is enabled, this bit reflects Link Partner |         |
|         |                  |      | ability                                                          |         |
| 5.10    | Pause            | RO   | 1: Flow control supported by Link Partner.                       | 0       |
|         |                  |      | 0: No flow control supported by Link Partner                     |         |
|         |                  |      | When auto-negotiation is enabled, this bit reflects Link Partner |         |
|         |                  |      | ability                                                          |         |
| 5.9     | 100Base-T4       | RO   | 1: 100Base-T4 supported by Link Partner                          | 0       |
|         |                  |      | 0: 100Base-T4 not supported by Link Partner                      |         |
| 5.8     | 100Base-TX-FD    | RO   | 1: 100Base-TX full duplex supported by Link Partner              | 0       |
|         |                  |      | 0: 100Base-TX full duplex not supported by Link Partner          |         |
| 5.7     | 100Base-TX       | RO   | 1: 100Base-TX half duplex supported by Link Partner              | 0       |
|         |                  |      | 0: 100Base-TX half duplex not supported by Link Partner          |         |
| 5.6     | 10Base-T-FD      | RO   | 1: 10Base-T full duplex supported by Link Partner                |         |
|         |                  |      | 0: 10Base-T full duplex not supported by Link Partner            |         |
| 5.5     | 10Base-T         | RO   | 1: 10Base-T half duplex supported by Link Partner                |         |
|         |                  |      | 0: 10Base-T half duplex not supported by Link Partner            |         |
| 5.[4:0] | Selector Field   | RO   | [00001]=IEEE 802.3                                               | 00000   |

Note 2: If 1000Base-T is advertised, then the required next pages are automatically transmitted.



### 11.8. Register 6: Auto-Negotiation Expansion

Table 27. Register 6: Auto-Negotiation Expansion

| Reg.bit  | Name                                      | Mode      | Description                                                                                                                            | Default |
|----------|-------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------|---------|
| 6.[15:5] | Reserved                                  | RO        | Ignore on read.                                                                                                                        | 0       |
| 6.4      | Parallel Detection<br>Fault               | RO/<br>LH | 1: A fault has been detected via the Parallel Detection function     0: No fault has been detected via the Parallel Detection function | 0       |
| 6.3      | Link Partner Next<br>Page Ability         | RO        | Link Partner is Next Page able     Link Partner is not Next Page able                                                                  | 0       |
| 6.2      | Local Next Page<br>Ability                | RO        | Not supported. Permanently =0.                                                                                                         | 1       |
| 6.1      | Page Received                             | RO/<br>LH | A New Page has been received     New Page has not been received                                                                        | 0       |
| 6.0      | Link Partner Auto-<br>Negotiation Ability | RO        | If Auto-Negotiation is enabled, this bit means: 1: Link Partner is Auto-Negotiation able 0: Link Partner is not Auto-Negotiation able  | 0       |

### 11.9. Register 7: Auto-Negotiation Page Transmit Register

Table 28. Register 7: Auto-Negotiation Page Transmit Register

|          | Table 28. Register 7: Auto-Negotiation Page Transmit Register |      |                                                                    |         |  |  |
|----------|---------------------------------------------------------------|------|--------------------------------------------------------------------|---------|--|--|
| Reg.bit  | Name                                                          | Mode | Description                                                        | Default |  |  |
| 7.15     | Next Page                                                     | RW   | 1: Link partner desires Next Page transfer                         | 0       |  |  |
|          |                                                               |      | 0: Link partner does not desire Next Page transfer                 |         |  |  |
| 7.14     | Reserved                                                      | RO   | 1: A fault has been detected via the Parallel Detection function   | 0       |  |  |
|          |                                                               |      | No fault has been detected via the Parallel Detection function     |         |  |  |
| 7.13     | Message Page                                                  | RW   | 1: Message page                                                    | 1       |  |  |
|          |                                                               |      | 0: No Message page ability                                         |         |  |  |
| 7.12     | Acknowledge 2                                                 | RW   | 1: Local device has the ability to comply with the message         | 0       |  |  |
|          |                                                               |      | received                                                           |         |  |  |
|          |                                                               |      | 0: Local device has no ability to comply with the message received |         |  |  |
| 7.11     | Toggle                                                        | RO   | Toggle bit.                                                        | 0       |  |  |
| 7.[10:0] | Message/                                                      | RW   | Content of message/unformatted page.                               | 1       |  |  |
|          | Unformatted Field                                             |      |                                                                    |         |  |  |



# 11.10. Register 8: Auto-Negotiation Link Partner Next Page Register

Table 29. Register 8: Auto-Negotiation Link Partner Next Page Register

| Reg.bit  | Name                      | Mode | Mode Description                  |   |
|----------|---------------------------|------|-----------------------------------|---|
| 8.15     | Next Page                 | RO   | Received Link Code Word Bit 15.   | 0 |
| 8.14     | Acknowledge               | RO   | Received Link Code Word Bit 14.   | 0 |
| 8.13     | Message Page              | RO   | Received Link Code Word Bit 13.   | 0 |
| 8.12     | Acknowledge 2             | RO   | Received Link Code Word Bit 12.   | 0 |
| 8.11     | Toggle                    | RO   | Received Link Code Word Bit 11.   | 0 |
| 8.[10:0] | Message/Unformatted Field | RO   | Received Link Code Word Bit 10:0. | 0 |

### 11.11. Register 9: 1000Base-T Control Register

Table 30. Register 9: 1000Base-T Control Register

| Reg.bit   | Name                   | Mode | Description                                            | Default |
|-----------|------------------------|------|--------------------------------------------------------|---------|
| 9.[15:13] | Test Mode              | RW   | Test Mode Select.                                      | 000     |
|           |                        |      | 000: Normal mode                                       |         |
|           |                        |      | 001: Test mode 1 – Transmit waveform test              |         |
|           |                        |      | 010: Test mode 2 – Transmit jitter test in MASTER mode |         |
|           |                        |      | 011: Test mode 3 – Transmit jitter test in SLAVE mode  |         |
|           |                        |      | 100: Test mode 4 – Transmitter distortion test         |         |
|           |                        |      | 101, 110, 111: Reserved                                |         |
| 9.12      | MASTER/SLAVE           | RW   | 1: Enable MASTER/SLAVE manual configuration            | 0       |
|           | Manual Configuration   |      | 0: Disable MASTER/SLAVE manual configuration           |         |
|           | Enable                 |      |                                                        |         |
| 9.11      | MASTER/SLAVE           | RW   | 1: Configure PHY as MASTER during MASTER/SLAVE         | 1       |
|           | Configuration Value    |      | negotiation, only when bit 9.12 is set to logical one  |         |
|           |                        |      | 0: Configure PHY as SLAVE during MASTER/SLAVE          |         |
|           |                        |      | negotiation, only when bit 9.12 is set to logical one  |         |
| 9.10      | Port Type              | RW   | 1: Multi-port device                                   | 1       |
|           |                        |      | 0: Single-port device                                  |         |
| 9.9       | 1000Base-T Full Duplex | RW   | 1: Advertise PHY is 1000Base-T full duplex capable     |         |
|           |                        |      | 0: Advertise PHY is not 1000Base-T full duplex capable |         |
| 9.8       | 1000Base-T Half Duplex | RW   | 1: Advertise PHY is 1000Base-T half duplex capable     |         |
|           | •                      |      | 0: Advertise PHY is not 1000Base-T half duplex capable |         |
| 9.[7:0]   | Reserved               | RW   | Reserved.                                              | 0       |



# 11.12. Register 10: 1000Base-T Status Register

Table 31. Register 10: 1000Base-T Status Register

| Reg.bit  | Name                     | Mode   | Description                                              | Default |
|----------|--------------------------|--------|----------------------------------------------------------|---------|
| 10.15    | MASTER/SLAVE             | RO/LH/ | 1: MASTER/SLAVE configuration fault detected             | 0       |
|          | Configuration Fault      | SC     | 0: No MASTER/SLAVE configuration fault detected          |         |
| 10.14    | MASTER/SLAVE             | RO     | 1: Local PHY configuration resolved to MASTER            | 0       |
|          | Configuration Resolution |        | 0: Local PHY configuration resolved to SLAVE             |         |
| 10.13    | Local Receiver Status    | RO     | 1: Local receiver OK                                     | 0       |
|          |                          |        | 0: Local receiver not OK                                 |         |
| 10.12    | Remote Receiver Status   | RO     | 1: Remote receiver OK                                    | 0       |
|          |                          |        | 0: Remote receiver not OK                                |         |
| 10.11    | Link Partner 1000Base-T  | RO     | 1: Link partner is capable of 1000Base-T full duplex     | 0       |
|          | Full Duplex              |        | 0: Link partner is not capable of 1000Base-T full duplex |         |
| 10.10    | 1000Base-T Half Duplex   | RO     | 1: Link partner is capable of 1000Base-T half duplex     | 0       |
|          |                          |        | 0: Link partner is not capable of 1000Base-T half duplex |         |
| 10.[9:8] | Reserved                 | RO     | Reserved.                                                | 0       |
| 10.[7:0] | Idle Error Count         | RO/SC  | Idle Error Counter.                                      | 0       |
|          |                          |        | The counter stops automatically when it reaches 0xFF.    |         |

### 11.13. Register 15: Extended Status

#### Table 32. Register 15: Extended Status

| Table 32. Negister 13. Extended Status |                        |      |                                       |         |
|----------------------------------------|------------------------|------|---------------------------------------|---------|
| Reg.bit                                | Name                   | Mode | Description                           | Default |
| 15.15                                  | 1000Base-X Full Duplex | RO   | 1: 1000Base-X full duplex capable     | 0       |
|                                        |                        |      | 0: Not 1000Base-X full duplex capable |         |
| 15.14                                  | 1000Base-X Half Duplex | RO   | 1: 1000Base-X half duplex capable     | 0       |
|                                        |                        |      | 0: Not 1000Base-X half duplex capable |         |
| 15.13                                  | 1000Base-T Full Duplex | RO   | RO 1: 1000Base-T full duplex capable  |         |
|                                        |                        |      | 0: Not 1000Base-T full duplex capable |         |
| 15.12                                  | 1000Base-T Half Duplex | RO   | 1: 1000Base-T half duplex capable     | 0       |
|                                        |                        |      | 0: Not 1000Base-T half duplex capable |         |
| 15.[11:0]                              | Reserved               | RO   | Reserved.                             | 0       |



### 12. Electrical Characteristics

### 12.1. Absolute Maximum Ratings

WARNING: Absolute maximum ratings are limits beyond which permanent damage may be caused to the device, or device reliability will be affected. All voltages are specified reference to GND unless otherwise specified.

**Table 33. Absolute Maximum Ratings** 

| Parameter                                                                                         | Min     | Max       | Units |
|---------------------------------------------------------------------------------------------------|---------|-----------|-------|
| Junction Temperature (Tj)                                                                         | 1       | +125      | °C    |
| Storage Temperature                                                                               | -45     | +125      | °C    |
| DVDDIO, DVDDIO_1, AVDDH, SVDDH Supply Referenced to GND, AGND, SGND_0 and SGND_1                  | GND-0.3 | +3.63     | V     |
| DVDDL, AVDDL, PLLVDDL, SVDDL_0, SVDDL_1 Supply Referenced to GND, AGND, PLLGND, SGND_0 and SGND_1 | GND-0.3 | +1.155    | V     |
| Digital Input Voltage                                                                             | GND-0.3 | VDDIO+0.3 | V     |

# 12.2. Recommended Operating Range

**Table 34. Recommended Operating Range** 

| ranic on moderning raning                      |                           |       |        |       |    |
|------------------------------------------------|---------------------------|-------|--------|-------|----|
| Parameter                                      | Min                       | Тур.  | Max    | Units |    |
| Ambient Operating Temperature (Ta). Inc        | lustrial Grade.           | -40   | -      | 85    | °C |
| DVDDIO, AVDDH and SVDDH Supply                 | Voltage Range             | 3.135 | 3.3    | 3.465 | V  |
| DVDDIO_1 Supply Voltage Range                  | Supply Voltage Range 3.3V |       | 3.3    | 3.465 | V  |
|                                                | 2.5V                      | 2.375 | 2.5    | 2.625 | V  |
|                                                | 1.8V                      | 1.710 | 1.8    | 1.890 | V  |
| DVDDL, AVDDL, PLLVDDL, SVDDL_<br>Voltage Range | 0.9975                    | 1.05  | 1.1025 | V     |    |



#### 12.3. Thermal Characteristics

# 12.3.1. Assembly Description

**Table 35. Assembly Description** 

|         | ,,,                    |                                                                                                                                                                                                                                                               |  |  |  |
|---------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|         | Type                   | E-pad LQFP 128-pin                                                                                                                                                                                                                                            |  |  |  |
| Package | Dimension (L×W)        | $14\times14~\text{mm}^2$                                                                                                                                                                                                                                      |  |  |  |
|         | Thickness              | 1.4 mm                                                                                                                                                                                                                                                        |  |  |  |
|         | PCB Dimension (L×W)    | 76.2×114.3 mm <sup>2</sup>                                                                                                                                                                                                                                    |  |  |  |
|         | PCB Thickness          | 1.6 mm                                                                                                                                                                                                                                                        |  |  |  |
| PCB     | Number of Cu Layer-PCB | 2-Layer  - Top layer (1oz): 20% coverage of Cu  - Bottom layer (1oz): 90% coverage of Cu  4-Layer  - 1st layer (1oz): 20% coverage of Cu  - 2nd layer (1oz): 90% coverage of Cu  - 3rd layer (1oz): 90% coverage of Cu  - 4th layer (1oz): 20% coverage of Cu |  |  |  |

### 12.3.2. Material Properties

**Table 36. Material Properties** 

|         | Item          |           | Thermal Conductivity K (W/m-k) |
|---------|---------------|-----------|--------------------------------|
|         | Die           | Si        | 149 at 25°C<br>107 at 125°C    |
| Package | Ероху         | EN-4900G  | 2.0                            |
|         | Lead Frame    | C194      | 259                            |
|         | Mold Compound | EME-G631H | 0.9                            |
| РСВ     |               | Cu        | 389                            |
|         | rcb           | FR-4      | 0.3                            |

#### 12.3.3. Simulation Conditions

**Table 37. Simulation Conditions** 

| Input Power       | 1.3W                             |  |  |  |
|-------------------|----------------------------------|--|--|--|
| Test Board (PCB)  | 2L (1S1P) / 4L (2S2P)            |  |  |  |
| Control Condition | Air Flow = $0, 1, 2 \text{ m/s}$ |  |  |  |



# 12.3.4. Thermal Performance of E-Pad LQFP 128-Pin on PCB under Still Air Convection

Table 38. Thermal Performance of E-Pad LQFP 128-Pin on PCB under Still Air Convection

|        | $	heta_{ m JA}$ | $	heta_{ m JB}$ | $\theta_{ m JC}$ | $\Psi_{ m JB}$ |
|--------|-----------------|-----------------|------------------|----------------|
| 2L PCB | 24.06           | 10.92           | 12.09            | 10.95          |
| 4L PCB | 21.32           | 10.80           | 11.74            | 9.78           |

Note:

 $\theta_{JA}$ : Junction to ambient thermal resistance  $\theta_{JB}$ : Junction to board thermal resistance

 $\theta_{JC}$ : Junction to case thermal resistance

 $\Psi_{JB}$ : Junction to bottom surface center of PCB thermal characterization

# 12.3.5. Thermal Performance of E-Pad LQFP 128-Pin on PCB under Forced Convection

Table 39. Thermal Performance of E-Pad LQFP 128-Pin on PCB under Forced Convection

|        | Air Flow (m/s)         | 0     | 1     | 2     |
|--------|------------------------|-------|-------|-------|
| 2L PCB | $	heta_{ m JA}$        | 24.06 | 20.70 | 19.86 |
| 2L FCB | $\Psi_{ m JB}$         | 10.95 | 11.02 | 11.07 |
| 4L PCB | $\theta_{\mathrm{JA}}$ | 21.32 | 18.21 | 17.44 |
| 4L PCB | $\Psi_{ m JB}$         | 9.78  | 9.78  | 9.81  |

Note:

 $\theta_{JA}$ : Junction to ambient thermal resistance

 $\Psi_{JB}$ : Junction to bottom surface center of PCB thermal characterization



### 12.4. DC Characteristics

**Table 40. DC Characteristics** 

| Parameter                                             | SYM                                                            | Min  | Тур. | Max | Units |  |  |  |  |  |
|-------------------------------------------------------|----------------------------------------------------------------|------|------|-----|-------|--|--|--|--|--|
| Power Supply Current for RGMII DVDDIO_1 (3.3V)        | $I_{DVDDIO\_1}$                                                | -    | 55   | -   | mA    |  |  |  |  |  |
| Power Supply Current for Dual HSGMII SVDDH            | $I_{SVDDH}$                                                    | -    | 12   | -   | mA    |  |  |  |  |  |
| Power Supply Current for Dual HSGMII SVDDL            | $I_{SVDDL_0}, I_{SVDDL_1}$                                     | -    | 89   | -   | mA    |  |  |  |  |  |
| System Idle (All UTP Po                               | rt Link Down without L                                         | EDs) |      |     |       |  |  |  |  |  |
| Power Supply Current for VDDH                         | I <sub>DVDDIO</sub> , I <sub>AVDDH</sub>                       | -    | 18   | -   | mA    |  |  |  |  |  |
| Power Supply Current for VDDL                         | I <sub>DVDDL</sub> , I <sub>AVDDL</sub> , I <sub>PLLVDDL</sub> | -    | 76   | -   | mA    |  |  |  |  |  |
| 1000M Active (All UTP Ports Link/Active without LEDs) |                                                                |      |      |     |       |  |  |  |  |  |
| Power Supply Current for VDDH                         | I <sub>DVDDIO</sub> , I <sub>AVDDH</sub>                       | -    | 236  | -   | mA    |  |  |  |  |  |
| Power Supply Current for VDDL                         | I <sub>DVDDL</sub> , I <sub>AVDDL</sub> , I <sub>PLLVDDL</sub> | -    | 377  | -   | mA    |  |  |  |  |  |
| VDE                                                   | 0IO=3.3V                                                       |      |      |     |       |  |  |  |  |  |
| TTL Input High Voltage                                | $V_{ih}$                                                       | 2.0  | -    | -   | V     |  |  |  |  |  |
| TTL Input Low Voltage                                 | $V_{il}$                                                       | -    | -    | 0.7 | V     |  |  |  |  |  |
| Output High Voltage                                   | $V_{\mathrm{oh}}$                                              | 2.7  | -    | -   | V     |  |  |  |  |  |
| Output Low Voltage                                    | $V_{ol}$                                                       | -    | -    | 0.6 | V     |  |  |  |  |  |
| VDE                                                   | OIO=2.5V                                                       |      |      |     |       |  |  |  |  |  |
| TTL Input High Voltage                                | $V_{ih}$                                                       | 1.7  | -    | -   | V     |  |  |  |  |  |
| TTL Input Low Voltage                                 | $V_{il}$                                                       | -    | -    | 0.6 | V     |  |  |  |  |  |
| Output High Voltage                                   | $V_{\mathrm{oh}}$                                              | 2.25 | -    | -   | V     |  |  |  |  |  |
| Output Low Voltage                                    | $V_{ol}$                                                       | -    | -    | 0.4 | V     |  |  |  |  |  |
| VDE                                                   | OIO=1.8V                                                       |      |      |     |       |  |  |  |  |  |
| TTL Input High Voltage                                | $V_{ih}$                                                       | 1.2  | -    | -   | V     |  |  |  |  |  |
| TTL Input Low Voltage                                 | V <sub>il</sub>                                                | -    |      | 0.6 | V     |  |  |  |  |  |
| Output High Voltage                                   | V <sub>oh</sub>                                                | 1.45 |      |     | V     |  |  |  |  |  |
| Output Low Voltage                                    | $V_{ol}$                                                       | -    |      | 0.4 | V     |  |  |  |  |  |

Note1: All test conditions are tested under 25 degrees Celsius.



#### 12.5. AC Characteristics

# 12.5.1. EEPROM SMI Host Mode Timing Characteristics



Figure 19. EEPROM SMI Host Mode Timing Characteristics



Figure 20. SCK/SDA Power On Timing



Figure 21. EEPROM Auto-Load Timing



Duty Cycle.

|        | Table 41. EEPROM SMI Host Mode Timing Characteristics |      |     |      |     |       |  |  |  |  |
|--------|-------------------------------------------------------|------|-----|------|-----|-------|--|--|--|--|
| Symbol | Description                                           | Type | Min | Тур. | Max | Units |  |  |  |  |
| t1     | SCK Clock Period.                                     | О    | 9.7 | 10   | -   | μs    |  |  |  |  |
| t2     | SCK High Time.                                        | О    | 4.2 | 5    | -   | μs    |  |  |  |  |
| t3     | SCK Low Time.                                         | О    | 4.2 | 5    | -   | μs    |  |  |  |  |
| t4     | START Condition Setup Time.                           | О    | 4.8 | 5.04 | -   | μs    |  |  |  |  |
| t5     | START Condition Hold Time.                            | О    | 4.8 | 4.96 | -   | μs    |  |  |  |  |
| t6     | Data Hold Time.                                       | О    | 2.2 | 2.52 | -   | μs    |  |  |  |  |
| t7     | Data Setup Time.                                      | О    | 2.2 | 2.48 | -   | μs    |  |  |  |  |
| t8     | STOP Condition Setup Time.                            | О    | 4.4 | 5.04 | -   | μs    |  |  |  |  |
| t9     | SCK/SDA Active from Reset Ready.                      | О    | 75  | 78.4 | -   | ms    |  |  |  |  |
| t10    | 8K-bit EEPROM Auto-Load Time.                         | О    | 250 | 278  | -   | ms    |  |  |  |  |
| -      | SCK Rise Time (10% to 90%).                           | О    | -   | 320  | -   | ns    |  |  |  |  |
| -      | SCK Fall Time (90% to 10%).                           | О    | =   | 320  | -   | ns    |  |  |  |  |

Table 41, EEPROM SMI Host Mode Timing Characteristics

### 12.5.2. EEPROM SMI Slave Mode Timing Characteristics



O

48.86

50

51.14

%

Figure 22. EEPROM SMI Slave Mode Timing Characteristics

**Table 42. EEPROM SMI Slave Mode Timing Characteristics** 

| Symbol | Description                 | Type | Min | Тур. | Max | Units |
|--------|-----------------------------|------|-----|------|-----|-------|
| t1     | SCK High Time.              | I    | 250 | -    | -   | ns    |
| t2     | SCK Low Time.               | I    | 250 | -    | -   | ns    |
| t3     | START Condition Setup Time. | I    | 150 | 1    | -   | ns    |
| t4     | START Condition Hold Time.  | I    | 150 | -    | -   | ns    |
| t5     | Data Hold Time.             | I    | 150 | -    | -   | ns    |
| t6     | Data Setup Time.            | I    | 150 | 1    | -   | ns    |
| t7     | Clock to Data Output Delay. | О    | -   | 100  | -   | ns    |
| t8     | STOP Condition Setup Time.  | I    | 150 | -    | -   | ns    |



# 12.5.3. SPI Slave Mode Timing Characteristics



Figure 23. SPI-Slave Mode Timing Characteristics

**Table 43. SPI-Slave Mode Timing Characteristics** 

| Symbol | Description                                        | Type | Min | Typ. | Max | Units |
|--------|----------------------------------------------------|------|-----|------|-----|-------|
| t1     | SPIS_CK Clock Period.                              | I    | 200 | -    | -   | ns    |
| t2     | SPIS_nCSI Active Setup Time relative to SPIS_CK.   | I    | 30  | -    | -   | ns    |
| t3     | SPIS_nCSI Active Hold Time relative to SPIS_CK.    | I    | 30  | -    | -   | ns    |
| t4     | SPIS_DI to SPIS_CK Setup Time.                     | I    | 30  | -    | -   | ns    |
| t5     | SPIS_DI to SPIS_CK Hold Time.                      | I    | 30  | -    | -   | ns    |
| t6     | SPIS_CK Falling Edge to SPIS_DO Output Delay Time. | О    | 10  | 24   | -   | ns    |



#### 12.5.4. MDIO Slave Mode Timing Characteristics

The RTL8367SCI supports MDIO (MMD) slave mode. The Master (CPU) can access the Slave (RTL8367SCI) registers via the MDIO interface. The MDIO is a bi-directional signal that can be sourced by the Master or the Slave. In a write command, the master sources the MDIO signal. In a read command, the slave sources the MDIO signal.

- The timing characteristics t1, t2, and t3 (Table 44) of the Master (the RTL8367SCI link partner CPU) are provided by the Master when the Master sources the MDIO signal (Write command)
- The timing characteristics t4 (Table 44) of the Slave (RTL8367SCI) are provided by the RTL8367SCI when the RTL8367SCI sources the MDIO signal (Read command)



Figure 24. MDIO Sourced by Master



Figure 25. MDIO Sourced by RTL8367SCI (Slave)

| Table 44. MDIO Til | ming Characteristics | and Requirement |
|--------------------|----------------------|-----------------|
|--------------------|----------------------|-----------------|

| Parameter                                     | SYM | <b>Description/Condition</b>                | Type | Min | Тур. | Max | Units |
|-----------------------------------------------|-----|---------------------------------------------|------|-----|------|-----|-------|
| MDC Clock Period                              | t1  | Clock Period.                               | I    | 125 | -    | -   | ns    |
| MDIO to MDC Rising Setup<br>Time (Write Data) | t2  | Input Setup Time.                           | I    | 25  | -    | -   | ns    |
| MDIO to MDC Rising Hold<br>Time (Write Data)  | t3  | Input Hold Time.                            | I    | 25  | -    | -   | ns    |
| MDC to MDIO Delay Time<br>(Read Data)         | t4  | Clock (Falling Edge) to Data<br>Delay Time. | О    | 0   | 2.8  | 40  | ns    |



### 12.5.5. MII MAC Mode Timing



Figure 26. MII MAC Mode Clock to Data Output Delay Timing



Figure 27. MII MAC Mode Input Timing

**Table 45. MII MAC Mode Timing** 

| Parameter                                                | SYM                                           | <b>Description/Condition</b> | Type | Min | Тур. | Max | Units |
|----------------------------------------------------------|-----------------------------------------------|------------------------------|------|-----|------|-----|-------|
| 100Base-TX M1M_TXCLK and M1M RXCLK Input Cycle Time      | $T_{MM\_TX\_CYC}$ $T_{MM\_RX\_CYC}$           | 25MHz Clock Input.           | I    | -   | 40   | -   | ns    |
| 10Base-T M1M_TXCLK and<br>M1M_RXCLK Input Cycle Time     | T <sub>MM_TX_CYC</sub> T <sub>MM_RX_CYC</sub> | 2.5MHz Clock Input.          | I    | -   | 400  | -   | ns    |
| M1M_TXCLK to M1M_TXD[3:0] and M1M_TXEN Output Delay Time | $T_{MM\_COD}$                                 | -                            | О    | 3   | 5    | 7   | ns    |
| M1M_RXD[3:0], M1M_RXDV, and M1M_CRS Input Setup Time     | T <sub>MM_RX_SU</sub>                         | -                            | I    | 10  | -    | -   | ns    |
| M1M_RXD[3:0], M1M_RXDV, and M1M_CRS Input Hold Time      | $T_{MM\_RX\_HO}$                              | -                            | I    | 10  | -    | -   | ns    |



### 12.5.6. MII PHY Mode Timing



Figure 28. MII PHY Mode Output Timing



Figure 29. MII PHY Mode Clock Output to Data Input Delay Timing

**Table 46. MII PHY Mode Timing Characteristics** 

| Parameter                      | SYM               | <b>Description/Condition</b> | Type | Min | Тур. | Max | Units |
|--------------------------------|-------------------|------------------------------|------|-----|------|-----|-------|
| 100M M1P_RXCLK and             | $T_{MP\_RX\_CYC}$ | 25MHz Clock Output.          | О    | -   | 40   | -   | ns    |
| M1P_TXCLK Output Cycle Time    | $T_{MP\_TX\_CYC}$ |                              |      |     |      |     |       |
| 10M M1P_RXCLK and              | $T_{MP\_RX\_CYC}$ | 2.5MHz Clock Output.         | О    | -   | 400  | -   | ns    |
| M1P_TXCLK Output Cycle Time    | $T_{MP\_TX\_CYC}$ |                              |      |     |      |     |       |
| 100M M1P_RXD[3:0] and          | $T_{MP\_RX\_SU}$  | =                            | О    | 14  | 18   | -   | ns    |
| M1P_RXDV to M1P_RXCLK          |                   |                              |      |     |      |     |       |
| Output Setup Time              |                   |                              |      |     |      |     |       |
| 100M M1P_RXD[3:0] and          | $T_{MP\_RX\_HO}$  | -                            | О    | 16  | 19.5 | -   | ns    |
| M1P_RXDV to M1P_RXCLK          |                   |                              |      |     |      |     |       |
| Output Hold Time               |                   |                              |      |     |      |     |       |
| 100M M1P_TXCLK Clock Output to | $T_{MP\_COD}$     | =                            | I    | 0   | -    | 25  | ns    |
| M1P_TXD[3:0] and M1P_TXEN      |                   |                              |      |     |      |     |       |
| Input Delay Time               |                   |                              |      |     |      |     |       |



### 12.5.7. RGMII Timing Characteristics



Figure 30. RGMII Output Timing Characteristics (RG1\_TXCLK\_DELAY=0)



Figure 31. RGMII Output Timing Characteristics (RG1\_TXCLK\_DELAY=2ns)



Figure 32. RGMII Input Timing Characteristics (RG1\_RXCLK\_DELAY=0)





Figure 33. RGMII Input Timing Characteristics (RG1\_RXCLK\_DELAY=2ns)

**Table 47. RGMII Timing Characteristics** 

| Parameter                     | SYM                 | Description/Condition       | Type | Min  | Тур. | Max | Units |
|-------------------------------|---------------------|-----------------------------|------|------|------|-----|-------|
| 1000M RG1_TXCLKc Output Cycle | T <sub>TX_CYC</sub> | 125MHz Clock Output.        | О    | 7.6  | 8    | 8.6 | ns    |
| Time                          |                     | Refer to Figure 30          |      |      |      |     |       |
| 100M RG1_TXCLK Output Cycle   | $T_{TX\_CYC}$       | 25MHz Clock Output.         | О    | 38   | 40   | 42  | ns    |
| Time                          |                     | Refer to Figure 30          |      |      |      |     |       |
| 10M RG1_TXCLK Output Cycle    | $T_{TX\_CYC}$       | 2.5MHz Clock Output.        | О    | 380  | 400  | 420 | ns    |
| Time                          |                     | Refer to Figure 30          |      |      |      |     |       |
| RG1_TXD[3:0] and RG1_TXCTL to | $T_{skewT} \\$      | Disable Output Clock Delay. | О    | -500 | -    | 500 | ps    |
| RG1_TXCLK Output Skew         |                     | (RG1_TXCLK_DELAY=0).        |      |      |      |     |       |
|                               |                     | Refer to Figure 30          |      |      |      |     |       |
| RG1_TXD[3:0] and RG1_TXCTL to | $T_{TX\_SU}$        | Enable Output Clock Delay.  | О    | 1.2  | -    | -   | ns    |
| RG1_TXCLK Output Setup Time   |                     | (RG1_TXCLK_DELAY=1).        |      |      |      |     |       |
|                               |                     | Refer to Figure 31          |      |      |      |     |       |
| RG1_TXD[3:0] and RG1_TXCTL to | $T_{TX\_HO}$        | Enable Output Clock Delay.  | О    | 1.2  | -    | -   | ns    |
| RG1_TXCLK Output Hold Time    |                     | (RG1_TXCLK_DELAY=1).        |      |      |      |     |       |
|                               |                     | Refer to Figure 31          |      |      |      |     |       |
| RG1_RXD[3:0] and RG1_RXCTL    | $T_{RX\_SU}$        | Disable Input Clock Delay.  | I    | 1.0  | -    | -   | ns    |
| to RG1_RXCLK Input Setup Time |                     | (RG1_RXCLK_DELAY=0).        |      |      |      |     |       |
|                               |                     | Refer to Figure 32          |      |      |      |     |       |
| RG1_RXD[3:0] and RG1_RXCTL    | $T_{RX\_HO}$        | Disable Input Clock Delay.  | I    | 1.0  | -    | -   | ns    |
| to RG1_RXCLK Input Hold Time  |                     | (RG1_RXCLK_DELAY=0).        |      |      |      |     |       |
|                               |                     | Refer to Figure 32          |      |      |      |     |       |
| RG1_RXD[3:0] and RG1_RXCTL    | $T_{skewR} \\$      | Enable Input Clock Delay.   | I    | -600 | -    | 600 | ps    |
| to RG1_RXCLK Input Skew       |                     | (RG1_RXCLK_DELAY=1).        |      |      |      |     |       |
|                               |                     | Refer to Figure 33          |      |      |      |     |       |



### 12.5.8. HSGMII Characteristics

| Tahla 48 | HSGMII | Differential | Transmitter | Characteristics |  |
|----------|--------|--------------|-------------|-----------------|--|
|          |        |              |             |                 |  |

| Parameter               |                | SYM                     | Min     | Тур. | Max     | Units | Notes                                                 |
|-------------------------|----------------|-------------------------|---------|------|---------|-------|-------------------------------------------------------|
| Unit Interval           |                | UI                      | 319.968 | 320  | 320.032 | ps    | $320 ps \pm 100 ppm$                                  |
| Eye Mask                |                | T_X1                    | -       | -    | 0.175   | UI    | -                                                     |
| Eye Mask                |                | T_X2                    | -       | -    | 0.39    | UI    | -                                                     |
| Eye Mask                |                | T_Y1                    | 400     | -    | -       | mV    | -                                                     |
| Eye Mask                |                | T_Y2                    | -       | -    | 800     | mV    | -                                                     |
| Output Differe          | ential Voltage | V <sub>TX-DIFFp-p</sub> | 500     | 700  | 1000    | mV    | -                                                     |
| Output Jitter           | TJ             | T <sub>TX-JITTER</sub>  | -       | -    | 0.3     | UI    | $T_{TX-JITTER-MAX}$ $= 1 - T_{TX-EYE-MIN}$ $= 0.30UI$ |
|                         | DJ             |                         | -       | -    | 0.165   | UI    | -                                                     |
| Minimum TX              | Eye Width      | T <sub>TX-EYE</sub>     | 0.65    | -    | -       | UI    | -                                                     |
| Output Rise T           | ime            | T <sub>TX-RISE</sub>    | 0.125   | -    | -       | UI    | 20% ~ 80%                                             |
| Output Fall Ti          | me             | T <sub>TX-FALL</sub>    | 0.125   | -    | -       | UI    | 20% ~ 80%                                             |
| Differential Resistance |                | $R_{TX}$                | 80      | 100  | 120     | ohm   | -                                                     |
| AC Coupling             | Capacitor      | $C_{TX}$                | 80      | 100  | 120     | nF    | -                                                     |
| Transmit Leng           | gth in PCB     | L <sub>TX</sub>         | -       | -    | 10      | inch  | -                                                     |



Figure 34. HSGMII Differential Transmitter Eye Diagram



| Parameter                  | SYM                     | Min     | Тур. | Max     | Units | Notes                      |
|----------------------------|-------------------------|---------|------|---------|-------|----------------------------|
| Unit Interval              | UI                      | 319.968 | 320  | 320.032 | ps    | $320ps \pm 100ppm$         |
| Eye Mask                   | R_X1                    | -       | -    | 0.275   | UI    | -                          |
| Eye Mask                   | R_Y1                    | 100     | -    | -       | mV    | -                          |
| Eye Mask                   | R_Y2                    | -       | 1    | 800     | mV    | -                          |
| Input Differential Voltage | $V_{\text{RX-DIFFp-p}}$ | 200     | -    | 1200    | mV    | -                          |
| Minimum RX Eye Width       | $T_{RX	ext{-}EYE}$      | 0.4     | -    | -       | UI    | -                          |
| Input Jitter Tolerance     | T <sub>RX-JITTER</sub>  | -       | -    | 0.6     | UI    | T <sub>RX-JITTER-MAX</sub> |
|                            |                         |         |      |         |       | $= 1 - T_{RX-EYE-MIN}$     |
|                            |                         |         |      |         |       | = 0.6UI                    |
| Differential Resistance    | $R_{RX}$                | 80      | 100  | 120     | ohm   | -                          |



Figure 35. HSGMII Differential Receiver Eye Diagram



## 12.5.9. SGMII Characteristics

**Table 50. SGMII Differential Transmitter Characteristics** 

| Parameter                   | SYM                     | Min    | Тур. | Max    | Units | Notes                                                 |
|-----------------------------|-------------------------|--------|------|--------|-------|-------------------------------------------------------|
| Unit Interval               | UI                      | 799.92 | 800  | 800.08 | ps    | $800 ps \pm 100 ppm$                                  |
| Eye Mask                    | T_X1                    | -      | -    | 0.15   | UI    | -                                                     |
| Eye Mask                    | T_X2                    | -      | -    | 0.4    | UI    | -                                                     |
| Eye Mask                    | T_Y1                    | 150    | -    | -      | mV    | -                                                     |
| Eye Mask                    | T_Y2                    | -      | -    | 400    | mV    | -                                                     |
| Output Differential Voltage | V <sub>TX-DIFFp-p</sub> | 300    | 700  | 800    | mV    | -                                                     |
| Minimum TX Eye Width        | T <sub>TX-EYE</sub>     | 0.7    | -    | -      | UI    | -                                                     |
| Output Jitter               | T <sub>TX-JITTER</sub>  | -      | -    | 0.3    | UI    | $T_{TX-JITTER-MAX}$ $= 1 - T_{TX-EYE-MIN}$ $= 0.30UI$ |
| Data dependent jitter       | -                       | -      | 70   | -      | ps    | -                                                     |
| Output Rise Time            | T <sub>TX-RISE</sub>    | 100    | -    | 200    | ps    | 20% ~ 80%                                             |
| Output Fall Time            | T <sub>TX-FALL</sub>    | 100    | -    | 200    | ps    | 20% ~ 80%                                             |
| Output impedance            | $R_{TX}$                | 40     | -    | 140    | ohm   | single-end                                            |
| AC Coupling Capacitor       | $C_{TX}$                | 80     | 100  | 120    | nF    | -                                                     |
| Transmit Length in PCB      | L <sub>TX</sub>         | -      | -    | 10     | inch  | -                                                     |



Figure 36. SGMII Differential Transmitter Eye Diagram



| ı | able 51. SGMII | Differentia | il Receiver | Character | istics |
|---|----------------|-------------|-------------|-----------|--------|
|   | SYM            | Min         | Typ.        | Max       | Units  |

| Parameter                  | SYM                     | Min    | Тур. | Max    | Units | Notes                      |
|----------------------------|-------------------------|--------|------|--------|-------|----------------------------|
| Unit Interval              | UI                      | 799.92 | 800  | 800.08 | ps    | $800 ps \pm 100 ppm$       |
| Eye Mask                   | R_X1                    | -      | -    | 0.15   | UI    | -                          |
| Eye Mask                   | R_Y1                    | 100    | -    | -      | mV    | -                          |
| Eye Mask                   | R_Y2                    | -      | -    | 600    | mV    | -                          |
| Input Differential Voltage | V <sub>RX-DIFFp-p</sub> | 200    | -    | 1200   | mV    | -                          |
| Minimum RX Eye Width       | T <sub>RX-EYE</sub>     | 0.4    | -    | -      | UI    | -                          |
| Input Jitter Tolerance     | T <sub>RX-JITTER</sub>  | -      | -    | 0.6    | UI    | T <sub>RX-JITTER-MAX</sub> |
|                            |                         |        |      |        |       | $= 1 - T_{RX-EYE-MIN}$     |
|                            |                         |        |      |        |       | = 0.6UI                    |
| Differential Resistance    | $R_{RX}$                | 80     | 100  | 120    | ohm   | -                          |



Figure 37. SGMII Differential Receiver Eye Diagram



# 12.5.10. 1000Base-X Characteristics

Table 52. 1000Base-X Differential Transmitter Characteristics

| Parameter                   | SYM                          | Min    | Тур. | Max    | Units | Notes                            |
|-----------------------------|------------------------------|--------|------|--------|-------|----------------------------------|
| Unit Interval               | UI                           | 799.76 | 800  | 800.24 | ps    | $800 ps \pm 300 ppm$             |
| Eye Mask                    | T_X1                         | -      | -    | 0.15   | UI    | -                                |
| Eye Mask                    | T_X2                         | -      | -    | 0.4    | UI    | -                                |
| Eye Mask                    | T_Y1                         | 250    | -    | -      | mV    | -                                |
| Eye Mask                    | T_Y2                         | -      | -    | 600    | mV    | -                                |
| Output Differential Voltage | $V_{TX	ext{-DIFF}p	ext{-}p}$ | 500    | 700  | 1200   | mV    | -                                |
| Minimum TX Eye Width        | T <sub>TX-EYE</sub>          | 0.7    | -    | -      | UI    | -                                |
| Output Jitter               | T <sub>TX-JITTER</sub>       | -      | -    | 0.3    | UI    | T <sub>TX-JITTER-MAX</sub>       |
|                             |                              |        |      |        |       | $= 1 - T_{TX-EYE-MIN}$ $= 0.3UI$ |
| Output Rise Time            | T <sub>TX-RISE</sub>         | 0.075  | -    | -      | UI    | 20% ~ 80%                        |
| Output Fall Time            | T <sub>TX-FALL</sub>         | 0.075  | -    | -      | UI    | 20% ~ 80%                        |
| Differential Resistance     | R <sub>TX</sub>              | 80     | 100  | 120    | ohm   | -                                |
| AC Coupling Capacitor       | $C_{TX}$                     | 80     | 100  | 120    | nF    | -                                |
| Transmit Length in PCB      | $L_{TX}$                     | -      | -    | 10     | inch  | -                                |



Figure 38. 1000Base-X Differential Transmitter Eye Diagram



| Table 53. 1000Base-X Differential Receiver Characteristics |      |        |      |        |       |          |  |  |  |  |
|------------------------------------------------------------|------|--------|------|--------|-------|----------|--|--|--|--|
|                                                            | SYM  | Min    | Тур. | Max    | Units | Notes    |  |  |  |  |
|                                                            | UI   | 799.76 | 800  | 800.24 | ps    | ± 300ppm |  |  |  |  |
|                                                            | R_X1 | -      | -    | 0.3    | UI    | -        |  |  |  |  |
|                                                            | R_Y1 | 185    | -    | -      | mV    | -        |  |  |  |  |
|                                                            |      |        |      |        |       |          |  |  |  |  |

| Parameter                  | SYM                     | Min    | Тур. | Max    | Units | Notes                                                            |
|----------------------------|-------------------------|--------|------|--------|-------|------------------------------------------------------------------|
| Unit Interval              | UI                      | 799.76 | 800  | 800.24 | ps    | ± 300ppm                                                         |
| Eye Mask                   | R_X1                    | -      | -    | 0.3    | UI    | -                                                                |
| Eye Mask                   | R_Y1                    | 185    | -    | -      | mV    | -                                                                |
| Eye Mask                   | R_Y2                    | -      | -    | 1000   | mV    | -                                                                |
| Input Differential Voltage | V <sub>RX-DIFFp-p</sub> | 370    | -    | 2000   | mV    | -                                                                |
| Minimum RX Eye Width       | $T_{RX	ext{-}EYE}$      | 0.4    | -    | -      | UI    | -                                                                |
| Input Jitter Tolerance     | T <sub>RX-JITTER</sub>  | -      | -    | 0.6    | UI    | $T_{RX\text{-JITTER-MAX}}$ = 1 - $T_{RX\text{-EYE-MIN}}$ = 0.6UI |
| Differential Resistance    | $R_{RX}$                | 80     | 100  | 120    | ohm   | -                                                                |



Figure 39. 1000Base-X Differential Receiver Eye Diagram



# 12.5.11. 100Base-FX Characteristics

**Table 54. 100Base-FX Differential Transmitter Characteristics** 

| Parameter                   | SYM                     | Min    | Тур. | Max    | Units | Notes                                              |
|-----------------------------|-------------------------|--------|------|--------|-------|----------------------------------------------------|
| Unit Interval               | UI                      | 7.9976 | 8    | 8.0024 | ns    | $8\text{ns} \pm 300\text{ppm}$                     |
| Eye Mask                    | T_X1                    | -      | -    | 0.15   | UI    | -                                                  |
| Eye Mask                    | T_X2                    | -      | -    | 0.4    | UI    | -                                                  |
| Eye Mask                    | T_Y1                    | 250    | -    | -      | mV    | -                                                  |
| Eye Mask                    | T_Y2                    | -      | -    | 600    | mV    | -                                                  |
| Output Differential Voltage | V <sub>TX-DIFFp-p</sub> | 500    | 700  | 1200   | mV    | -                                                  |
| Minimum TX Eye Width        | T <sub>TX-EYE</sub>     | 0.7    | -    | -      | UI    | -                                                  |
| Output Jitter               | T <sub>TX-JITTER</sub>  | -      | -    | 0.3    | UI    | $T_{TX-JITTER-MAX}$ = 1 - $T_{TX-EYE-MIN}$ = 0.3UI |
| Output Rise Time            | T <sub>TX-RISE</sub>    | 0.0075 | -    | _      | UI    | 20% ~ 80%                                          |
| Output Fall Time            | T <sub>TX-FALL</sub>    | 0.0075 | -    | -      | UI    | 20% ~ 80%                                          |
| Differential Resistance     | R <sub>TX</sub>         | 80     | 100  | 120    | ohm   | -                                                  |
| AC Coupling Capacitor       | $C_{TX}$                | 80     | 100  | 120    | nF    | -                                                  |
| Transmit Length in PCB      | $L_{TX}$                | -      | -    | 10     | inch  | -                                                  |



Figure 40. 100Base-FX Differential Transmitter Eye Diagram



| Table 55. 100Base-FX Differential Receiver Characteristics |                         |        |      |        |       |                  |  |  |  |
|------------------------------------------------------------|-------------------------|--------|------|--------|-------|------------------|--|--|--|
| ter                                                        | SYM                     | Min    | Тур. | Max    | Units | Notes            |  |  |  |
| erval                                                      | UI                      | 7.9976 | 8    | 8.0024 | ns    | $8ns \pm 300ppm$ |  |  |  |
| k                                                          | R_X1                    | -      | -    | 0.3    | UI    | -                |  |  |  |
| k                                                          | R_Y1                    | 185    | -    | -      | mV    | -                |  |  |  |
| k                                                          | R_Y2                    | -      | -    | 1000   | mV    | -                |  |  |  |
| fferential Voltage                                         | V <sub>RX-DIFFn-n</sub> | 370    | _    | 2000   | mV    | _                |  |  |  |

Paramete Unit Inter Eye Mask Eye Mask Eye Mask Input Diffe Minimum RX Eye Width 0.4 UI  $T_{RX\text{-}EYE}$ Input Jitter Tolerance 0.6 UI  $T_{\text{RX-JITTER-MAX}}$ T<sub>RX-JITTER</sub>  $= 1 - T_{RX-EYE-MIN}$ = 0.6UIDifferential Resistance  $R_{RX} \\$ 80 100 120 ohm



Figure 41. 100Base-FX Differential Receiver Eye Diagram



### 12.6. Power and Reset Characteristics



Figure 42. Power and Reset Characteristics

**Table 56. Power and Reset Timing Requirements** 

| Table con tower and record immigrations. |     |                                                                                          |  |     |      |     |       |
|------------------------------------------|-----|------------------------------------------------------------------------------------------|--|-----|------|-----|-------|
| Parameter                                | SYM | <b>Description/Condition</b>                                                             |  | Min | Typ. | Max | Units |
| Reset Delay Time                         | t1  | The duration from 'all power steady' to the reset signal released to high.               |  | 0   | ı    | ı   | ms    |
| Reset Low Time                           | t2  | The duration of reset signal remaining low time before issuing a reset to the RTL8367SC. |  | 10  | -    | 1   | ms    |
| VDDL Power Rise Time                     | t3  | DVDDL, AVDDL, PLLVDDL, and SVDDL power rise time. (10% ~ 90%)                            |  | 0.5 | -    | 10  | ms    |
| VDDH Power Rise Time                     | t4  | AVDDH and SVDDH power rise time. $(10\% \sim 90\%)$                                      |  | 0.5 | -    | 10  | ms    |

**Table 57. Power Monitor Reset Characteristics** 

| Parameter                                          | SYM | Description/Condition                                                                             |   | Min  | Typ. | Max   | Units |
|----------------------------------------------------|-----|---------------------------------------------------------------------------------------------------|---|------|------|-------|-------|
| Duration of VDDL power monitor reset               | t5  | The duration to issue power monitor reset when VDDL voltage drop lower than voltage threshold V1. |   | 0.2  | 1    | ı     | μs    |
| Duration of VDDH power monitor reset               | t6  | The duration to issue power monitor reset when VDDH voltage drop lower than voltage threshold V2. | I | 0.2  | -    | 1     | μs    |
| Voltage drop threshold of VDDL power monitor reset | V1  | The VDDL voltage drop threshold to issue power monitor reset.                                     |   | 0.5  | -    | 0.945 | V     |
| Voltage drop threshold of VDDH power monitor reset | V2  | The VDDH voltage drop threshold to issue power monitor reset.                                     | I | 1.65 | -    | 2.97  | V     |



### 13. Mechanical Dimensions

Thermally Enhanced Low Profile Plastic Quad Flat Package 128 Leads 14x14mm<sup>2</sup> Outline.







| Cymbal    |      | Dimension in mm | 1    | Dimension in inch |           |       |  |
|-----------|------|-----------------|------|-------------------|-----------|-------|--|
| Symbol    | Min  | Nom             | Max  | Min               | Nom       | Max   |  |
| A         | 1.40 | 1.50            | 1.60 | 0.055             | 0.059     | 0.063 |  |
| $A_1$     | 0.05 | 0.10            | 0.15 | 0.002             | 0.004     | 0.006 |  |
| $A_2$     | 1.35 | 1.35 1.40       |      | 0.053             | 0.055     | 0.057 |  |
| b         | 0.13 | 0.16            | 0.23 | 0.005             | 0.006     | 0.009 |  |
| D/E       |      | 16.00 BSC       |      | 0.630 BSC         |           |       |  |
| $D_1/E_1$ |      | 14.00 BSC       |      | 0.551 BSC         |           |       |  |
| $D_2/E_2$ | 5.46 | 5.72            | 5.97 | 0.215             | 0.225     | 0.235 |  |
| e         |      | 0.40 BSC        |      | 0.016 BSC         |           |       |  |
| L         | 0.45 | 0.60            | 0.75 | 0.018             | 0.024     | 0.030 |  |
| L1        |      | 1.00 REF        |      |                   | 0.039 REF |       |  |

#### Notes:

- 1. CONTROLLING DIMENSION: MILLIMETER(mm)
- 2. A1: E-PAD STAND OFF
- 3. REFERENCE DOCUMENT: JEDEC MS-026



# 14. Ordering Information

#### **Table 58. Ordering Information**

| Part Number   | Package                                               |  |
|---------------|-------------------------------------------------------|--|
| RTL8367SCI-CG | E-pad LQFP 128-pin 'Green' Package. Industrial grade. |  |

#### Realtek Semiconductor Corp.

Headquarters

No. 2, Innovation Road II, Hsinchu Science Park,

Hsinchu 300, Taiwan, R.O.C.

Tel: 886-3-5780211 Fax: 886-3-5776047

www.realtek.com