

RTL8103E-GR RTL8103EL-GR

# INTEGRATED FAST ETHERNET CONTROLLER FOR PCI EXPRESS™ APPLICATIONS

### **EEPROM & eFUSE DATASHEET**

(CONFIDENTIAL: Development Partners Only)

**Rev. 1.1** 12 February 2009

**Track ID: JATR-1076-21** 



#### Realtek Semiconductor Corp.

No. 2, Innovation Road II, Hsinchu Science Park, Hsinchu 300, Taiwan Tel.: +886-3-578-0211. Fax: +886-3-577-6047 www.realtek.com



#### **COPYRIGHT**

©2009 Realtek Semiconductor Corp. All rights reserved. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language in any form or by any means without the written permission of Realtek Semiconductor Corp.

#### **DISCLAIMER**

Realtek provides this document "as is", without warranty of any kind, neither expressed nor implied, including, but not limited to, the particular purpose. Realtek may make improvements and/or changes in this document or in the product described in this document at any time. This document could include technical inaccuracies or typographical errors.

#### **TRADEMARKS**

Realtek is a trademark of Realtek Semiconductor Corporation. Other names mentioned in this document are trademarks/registered trademarks of their respective owners.

#### **LICENSE**

This product is covered by one or more of the following patents: US5,307,459, US5,434,872, US5,732,094, US6,570,884, US6,115,776, and US6,327,625.

#### **USING THIS DOCUMENT**

This document is intended for the hardware and software engineer's register information on the Realtek RTL8103E and RTL8103EL chips.

Though every effort has been made to ensure that this document is current and accurate, more information may have become available subsequent to the production of this guide. In that event, please contact your Realtek representative for additional information that may help in the development process.

#### **REVISION HISTORY**

| Revision | Release Date | Summary                                                                 |  |  |
|----------|--------------|-------------------------------------------------------------------------|--|--|
| 1.0      | 2008/11/21   | First release.                                                          |  |  |
| 1.1      | 2009/02/12   | Added Table 4 9346CR: 93C46 (93C56) Command (Offset 0050h, RW), page 5. |  |  |



## **Table of Contents**

| 1. | EEP  | PROM (93C46/93C56) CONTENTS                                                     | 1      |
|----|------|---------------------------------------------------------------------------------|--------|
| 2. | PG T | TOOL EFUSE CONFIGURATION FILE CONTENTS                                          | 3      |
| 3. | EEP  | PROM & EFUSE RELATED ETHERNET MAC REGISTERS                                     | 4      |
| ٠. | 3.1. |                                                                                 |        |
|    | 3.1. | 9346CR: 93C46 (93C56) COMMAND (OFFSET 0050H, RW)<br>CONFIG 0 (OFFSET 0051H, RW) | 5<br>6 |
|    | 3.3. | CONFIG 1 (OFFSET 0052H, RW)                                                     | 6      |
|    |      | CONFIG 2 (OFFSET 0053H. RW)                                                     | 7      |
|    | 3.5. | CONFIG 2 (OFFSET 0053H, RW) CONFIG 3 (OFFSET 0054H, RW)                         | 8      |
|    | 3.6. | CONFIG 4 (OFFSET 0055H, RW)                                                     | 9      |
|    | 3.7. | CONFIG 5 (OFFSET 0056H, RW)                                                     | 9      |
| 4. | EEP  | PROM & EFUSE RELATED POWER MANAGEMENT REGISTERS                                 |        |
|    | 4.1. | PCI CONFIGURATION SPACE TABLE                                                   |        |
| 5  | PYF  | E PARAMETERS                                                                    | 14     |
| ٥. | IAL  | E TARAMETERS                                                                    | 17     |

#### List of Tables

| TABLE 1. EEPROM (93C46/93C56) CONTENTS                      | l  |
|-------------------------------------------------------------|----|
| TABLE 2. EFUSE CFG CONTENTS.                                | 3  |
| TABLE 3. EEPROM & EFUSE RELATED ETHERNET MAC REGISTERS      | 4  |
| TABLE 4. 9346CR: 93C46 (93C56) COMMAND (OFFSET 0050H, RW)   | 5  |
| TABLE 5. CONFIG 0 (OFFSET 0051H, RW)                        |    |
| Table 6. CONFIG 1 (Offset 0052h, RW)                        | 6  |
| TABLE 7. CONFIG 2 (OFFSET 0053H, RW)                        |    |
| TABLE 8. CONFIG 3 (OFFSET 0054H, RW)                        | 8  |
| Table 9. CONFIG 4 (Offset 0055h, RW)                        | 9  |
| Table 10. CONFIG 5 (Offset 0056h, RW)                       |    |
| TABLE 11. EEPROM & EFUSE RELATED POWER MANAGEMENT REGISTERS |    |
| TABLE 12. PCI CONFIGURATION SPACE TABLE                     |    |
| Table 13. PXE Parameters                                    | 14 |
|                                                             |    |



#### 1. **EEPROM (93C46/93C56) Contents**

The RTL8103E(L) requires an external EEPROM. The 93C46/93C56 is a 1K-bit/2K-bit EEPROM. The EEPROM interface permits the RTL8103E(L) to read from, and write data to, an external serial EEPROM device.

Note: The RTL8103EL only supports 93C46 EEPROM.

Values in the external EEPROM allow default fields in PCI configuration space and I/O space to be overridden following a power-on reset, PCI reset, and software EEPROM auto-load command. The RTL8103E(L) will auto-load values from the EEPROM.

If the EEPROM is not present and eFUSE auto-load is bypassed, the RTL8103E(L) initialization uses default values for the appropriate Configuration and Operational Registers. Software can read and write to the EEPROM using 'bit-bang' accesses via the 9346CR Register, or using PCI VPD (Vital Product Data).

Although it is actually addressed by words, the EEPROM contents are listed in Table 1 below by bytes for convenience. After the power-on reset, PCI reset, and software EEPROM auto-load command in the 9346CR, the RTL8103E(L) performs a series of EEPROM read operations from the 93C46/93C56, Address 00h to 3Fh.

We recommend you obtain Realtek's approval before changing the default settings of the EEPROM.

Table 1. EEPROM (93C46/93C56) Contents

|         |             | Tuble 1. LEI Roll (00040/0000) Contents                                                                                                                                                                                |
|---------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bytes   | Contents    | Description                                                                                                                                                                                                            |
| 00h     | 29h         | These 2 Bytes Contain ID Code Words for the RTL8103E(L).                                                                                                                                                               |
| 01h     | 81h         | The RTL8103E(L) will load the contents of the EEPROM into the corresponding location if the ID word (8129h) is correct. Otherwise, the Vendor ID and Device ID of the PCI configuration space are '10ECh' and '8136h'. |
| 02h-03h | VID         | PCI Vendor ID. PCI configuration space offset 00h-01h.                                                                                                                                                                 |
| 04h-05h | DID         | PCI Device ID. PCI configuration space offset 02h-03h.                                                                                                                                                                 |
| 06h-07h | SVID        | PCI Subsystem Vendor ID. PCI configuration space offset 2Ch-2Dh.                                                                                                                                                       |
| 08h-09h | SMID        | PCI Subsystem ID. PCI configuration space offset 2Eh-2Fh.                                                                                                                                                              |
| 0Ah     | BAR2        | PCI BAR2[7:0]. PCI configuration space offset 18h.                                                                                                                                                                     |
|         |             | 04h for 64-bit MEM                                                                                                                                                                                                     |
|         |             | 00h for 32-bit MEM                                                                                                                                                                                                     |
|         |             | 0Ch for 64-bit prefetchable MEM                                                                                                                                                                                        |
| 0Bh     | BAR0        | PCI BAR0[7:0]. PCI configuration space offset 10h.                                                                                                                                                                     |
|         |             | 01h for IO.                                                                                                                                                                                                            |
| 0Ch     | CONFIG2     | RTL8103E(L) Configuration Register 2. MAC register offset 53h.                                                                                                                                                         |
| 0Dh     | CONFIG3     | RTL8103E(L) Configuration Register 3. MAC register offset 54h.                                                                                                                                                         |
| 0Eh-13h | Ethernet ID | Ethernet ID. After an auto-load command or hardware reset, the RTL8103E(L) loads the Ethernet ID to IDR0-IDR5 of the RTL8103E(L)'s I/O registers.                                                                      |
| 14h     | CONFIG0     | RTL8103E(L) Configuration Register 0. MAC registers offset 51h.                                                                                                                                                        |
| 15h     | CONFIG1     | RTL8103E(L) Configuration Register 1. MAC registers offset 52h.                                                                                                                                                        |
| 16h-17h | PMC         | Do Not Change This Field Without Realtek Approval.                                                                                                                                                                     |
|         |             | Power Management Capabilities. PCI configuration space addresses 42h and 43h.                                                                                                                                          |

| Bytes   | Contents                                  | Description                                                                           |
|---------|-------------------------------------------|---------------------------------------------------------------------------------------|
| 18h     | CONFIG4                                   | RTL8103E(L) Configuration Register 5. MAC registers offset 55h.                       |
| 19h     | CONFIG5                                   | Reserved. Do not change this field without Realtek approval.                          |
|         |                                           | RTL8103E(L) Configuration register 4. MAC registers offset 56h.                       |
| 1Ah     | Express Device                            | PCIE Configuration Space Offset 74h.                                                  |
| 1Bh     | Capability                                | PCIE Configuration Space Offset 75h.                                                  |
| 1Ch     | MSI Capability                            | PCIE Configuration Space Offset 52h.                                                  |
| 1Dh     | PCI Express<br>Capability                 | PCIE Configuration Space Offset 73h.                                                  |
| 1Eh     | PCI Express Link                          | PCIE Configuration Space Offset 80h.                                                  |
| 1Fh     | Control                                   | PCIE Configuration Space Offset 81h.                                                  |
| 20h     | PCI Express Link                          | PCIE Configuration Space Offset 7Ch.                                                  |
| 21h     | Capability                                | PCIE Configuration Space Offset 7Dh.                                                  |
| 22h     |                                           | PCIE Configuration Space Offset 7Eh.                                                  |
| 23h     |                                           | PCIE Configuration Space Offset 7Fh.                                                  |
| 24h     | PCI Express Link                          | PCIE Configuration Space Offset 78h.                                                  |
| 25h     | Device Control                            | PCIE Configuration Space Offset 79h.                                                  |
| 26h~2Bh | PCI Express<br>Parameter                  | Realtek Internal Use. Do not change this field without Realtek approval.              |
| 2Ch     | ROMBAR                                    | PCIE Configuration Space Offset 30h.                                                  |
| 2Dh~31h | PCI Express<br>Parameter                  | Realtek Internal Use. Do not change this field without Realtek approval.              |
| 32h-33h | -                                         | Reserved.                                                                             |
| 34h~3Eh | PCI Express<br>Parameter                  | Realtek Internal Use. Do not change this field without Realtek approval.              |
| 3Fh     | PXE_Para                                  | Reserved. Do not change this field without Realtek approval.  PXE ROM code parameter. |
| 40h~49h | PCI Express<br>Parameter                  | Realtek Internal Use. Do not change this field without Realtek approval.              |
| 4Ah-51h | PCI Express<br>Serial Number<br>registers | PCIE Configuration Space Offset 164h-16Bh.                                            |
| 52h-56h | PCI Express<br>Parameter                  | Realtek Internal Use. Do not change this field without Realtek approval.              |



## 2. PG Tool eFUSE Configuration File Contents

The RTL8103E(L) features embedded configurable 2K-bit eFUSE One-Time-Programmable (OTP) memory. The eFUSE interface permits the RTL8103E(L) to read from, and write data to, an internal eFUSE.

Values in the internal eFUSE allow default fields in PCI configuration space and I/O space to be overridden. Following a power-on reset or software EEPROM/eFUSE auto-load command, the RTL8103E(L) will auto-load values from the eFUSE.

If the EEPROM is not present and eFUSE auto-load is bypassed, the RTL8103E(L) initialization uses default values for the appropriate Configuration and Operational Registers. Software can read and write to the eFUSE using 'bit-bang' accesses via the eFUSE Access Register.

We recommend you obtain Realtek's approval before changing the default settings of the eFUSE.

Description **Contents NODEID** Ethernet ID. After auto-load command or hardware reset, the RTL8103E(L) loads Ethernet ID to IDR0-IDR5 of the RTL8103E(L)'s I/O registers. PCI Vendor ID. PCI configuration space offset 00h-01h. VID PCI Device ID. PCI configuration space offset 02h-03h. DID **SVID** PCI Subsystem Vendor ID. PCI configuration space offset 2Ch-2Dh. **SMID** PCI Subsystem ID. PCI configuration space offset 2Eh-2Fh. RTL8103E(L) Configuration Register 0. MAC registers offset 51h. CONFIG0 RTL8103E(L) Configuration Register 1. MAC registers offset 52h. CONFIG1 CONFIG2 RTL8103E(L) Configuration Register 2. MAC register offset 53h. CONFIG3 RTL8103E(L) Configuration Register 3. MAC register offset 54h. CONFIG4 RTL8103E(L) Configuration Register 5. MAC registers offset 55h. CONFIG5 Reserved. Do not change this field without Realtek approval. RTL8103E(L) Configuration register 4: MAC registers offset 56h. **PMC** Reserved. Do not change this field without Realtek approval. Power Management Capabilities. PCI configuration space addresses 42h and 43h. **ROMBAR** PCIE Configuration Space Offset 30h. ROMCONF Reserved. Do not change this field without Realtek approval. PXE ROM code parameter. 20h for enable and 00h for disable PXE code. **LEDCFG** RTL8103E(L) LED Configuration Register. MAC registers offset 18h and 19h. SN PCIE Configuration Space Offset 164h-16Bh.

Table 2. eFUSE CFG Contents



# 3. EEPROM & eFUSE Related Ethernet MAC Registers

Table 3. EEPROM & eFUSE Related Ethernet MAC Registers

| Offset  | Name      | Type | Bit7  | Bit6   | Bit5  | Bit4       | Bit3 | Bit2      | Bit1           | Bit0 |
|---------|-----------|------|-------|--------|-------|------------|------|-----------|----------------|------|
| 00h-05h | IDR0-IDR5 | RW   | -     | -      | -     | =          | -    | -         | =              | -    |
| 51h     | CONFIG0   | R    | -     | -      | -     | =          | -    | BS2       | BS1            | BS0  |
|         |           | W    | -     | -      | -     | -          | -    | -         | -              | -    |
| 52h     | CONFIG1   | R    | LEDS1 | LEDS0  | -     | Speed_down | -    | -         | =              | -    |
|         |           | W    | LEDS1 | LEDS0  | -     | Speed_down | -    | -         | -              | -    |
| 53h     | CONFIG2   | R    | -     | -      | -     | -          | -    | led_lp_en | lanwake_dly_en | -    |
|         |           | W    | -     | -      | -     | -          | -    | led_lp_en | lanwake_dly_en | -    |
| 54h     | CONFIG3   | R    | -     | VPDSel | Magic | LinkUp     | -    | Jumbo_en0 | =              | 11   |
|         |           | W    | -     | VPDSel | Magic | LinkUp     | -    | Jumbo_en0 | =              | -    |
| 55h     | CONFIG4   | R    | -     | -      | -     | =          | -    | -         | Jumbo_en1      | -    |
|         |           | W    | -     | -      | -     | =          | -    | -         | Jumbo_en1      | -    |
| 56h     | CONFIG5   | R    | -     | BWF    | MWF   | UWF        | -    | - 4       | LANWake        | =    |
|         |           | W    | -     | BWF    | MWF   | UWF        | -    | -         | LANWake        | -    |





## 3.1. 9346CR: 93C46 (93C56) Command (Offset 0050h, RW)

Table 4. 9346CR: 93C46 (93C56) Command (Offset 0050h, RW)

|     | Id          | ibie 4. 33 | 40CK. 33C                                                                        | 46 (9303                                 | 6) Command (Offset 0050h, RW)                                                                     |  |  |
|-----|-------------|------------|----------------------------------------------------------------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------|--|--|
| Bit | Symbol      | RW         | Description                                                                      |                                          |                                                                                                   |  |  |
| 7:6 | EEM1-0      | RW         | Operating Mode: These 2 bits select the RTL8102E/RTL8102EL operating mode.       |                                          |                                                                                                   |  |  |
|     |             |            |                                                                                  | Note: The RTL8102EL supports only 93C46. |                                                                                                   |  |  |
|     |             |            | EEM1                                                                             | EEM0                                     | Operating Mode                                                                                    |  |  |
|     |             |            | 0                                                                                | 0                                        | Normal (RTL8102E/RTL8102EL network/host                                                           |  |  |
|     |             |            |                                                                                  |                                          | communication mode)                                                                               |  |  |
|     |             |            | 0                                                                                | 1                                        | Auto-Load.                                                                                        |  |  |
|     |             |            |                                                                                  |                                          | Entering this mode will make the                                                                  |  |  |
|     |             |            |                                                                                  |                                          | RTL8102E/RTL8102EL load the contents of the 93C46 (93C56) when the PCI RSTB signal is asserted.   |  |  |
|     |             |            |                                                                                  |                                          | Autoload en bit (9346CR bit5) must be '1' before                                                  |  |  |
|     |             |            |                                                                                  |                                          | RTL8102E/RTL8102EL enters this mode, so set this byte                                             |  |  |
|     |             |            |                                                                                  |                                          | to 60h when software auto-loads.                                                                  |  |  |
|     |             |            |                                                                                  |                                          | This auto-load operation will take about 2ms. After it is                                         |  |  |
|     |             |            |                                                                                  |                                          | completed, the RTL8102E/RTL8102EL goes back to normal mode automatically (EEM1 = 0, EEM0 = 0) and |  |  |
|     |             |            |                                                                                  |                                          | all other registers are reset to default values.                                                  |  |  |
|     |             |            | 1                                                                                | 0                                        | 93C46 (93C56) Programming.                                                                        |  |  |
|     |             |            |                                                                                  |                                          | In this mode, both network and host bus master operations                                         |  |  |
|     |             |            |                                                                                  |                                          | are disabled. The 93C46 (93C56) can be directly accessed                                          |  |  |
|     |             |            |                                                                                  |                                          | via bit3-0 which now reflect the states of EECS, EESK,                                            |  |  |
|     | 100         |            |                                                                                  |                                          | EEDI, & EEDO pins respectively.                                                                   |  |  |
|     |             |            |                                                                                  | 1                                        | Config Register Write Enable.                                                                     |  |  |
|     |             |            |                                                                                  |                                          | Before writing to CONFIGx and IDx registers, the RTL8102E/RTL8102EL must be placed in this mode.  |  |  |
|     |             |            |                                                                                  |                                          | This will prevent RTL8102E/RTL8102EL configurations                                               |  |  |
|     |             |            |                                                                                  |                                          | from being accidentally changed.                                                                  |  |  |
| 5   | Autoload_en | RW         | Setting this                                                                     | bit to 1 wh                              | ten there is a software autoload action (EEM1 = $0$ , EEM0 = $1$ ).                               |  |  |
| 4   | -           | _          | Reserved                                                                         |                                          |                                                                                                   |  |  |
| 3   | EECS        | RW         | These bits reflect the state of the EECS, EESK, EEDI, and EEDO pins in auto-load |                                          |                                                                                                   |  |  |
| 2   | EESK        | RW         | or 93C46 (93C56) programming mode, and are valid only when the Flash bit is      |                                          |                                                                                                   |  |  |
| 1   | EEDI        | RW         | cleared.                                                                         |                                          |                                                                                                   |  |  |
| 0   | EEDO        | R          | Note: EESK, EEDI, and EEDO are valid after boot ROM complete.                    |                                          |                                                                                                   |  |  |



## 3.2. CONFIG 0 (Offset 0051h, RW)

Table 5. CONFIG 0 (Offset 0051h, RW)

| Bit | Symbol        | RW | Description           | •                                                                                                                                                      |              |                                 |  |  |  |
|-----|---------------|----|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------------------|--|--|--|
| 7   | Bootrom_pgact | RW |                       | When set to 1, the SPI flash can be directly accessed via bit 6~3, which now reflects the states of SPICSB, SPISK, SPIDI, and SPIDO pins respectively. |              |                                 |  |  |  |
| 6   | P_SPICS       | RW | These bits reflec     | et the state of the                                                                                                                                    | e SPICSB, SI | PISK, SPIDI and SPIDO pins when |  |  |  |
| 5   | P_SPISCK      | RW | bootrom_pgact         | is set to 1.                                                                                                                                           |              |                                 |  |  |  |
| 4   | P_SPISI       | RW |                       |                                                                                                                                                        |              |                                 |  |  |  |
| 3   | P_SPISO       | R  |                       |                                                                                                                                                        |              |                                 |  |  |  |
| 2:0 | BS2, BS1, BS0 | R  | Select Boot ROM Size. |                                                                                                                                                        |              |                                 |  |  |  |
|     |               |    | BS2                   | BS1                                                                                                                                                    | BS0          | Description                     |  |  |  |
|     |               |    | 0                     | 0                                                                                                                                                      | 0            | No Boot ROM                     |  |  |  |
|     |               |    | 0                     | 0                                                                                                                                                      | 1            | 8K Boot ROM                     |  |  |  |
|     |               |    | 0                     | 1                                                                                                                                                      | 0            | 16K Boot ROM                    |  |  |  |
|     |               |    | 0                     | 1                                                                                                                                                      | 1            | 32K Boot ROM                    |  |  |  |
|     |               |    | 1                     | 0                                                                                                                                                      | 0            | 64K Boot ROM                    |  |  |  |
|     |               |    | 1                     | 0                                                                                                                                                      | 1            | 128K Boot ROM                   |  |  |  |
|     |               |    | 1                     | 1                                                                                                                                                      | 0            | Reserved                        |  |  |  |
|     |               |    | 1                     | 1                                                                                                                                                      | 1            | Reserved                        |  |  |  |
|     |               |    |                       |                                                                                                                                                        |              |                                 |  |  |  |

Note: Only the RTL8103E has this function.

# 3.3. CONFIG 1 (Offset 0052h, RW)

Table 6. CONFIG 1 (Offset 0052h, RW)

| Bit | Symbol     | RW | Description                                                                                                                        |
|-----|------------|----|------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | LEDS1-0    | RW | Refer to the RTL8103E(L) datasheet for a detailed LED pin description. The initial value of these bits comes from the 93C46/93C56. |
| 5   | _          | -  | Reserved.                                                                                                                          |
| 4   | Speed_down | RW | Speed Down Enable.                                                                                                                 |
|     |            |    | 0: Link speed will stay at 100Mbps when the isolateb pin is low                                                                    |
|     |            |    | 1: Link speed changes from 100Mbps to 10Mbps when the isolateb pin is low                                                          |
| 3   | MEMMAP     | R  | Memory Mapping. The operational registers are mapped into PCI memory space.                                                        |
|     |            |    | Always 1.                                                                                                                          |
| 2   | IOMAP      | R  | I/O Mapping. The operational registers are mapped into PCI I/O space.                                                              |
|     |            |    | Always 1.                                                                                                                          |
| 1   | VPD        | R  | Vital Product Data. Set to enable Vital Product Data.                                                                              |
|     |            |    | Always 1.                                                                                                                          |
| 0   | PMEn       | R  | Power Management Enable.                                                                                                           |
|     |            |    | Always 1.                                                                                                                          |



# 3.4. CONFIG 2 (Offset 0053h, RW)

Table 7. CONFIG 2 (Offset 0053h, RW)

| Bit | Symbol         | RW | Description                                                                  |
|-----|----------------|----|------------------------------------------------------------------------------|
| 7:5 | -              | -  | Reserved.                                                                    |
| 4   | Aux_Status     | R  | Auxiliary Power Present Status.                                              |
|     |                |    | 1: Aux. Power is present                                                     |
|     |                |    | 0: Aux. Power is absent                                                      |
|     |                |    | The value of this bit is fixed after each PCI reset.                         |
| 3   | -              | -  | Reserved.                                                                    |
| 2   | led_lp_en      | RW | LED Low Power Enable.                                                        |
|     |                |    | 1: LEDs are disabled except D0 state                                         |
|     |                |    | 0: LEDs are enabled in all power management states                           |
| 1   | lanwake_dly_en | RW | Lanwakeb Pin Delay Enable.                                                   |
|     |                |    | 1: The lanwakeb pin is pulled low after 0.5s when the RTL8103E(L) receives a |
|     |                |    | WOL packet                                                                   |
|     |                |    | 0: The lanwakeb pin is pulled low immediately the RTL8103E(L) receives a WOL |
|     |                |    | packet                                                                       |
| 0   | -              | -  | Reserved.                                                                    |





# 3.5. CONFIG 3 (Offset 0054h, RW)

Table 8. CONFIG 3 (Offset 0054h, RW)

| Bit | Symbol | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|--------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | -      | -  | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 6   | VPDSel | RW | Vital Product Data Offset Select.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |        |    | 1'b0 (default): VPD address start point = 60h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |        |    | 1'b1: VPD address start point = 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 5   | Magic  | RW | Magic Packet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |        |    | This bit is valid when the PMEn bit of the CONFIG1 register is set. The RTL8103E(L) will assert the PMEB signal to wakeup the operating system when a Magic Packet is received.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     |        |    | Once the RTL8103E(L) has been enabled for Magic Packet wakeup, it scans all incoming packets addressed to the node for a specific data sequence that indicates to the controller that this is a Magic Packet. A Magic Packet must also meet the basic requirements of:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |        |    | Destination address + Source address + data + CRC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|     |        |    | The destination address may be the node ID of the receiving station or a multicast address, which includes the broadcast address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     | 1      |    | The specific sequence consists of 16 duplications of a 6-byte ID register, with no breaks nor interrupts. This sequence can be located anywhere within the packet, but must be preceded by a synchronization stream, 6 bytes of FFh. The device will also accept a multicast address, as long as the 16 duplications of the IEEE MAC address match the address of the ID register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|     |        |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     |        |    | If the Node ID is 11h 22h 33h 44h 55h 66h, then the format of the Magic frame looks like the following:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|     |        |    | Destination address + source address + MISC + FF FF FF FF FF FF FF + MISC + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 4 |
| 4   | LinkUp | RW | Link Up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|     | /V     |    | This bit is valid when the PMEn bit of the CONFIG1 register is set. The RTL8103E(L), in an adequate power state, will assert the PMEB signal to wakeup the operating system when the cable connection is reestablished.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 3:0 | -      | -  | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



## 3.6. CONFIG 4 (Offset 0055h, RW)

Table 9. CONFIG 4 (Offset 0055h, RW)

| Bit | Symbol              | RW | Description |
|-----|---------------------|----|-------------|
| 7:5 | =                   | 1  | Reserved.   |
| 4   | Isolate_disable_LAN | RW | 1: Enable   |
|     |                     |    | 0: Disable  |
| 3:0 | -                   | -  | Reserved.   |

## 3.7. CONFIG 5 (Offset 0056h, RW)

Table 10. CONFIG 5 (Offset 0056h, RW)

|     |         |    | 10. CONFIG 5 (Offset 0056ff, RVV)                                                                                       |
|-----|---------|----|-------------------------------------------------------------------------------------------------------------------------|
| Bit | Symbol  | RW | Description                                                                                                             |
| 7   | -       | -  | Reserved.                                                                                                               |
| 6   | BWF     | RW | Broadcast Wakeup Frame.                                                                                                 |
|     |         |    | 1: Enable Broadcast Wakeup Frame with mask bytes of only DID field = FF FF FF FF FF                                     |
|     |         |    | 0: Default value. Disable Broadcast Wakeup Frame with mask bytes of only the DID field = FF FF FF FF FF FF              |
|     |         |    | The power-on default value of this bit is 0.                                                                            |
| 5   | MWF     | RW | Multicast Wakeup Frame.                                                                                                 |
|     |         |    | 1: Enable Multicast Wakeup Frame with mask bytes of only DID field, which is a multicast address                        |
|     | 7 4     |    | 0: Default value. Disable Multicast Wakeup Frame with mask bytes of only the DID field, which is a multicast address    |
|     |         |    | The power-on default value of this bit is 0.                                                                            |
| 4   | UWF     | RW | Unicast Wakeup Frame.                                                                                                   |
|     |         |    | 1: Enable Unicast Wakeup Frame with mask bytes of only the DID field, which is its own physical address                 |
|     |         |    | 0: Default value. Disable Unicast Wakeup Frame with mask bytes of only the DID field, which is its own physical address |
|     |         |    | The power-on default value of this bit is 0.                                                                            |
| 3:2 |         | -  | Reserved.                                                                                                               |
| 1   | LANWake | RW | LANWake Signal Enable/Disable.                                                                                          |
|     |         |    | 1: Enable LANWake signal                                                                                                |
|     |         |    | 0: Disable LANWake signal                                                                                               |
| 0   | -       | -  | Reserved.                                                                                                               |



# 4. EEPROM & eFUSE Related Power Management Registers

Table 11. EEPROM & eFUSE Related Power Management Registers

| Configuration<br>Space Offset | Name | Type | Bit7                   | Bit6                  | Bit5   | Bit4     | Bit3   | Bit2 | Bit1  | Bit0     |
|-------------------------------|------|------|------------------------|-----------------------|--------|----------|--------|------|-------|----------|
| 42h                           | PMC  | R    | Aux_I_b1               | Aux_I_b0              | DSI    | Reserved | PMECLK |      | Versi | on       |
| 43h                           |      | R    | PME_D3 <sub>cold</sub> | PME_D3 <sub>hot</sub> | PME_D2 | PME_D1   | PME_D0 | D2   | D1    | Aux_I_b2 |

## 4.1. PCI Configuration Space Table

**Table 12. PCI Configuration Space Table** 

| Table 12. PCI Configuration Space Table |             |      |        |        |        |         |        |            |        |        |
|-----------------------------------------|-------------|------|--------|--------|--------|---------|--------|------------|--------|--------|
| No.                                     | Name        | Type | Bit7   | Bit6   | Bit5   | Bit4    | Bit3   | Bit2       | Bit1   | Bit0   |
| 00h                                     | VID         | R    | VID7   | VID6   | VID5   | VID4    | VID3   | VID2       | VID1   | VID0   |
| 01h                                     |             | R    | VID15  | VID14  | VID13  | VID12   | VID11  | VID10      | VID9   | VID8   |
| 02h                                     | DID         | R    | DID7   | DID6   | DID5   | DID4    | DID3   | DID2       | DID1   | DID0   |
| 03h                                     |             | R    | DID15  | DID14  | DID13  | DID12   | DID11  | DID10      | DID9   | DID8   |
| 04h                                     | Command     | R    | 0      | PERRSP | 0      | 0       | 0      | BMEN       | MEMEN  | IOEN   |
|                                         |             | W    | -      | PERRSP | -      | - / 1   | -/     | BMEN       | MEMEN  | IOEN   |
| 05h                                     |             | R    | 0      | 0      | 0      | 0       | 0      | IntDisable | 0      | SERREN |
|                                         |             | W    | -      | -      | -47    | 4-1     | -      | IntDisable | 1-17   | SERREN |
| 06h                                     | Status      | R    | 0      | 0      | 0      | 1       | IntSt  | 0          | 0      | 0      |
| 07h                                     |             | R    | DPERR  | SSERR  | RMABT  | RTABT   | STABT  | 0          | 0      | DPD    |
|                                         |             | W    | DPERR  | SSERR  | RMABT  | RTABT   | STABT  |            | -      | DPD    |
| 08h                                     | Revision ID | R    | 0      | 0      | 0      | 0       | 0      | 0          | 1      | 0      |
| 09h                                     | PIFR        | R    | 0      | 0      | 0      | 0       | 0      | 0          | 0      | 0      |
| 0Ah                                     | SCR 1       | R    | 0      | 0      | 0      | 0       | 0      | 0          | 0      | 0      |
| 0Bh                                     | BCR         | R    | 0      | 0      | 0      | 0       | 0      | 0          | 1      | 0      |
| 0Ch                                     | CLS         | RW   | CLS7   | CLS6   | CLS5   | CLS4    | CLS3   | CLS2       | CLS1   | CLS0   |
| 0Dh                                     | LTR         | R    | 0      | 0      | 0      | 0       | 0      | 0          | 0      | 0      |
| 0Eh                                     | HTR         | R    | 0      | 0      | 0      | 0       | 0      | 0          | 0      | 0      |
| 0Fh                                     | BIST        | R    | 0      | 0      | 0      | 0       | 0      | 0          | 0      | 0      |
| 10h                                     | IOAR        | R    | 0      | 0      | 0      | 0       | 0      | 0          | 0      | IOIN   |
|                                         |             | W    | -      | -      | -      | =       | -      | -          | -      | -      |
| 11h                                     |             | RW   | IOAR15 | IOAR14 | IOAR13 | IOAR12  | IOAR11 | IOAR10     | IOAR9  | IOAR8  |
| 12h                                     |             | RW   | IOAR23 | IOAR22 | IOAR21 | IOAR20  | IOAR19 | IOAR18     | IOAR17 | IOAR16 |
| 13h                                     |             | RW   | IOAR31 | IOAR30 | IOAR29 | IOAR28  | IOAR27 | IOAR26     | IOAR25 | IOAR24 |
| 14h∼                                    |             |      |        |        | Re     | eserved |        |            |        |        |
| 17h                                     |             |      |        |        |        | •       | •      |            | 1      |        |
| 18h                                     | MEM 64      | R    | MEM7   | 0      | 0      | 0       | MEMPF  | MEMLOC     | MEMLOC | MEMIN  |
| 19h                                     | BAR         | RW   | MEM15  | MEM14  | MEM13  | MEM12   | MEM11  | MEM10      | MEM9   | MEM8   |
| 1Ah                                     |             | RW   | MEM23  | MEM22  | MEM21  | MEM20   | MEM19  | MEM18      | MEM17  | MEM16  |
| 1Bh                                     |             | RW   | MEM31  | MEM30  | MEM29  | MEM28   | MEM27  | MEM26      | MEM25  | MEM24  |
| 1Ch                                     |             | RW   | MEM39  | MEM38  | MEM37  | MEM36   | MEM35  | MEM34      | MEM33  | MEM32  |
| 1Dh                                     |             | RW   | MEM47  | MEM46  | MEM45  | MEM44   | MEM43  | MEM42      | MEM41  | MEM40  |
| 1Eh                                     |             | RW   | MEM55  | MEM54  | MEM53  | MEM52   | MEM51  | MEM50      | MEM49  | MEM48  |
| 1Fh                                     |             | RW   | MEM63  | MEM62  | MEM61  | MEM60   | MEM59  | MEM58      | MEM57  | MEM56  |



#### RTL8103E/RTL8103EL EEPROM & eFUSE Datasheet

| No.         | Name                    | Type                       | Bit7                                  | Bit6                  | Bit5           | Bit4        | Bit3                                    | Bit2   | Bit1    | Bit0       |  |
|-------------|-------------------------|----------------------------|---------------------------------------|-----------------------|----------------|-------------|-----------------------------------------|--------|---------|------------|--|
| 20h~        |                         |                            |                                       |                       | Re             | eserved     |                                         |        |         |            |  |
| 27h<br>28h~ | CICDtr                  | CISPtr CardBus CIS Pointer |                                       |                       |                |             |                                         |        |         |            |  |
| 28h         | Cisru                   |                            | Carabas Cto 1 omeo                    |                       |                |             |                                         |        |         |            |  |
| 2Ch         | SVID                    | R                          | SVID7                                 | SVID6                 | SVID5          | SVID4       | SVID3                                   | SVID2  | SVID1   | SVID0      |  |
| 2Dh         |                         | R                          | SVID15                                | SVID14                | SVID13         | SVID12      | SVID11                                  | SVID10 | SVID9   | SVID8      |  |
| 2Eh         | SMID                    | R                          | SMID7                                 | SMID6                 | SMID5          | SMID4       | SMID3                                   | SMID2  | SMID1   | SMID0      |  |
| 2Fh         |                         | R                          | SMID15                                | SMID14                | SMID13         | SMID12      | SMID11                                  | SMID10 | SMID9   | SMID8      |  |
| 30h         | BMAR                    | R                          | 0                                     | 0                     | 0              | 0           | 0                                       | 0      | 0       | BROMEN     |  |
|             |                         | W                          | -                                     | -                     | -              | -           | -                                       | -      | -       | BROMEN     |  |
| 31h         |                         | R                          | BMAR15                                | BMAR14                | BMAR13         | BMAR12      | BMAR11                                  | 0      | 0       | 0          |  |
|             |                         | W                          | BMAR15                                | BMAR14                | BMAR13         | BMAR12      | BMAR11                                  | -      | -       | -1         |  |
| 32h         |                         | RW                         | BMAR23                                | BMAR22                | BMAR21         | BMAR20      | BMAR19                                  | BMAR18 | BMAR17  | BMAR16     |  |
| 33h         |                         | RW                         | BMAR31                                | BMAR30                | BMAR29         | BMAR28      | BMAR27                                  | BMAR26 | BMAR25  | BMAR24     |  |
| 34h         | Cap_Ptr                 | R                          | 0                                     | 1                     | 0              | 0           | 0                                       | 0      | 0       | 0          |  |
| 35h∼<br>3Bh |                         |                            |                                       |                       | Re             | eserved     |                                         | 1      |         |            |  |
| 3Ch         | ILR                     | RW                         | IRL7                                  | ILR6                  | ILR5           | ILR4        | ILR3                                    | ILR2   | ILR1    | ILR0       |  |
| 3Dh         | IPR                     | R                          | 0                                     | 0                     | 0              | 0           | 0                                       | 0      | 0       | 1          |  |
| 3Eh         | MNGNT                   | R                          | 0                                     | 0                     | 0              | 0           | 0                                       | 0      | 0       | 0          |  |
| 3Fh         | MXLAT                   | R                          | 0                                     | 0                     | 0              | 0           | 0                                       | 0      | 0       | 0          |  |
| 40h         | PMID                    | R                          | 0                                     | 0                     | 0              | 0           | 0                                       | 0      | Ŏ.      | 1          |  |
| 41h         | NextPtr                 | R                          | 0                                     | 1                     | 0              | 1           | 0                                       | 0      | 0       | 0          |  |
| 42h         | PMC                     | R                          | Aux_I_b1                              | Aux_I_b0              | DSI            | Reserved    | PMECLK                                  |        | Version |            |  |
| 43h         |                         | R                          | PME_D3 <sub>cold</sub>                | PME_D3 <sub>hot</sub> | PME_D2         | PME_D1      | PME_D0                                  | D2     | D1      | Aux_I_b2   |  |
| 44h         | PMCSR                   | R                          | 0                                     | 0                     | 0              | 0           | 0                                       | 0      | Power   | State      |  |
|             |                         | W                          | -                                     |                       | -              | -           | -                                       | - / -  | Power   | State      |  |
| 45h         |                         | R                          | PME_Status                            | -                     | -              | -           | -                                       |        | -       | PME_En     |  |
| A           |                         | W                          | PME_Status                            | -                     | -              | -           | ) — — — — — — — — — — — — — — — — — — — |        | -       | PME_En     |  |
| 46~<br>4Fh  |                         | A                          |                                       |                       | Re             | eserved     |                                         |        |         |            |  |
| 50h         | MSIID                   | R                          | 0                                     | 0                     | 0              | 0           | 0                                       | 1      | 0       | 1          |  |
| 51h         | NextPtr                 | R                          | 0                                     | 1                     | 1              | 1           | 0                                       | 0      | 0       | 0          |  |
| 52h         | Message<br>Control      | R                          | 64-bit Address<br>Capable             | Mult                  | iple Message E | nable       | 0                                       | 0      | 0       | MSI Enable |  |
|             |                         | W                          | -                                     | Mult                  | iple Message E | nable       | -                                       | -      | 0       | MSI Enable |  |
| 53h         |                         |                            | Reserved. Always return 0             |                       |                |             |                                         |        |         |            |  |
| 54h~<br>57h | Message<br>Address Low  | RW                         | 64-bit Interrupt Message Address Low  |                       |                |             |                                         |        |         |            |  |
| 58h~<br>5Bh | Message<br>Address High | RW                         | 64-bit Interrupt Message Address High |                       |                |             |                                         |        |         |            |  |
| 5Ch~<br>5Dh | Message<br>Data         | RW                         | 16-bit Message Data                   |                       |                |             |                                         |        |         |            |  |
| 5E~<br>6Fh  |                         |                            |                                       |                       | Re             | eserved     |                                         |        |         |            |  |
|             | PCIEID                  | D                          | 0                                     | 0                     | 0              | 1           | 0                                       | 0      |         |            |  |
| 70h<br>71h  | NextPtr                 | R<br>R                     | 0                                     | 0                     | 0              | 1           | 0                                       | 0      | 0       | 0          |  |
| 72h~        | PCIE Cap.               | R                          | 0                                     | 0                     | 0              |             | 0                                       | 0      | 0       | 1          |  |
| 72h~<br>73h | FCIE Cap.               | R                          | 0                                     | 0                     | 0              | Legacy<br>0 | 0                                       | 0      | 0       | 0          |  |
|             |                         | ľ                          | U                                     | U                     | U              | U           | U                                       | U      | U       | U          |  |



#### RTL8103E/RTL8103EL EEPROM & eFUSE Datasheet

| No.         | Name                           | Type | Bit7                         | Bit6                         | Bit5                            | Bit4                                          | Bit3                                       | Bit2                             | Bit1                                           | Bit0                             |
|-------------|--------------------------------|------|------------------------------|------------------------------|---------------------------------|-----------------------------------------------|--------------------------------------------|----------------------------------|------------------------------------------------|----------------------------------|
| 74h~<br>77h | Device<br>Capability           | R    | L0s_acpt_<br>latency[1]      | L0s_acpt_<br>latency[0]      | Entend_<br>tag_support          | 0                                             | 0                                          | Max_p                            | ayload_size_su                                 | pport                            |
|             | Register                       | R    | Role Base<br>Error rpt       | 0                            | 0                               | 0                                             | L1_acpt_<br>latency[2]                     | L1_acpt_<br>latency[1]           | L1_acpt_<br>latency[0]                         | L0s_acpt_<br>latency[2]          |
|             |                                | R    | 0                            | 0                            | 0                               | 0                                             | 0                                          | 0                                | 0                                              | 0                                |
|             |                                | R    | 0                            | 0                            | 0                               | 0                                             | 0                                          | 0                                | 0                                              | 0                                |
| 78h~<br>79h | Device<br>Control<br>Register  | RW   | Ma                           | x_payload_siz                | e                               | Relaxed_<br>ordering_en                       | Unsupport_rqst_rpt_en                      | Fatal_err<br>_rpt_en             | Non_fatal<br>_err_rpt_en                       | Correct-<br>able_err<br>_rpt_en  |
|             |                                | RW   | 0                            | Max                          | _read_request_                  | size                                          | No_snoop<br>_en                            | Auxpwr<br>_PM_en                 | 0                                              | Entend<br>_tag_en                |
| 7Ah         | Device Status<br>Register      | R    | 0                            | 0                            | Transaction _pending            | AuxPwr<br>_det                                | Upsupport<br>_rqst_det                     | Fatal_err<br>_det                | Non_fatal<br>_err_det                          | Correct-<br>able_err<br>_det     |
|             |                                | W    | 0                            | 0                            | -                               | -                                             | Upsupport<br>_rqst_det                     | Fatal_err<br>_det                | Non_fatal<br>_err_det                          | Correct-<br>able_err<br>_det     |
| 7Bh         |                                | R    | 0                            | 0                            | 0                               | 0                                             | 0                                          | 0                                | 0                                              | 0                                |
| 7Ch         | Link                           | R    | 0                            | 0                            | 0                               | 1                                             | 0                                          | 0                                | 0                                              | 1                                |
| 7Dh         | Capability<br>Register         | R    | L1_exit<br>_lat[0]           | L0s_exit<br>_lat[2]          | L0s_exit<br>_lat[1]             | L0s_exit<br>_lat[0]                           | ASPM_                                      | support                          | 0                                              | 0                                |
| 7Eh         |                                | R    | 0                            | 0                            | 0                               | 0                                             | 0                                          | Clock_PM                         | L1_exit<br>_lat[2]                             | L1_exit<br>_lat[1]0              |
| 7Fh         |                                | R    | 0                            | 0                            | 0                               | 0                                             | 0                                          | 0                                | 0                                              | 0                                |
| 80h         | Link Control<br>Register       | R    | Extended _sync               | Common _clock                | 0                               | 0                                             | RCB                                        | 0                                | ASPM_                                          | control                          |
|             |                                | W    | Extended _sync               | Common<br>_clock             | 0                               | 0                                             | RCB                                        | 0                                | ASPM_                                          |                                  |
| 81h         |                                | R    | 0                            | 0                            | 0                               | 0                                             | 0                                          | 0                                | 0                                              | Enable clock_PM                  |
| A           |                                | W    | 0                            | 0                            | 0                               | 0                                             | 0                                          | 0                                | 0                                              | Enable clock_PM                  |
| 82h         | Link Status                    | R    | 0                            | 0                            | 0                               | 1                                             | 0                                          | 0                                | 0                                              | 1                                |
| 83h         | Register                       | R    | 0                            | 0                            | 0                               | Slot_clock<br>_cfg                            | 0                                          | 0                                | 0                                              | 0                                |
| 84h         | Slot<br>Capability<br>Register | R    | Slot power<br>Limit[0]       | Hot-Plug<br>Capable          | Hot-Plug<br>Surprise            | Power<br>Indicator<br>Present                 | Attn Indicator<br>Present                  | MRL Sensor<br>Present            | Power<br>Control<br>Present                    | Attn Bottom<br>Present           |
| 85h         |                                | R    | Slot Power<br>Limit scale[0] | Slot Power<br>Limit[7]       | Slot Power<br>Limit[6]          | Slot Power<br>Limit[5]                        | Slot Power<br>Limit[4]                     | Slot Power<br>Limit[3]           | Slot Power<br>Limit[2]                         | Slot Power<br>Limit[1]           |
| 86h         |                                | R    | Physical Slot<br>Number[4]   | Physical Slot<br>Number[3]   | Physical Slot<br>Number[2]      | Physical Slot<br>Number[1]                    | Physical Slot<br>Number[0]                 | No Common<br>Complete<br>Support | Electromech-<br>anical<br>Interlock<br>Present | Slot Power<br>Limit<br>Scale[1]  |
| 87h         |                                | R    | Physical Slot<br>Number[12]  | Physical Slot<br>Number[11]  | Physical Slot<br>Number[10]     | Physical Slot<br>Number[9]                    | Physical Slot<br>Number[8]                 | Physical Slot<br>Number[7]       | Physical Slot<br>Number[6]                     | Physical<br>Slot<br>Number[5]    |
| 88h         | Slot Control<br>Register       | RW   | Attn Indicator<br>Control[1] | Attn Indicator<br>Control[0] | Hot-Plug<br>Interrupt<br>Enable | Command<br>Completed<br>Interrupt<br>Enable   | Presence<br>Detect<br>Changed<br>Enable    | MRL Sensor<br>Changed<br>Enable  | Power Fault<br>Detected<br>Enable              | Attn Button<br>Pressed<br>Enable |
| 89h         |                                | RW   | -                            | 1                            | -                               | Data Link<br>Layer State<br>Changed<br>Enable | Electromecha<br>nical Interlock<br>Control | Power<br>Controller<br>Control   | Power<br>Indicator<br>Control[1]               | Power<br>Indicator<br>Control[0] |



#### RTL8103E/RTL8103EL EEPROM & eFUSE Datasheet

| No.         | Name                      | Type |                        | Bit7                              | Bit6                     | Bit5                    | Bit4                    | Bit3                          | Bit2                     | Bit1                    | Bit0                                |
|-------------|---------------------------|------|------------------------|-----------------------------------|--------------------------|-------------------------|-------------------------|-------------------------------|--------------------------|-------------------------|-------------------------------------|
| 8Ah         | Slot Status<br>Register   | R    | med                    | lectro-<br>chanical<br>ock Status | Presence<br>Detect State | MRL Sensor<br>State     | Command<br>Completed    | Presence<br>Detect<br>Changed | MRL Sensor<br>Changed    | Power Fault<br>Detected | Attn Button<br>Pressed              |
| 8Bh         |                           | R    |                        |                                   |                          |                         | Reserved                |                               |                          |                         | Data Link<br>Layer State<br>Changed |
| 8Ch∼<br>AFh | Reserved                  |      |                        |                                   |                          |                         |                         |                               |                          |                         |                                     |
| B0h         | MSI-X ID                  | R    |                        | 0                                 | 0                        | 0                       | 1                       | 0                             | 0                        | 0                       | 1                                   |
| B1h         | NextPtr                   | R    |                        | 1                                 | 1                        | 0                       | 1                       | 0                             | 0                        | 0                       | 0                                   |
| B2h         |                           | R    |                        | -X Table<br>Size[7]               | MSI-X Table<br>_Size[6]  | MSI-X Table<br>_Size[5] | MSI-X Table<br>_Size[4] | MSI-X Table<br>_Size[3]       | MSI-X Table<br>_Size[2]  | MSI-X Table<br>_Size[1] | MSI-X<br>Table<br>_Size[0]          |
| B3h         |                           | R    | MSI-                   | X Enable                          | Function<br>Mask         |                         | Reserved                |                               | MSI-X Table<br>_Size[10] | MSI-X Table<br>_Size[9] | MSI-X<br>Table<br>_Size[8]          |
| B4h         | MSI-X Table<br>Offset and | R    | Table                  | Offset[4]                         | Table<br>Offset[3]       | Table<br>Offset[2]      | Table<br>Offset[1]      | Table<br>Offset[0]            | BIR[2]                   | BIR[1]                  | BIR[0]                              |
| B5h         | BIR Register              | R    |                        | Γable<br>fset[12]                 | Table<br>Offset[11]      | Table<br>Offset[10]     | Table<br>Offset[9]      | Table<br>Offset[8]            | Table<br>Offset[7]       | Table<br>Offset[6]      | Table<br>Offset[5]                  |
| B6h         |                           | R    | Table<br>Offset[20]    |                                   | Table<br>Offset[19]      | Table<br>Offset[18]     | Table<br>Offset[17]     | Table<br>Offset[16]           | Table<br>Offset[15]      | Table<br>Offset[14]     | Table<br>Offset[13]                 |
| B7h         |                           | R    |                        | Γable<br>fset[28]                 | Table<br>Offset[27]      | Table<br>Offset[26]     | Table<br>Offset[25]     | Table<br>Offset[24]           | Table<br>Offset[23]      | Table<br>Offset[22]     | Table<br>Offset[21]                 |
| B8h         | MSI-X PBA<br>Offset and   | R    | PBA Table<br>Offset[4] |                                   | PBA Table<br>Offset[3]   | PBA Table<br>Offset[2]  | PBA Table<br>Offset[1]  | PBA Table<br>Offset[0]        | PBA BIR[2]               | PBA BIR[1]              | PBA BIR[0]                          |
| B9h         | BIR                       | R    |                        | A Table<br>fset[12]               | PBA Table<br>Offset[11]  | PBA Table<br>Offset[10] | PBA Table<br>Offset[9]  | PBA Table<br>Offset[8]        | PBA Table<br>Offset[7]   | PBA Table<br>Offset[6]  | PBA Table<br>Offset[5]              |
| BAh         |                           | R    |                        | A Table<br>fset[20]               | PBA Table<br>Offset[19]  | PBA Table<br>Offset[18] | PBA Table<br>Offset[17] | PBA Table<br>Offset[16]       | PBA Table<br>Offset[15]  | PBA Table<br>Offset[14] | PBA Table<br>Offset[13]             |
| BBh         |                           | R    |                        | A Table<br>fset[28]               | PBA Table<br>Offset[27]  | PBA Table<br>Offset[26] | PBA Table<br>Offset[25] | PBA Table<br>Offset[24]       | PBA Table<br>Offset[23]  | PBA Table<br>Offset[22] | PBA Table<br>Offset[21]             |
| BCh~<br>CFH |                           | A    |                        |                                   |                          | Re                      | eserved                 |                               |                          |                         |                                     |
| D0h         | VPDID                     | R    | HEROFERIN              | 0                                 | 0                        | 0                       | 0                       | 0                             | 0                        | 1                       | 1                                   |
| D1h         | NextPTR                   | R    | 200000000              | 0                                 | 0                        | 0                       | 0                       | 0                             | 0                        | 0                       | 0                                   |
| D2h         | Flag VPD<br>Address       | RV   |                        | VPD<br>ARRD7                      | Diologo, delega          | VPD<br>ARRD5            | VPD<br>ARRD4            | VPD<br>ARRD3                  | VPD<br>ARRD2             | VPD<br>ARRD1            | VPD<br>ARRD0                        |
| D3h         |                           | RV   | V Flag                 |                                   | VPD<br>ARRD14            | VPD<br>ARRD13           | VPD<br>ARRD12           | VPD<br>ARRD11                 | VPD<br>ARRD10            | VPD<br>ARRD9            | VPD<br>Arrd8                        |
| D4h         | VPD Data                  | RV   | VPD<br>Data7           |                                   | VPD<br>Data6             | VPD<br>Data5            | VPD<br>Data4            | VPD<br>Data3                  | VPD<br>Data2             | VPD<br>Data l           | VPD<br>Data0                        |
| D5h         |                           | RV   | V                      | VPD<br>Data15                     | VPD<br>Data14            | VPD<br>Data13           | VPD<br>Data12           | VPD<br>Data11                 | VPD<br>Data10            | VPD<br>Data9            | VPD<br>Data8                        |
| D6h         |                           | RV   | V                      | VPD<br>Data23                     | VPD<br>Data22            | VPD<br>Data21           | VPD<br>Data20           | VPD<br>Data19                 | VPD<br>Data18            | VPD<br>Data17           | VPD<br>Data16                       |
| D7h         |                           | RV   | V                      | VPD<br>Data31                     | VPD<br>Data30            | VPD<br>Data29           | VPD<br>Data28           | VPD<br>Data27                 | VPD<br>Data26            | VPD<br>Data25           | VPD<br>Data24                       |
| D8h∼<br>FFh |                           |      |                        |                                   |                          | Re                      | eserved                 |                               |                          |                         |                                     |



### 5. PXE Parameters

**Table 13. PXE Parameters** 

| Bit | Symbol               | RW    | Description      |
|-----|----------------------|-------|------------------|
| 7-6 | Boot Protocol        | DW    | 00: PXE protocol |
| /-0 | Door Protocor        | RW    | 01: RPL protocol |
|     |                      |       | 00: ROM disable  |
| 5-4 | Boot order           | RW    | 01: Int 18h      |
| 3-4 | Boot order           |       | 10: Int 19h      |
|     |                      |       | 11: PnP/BEV(BBS) |
| 3   | Show Config Message  | RW    | 0: Enable        |
| 3   | Show Coning Message  | IX VV | 1: Disable       |
| 2   | Shift+F10 Menu Entry | RW    | 0: Enable        |
| 2   | Silit+F10 Menu Entry |       | 1: Disable       |
|     |                      |       | 00: 3 Seconds    |
| 1-0 | Show Config Time     | RW    | 01: 5 Seconds    |
| 1-0 | Show Coming Time     |       | 10: 1 Second     |
|     |                      |       | 11: 0 Seconds    |



# Realtek Semiconductor Corp. Headquarters

No. 2, Innovation Road II

Hsinchu Science Park, Hsinchu 300, Taiwan

Tel.: +886-3-578-0211. Fax: +886-3-577-6047

www.realtek.com