

RTL8105E-VC-GR

## INTEGRATED FAST ETHERNET CONTROLLER FOR PCI EXPRESS APPLICATIONS

### **EEPROM & eFUSE DATASHEET**

(CONFIDENTIAL: Development Partners Only)

**Rev. 1.0** 

11 June 2010

**Track ID: JATR-2265-11** 



#### Realtek Semiconductor Corp.

No. 2, Innovation Road II, Hsinchu Science Park, Hsinchu 300, Taiwan Tel.: +886-3-578-0211. Fax: +886-3-577-6047 www.realtek.com



#### **COPYRIGHT**

©2010 Realtek Semiconductor Corp. All rights reserved. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language in any form or by any means without the written permission of Realtek Semiconductor Corp.

#### **DISCLAIMER**

Realtek provides this document "as is", without warranty of any kind. Realtek may make improvements and/or changes in this document or in the product described in this document at any time. This document could include technical inaccuracies or typographical errors.

#### **TRADEMARKS**

Realtek is a trademark of Realtek Semiconductor Corporation. Other names mentioned in this document are trademarks/registered trademarks of their respective owners.

#### **LICENSE**

This product is covered by one or more of the following patents: US5,307,459, US5,434,872, US5,732,094, US6,570,884, US6,115,776, and US6,327,625.

#### **USING THIS DOCUMENT**

This document is intended for the software engineer's reference and provides detailed programming information

Though every effort has been made to ensure that this document is current and accurate, more information may have become available subsequent to the production of this guide.

#### **REVISION HISTORY**

| Revision | Release Date | Summary        |
|----------|--------------|----------------|
| 1.0      | 2010/06/11   | First release. |



## **Table of Contents**

| 1. | . EEP | PROM (93C46) CONTENTS                                   | 1  |
|----|-------|---------------------------------------------------------|----|
| 2. | . PG  | TOOL EFUSE CONFIGURATION FILE CONTENTS                  | 4  |
| 3. |       | PROM & EFUSE RELATED ETHERNET MAC REGISTERS             |    |
|    | 3.1.  | CONFIG 0 (Offset 0051h, RW)                             | 5  |
|    | 3.2.  | CONFIG 0 (OFFSET 0051H, RW) CONFIG 1 (OFFSET 0052H, RW) | 6  |
|    | 3.3.  | CONFIG 2 (Offset 0053H, RW) CONFIG 3 (Offset 0054H, RW) | 6  |
|    | 3.4.  | CONFIG 3 (Offset 0054H, RW)                             | 7  |
|    | 3.5.  | CONFIG 4 (Offset 0055h, RW)                             | 8  |
|    | 3.6.  | CONFIG 5 (Offset 0056H, RW)                             | 8  |
| 4. | . EEP | PROM & EFUSE RELATED POWER MANAGEMENT REGISTERS         | 9  |
|    | 4.1.  | PCI CONFIGURATION SPACE TABLE                           | 9  |
| 5. | PXF   | E PARAMETERS                                            | 13 |
| •  |       |                                                         |    |

## **List of Tables**

| ΓABLE 1. EEPROM (93C46) CONTENTS                            | 1  |
|-------------------------------------------------------------|----|
| ΓABLE 2. EFUSE CFG CONTENTS                                 | 4  |
| ΓABLE 3. EEPROM & EFUSE RELATED ETHERNET MAC REGISTERS      | 5  |
| Гавle 4. CONFIG 0 (Offset 0051н, RW)                        | 5  |
| Гавle 5. CONFIG 1 (Offset 0052h, RW)                        | 6  |
| Гавье 6. CONFIG 2 (Offset 0053h, RW)                        | 6  |
| Гавle 7. CONFIG 3 (Offset 0054h, RW)                        | 7  |
| ΓABLE 8. CONFIG 4 (OFFSET 0055H, RW)                        |    |
| Гавle 9. CONFIG 5 (Offset 0056h, RW)                        | 8  |
| ΓABLE 10. EEPROM & EFUSE RELATED POWER MANAGEMENT REGISTERS |    |
| Table 11. PCI Configuration Space Table                     | 9  |
| Γable 12. PXE Parameters                                    | 13 |
|                                                             |    |



## 1. EEPROM (93C46) Contents

The RTL8105E-VC-GR requires the attachment of an external EEPROM. The 93C46 is a 1K-bit EEPROM. The EEPROM interface permits the RTL8105E-VC-GR to read from, and write data to, an external serial EEPROM device.

Values in the internal eFUSE memory or external EEPROM allow default fields in PCI configuration space and I/O space to be overridden following a power-on or software EEPROM auto-load command. The RTL8105E will auto-load values from the eFUSE or EEPROM. If the EEPROM is not present and eFUSE auto-load is bypassed, the RTL8105E initialization uses default values for the appropriate Configuration and Operational Registers. Software can read and write to the EEPROM using bit-bang accesses via the 9346CR Register, or using PCI VPD (Vital Product Data). The EEPROM interface consists of EESK, EECS, EEDO, and EEDI.

The correct EEPROM (i.e., 93C46) must be used in order to ensure proper LAN function.

Although it is actually addressed by words, the EEPROM contents are listed in Table 1 below by bytes for convenience. After a power-on reset, PCI reset, and software EEPROM auto-load command in the 9346CR, the RTL8105E performs a series of EEPROM read operations from the 93C46.

We recommend you obtain Realtek's approval before changing the default settings of the EEPROM.

**Bytes Contents** Description These 2 bytes contain ID code words for the RTL8105E. 00h 29h The RTL8105E will load the contents of the EEPROM into the corresponding location if 01h 81h the ID word (8129h) is correct. Otherwise, the Vendor ID and Device ID of the PCI configuration space are '10ECh' and '8136h'. 02h-03h VID PCI Vendor ID. PCI configuration space offset 00h-01h. 04h~05h DID PCI Device ID. PCI configuration space offset 02h~03h. 06h~07h **SVID** PCI Subsystem Vendor ID. PCI configuration space offset 2Ch~2Dh. 08h~09h PCI Subsystem ID. PCI configuration space offset 2Eh~2Fh. **SMID** PCI BAR2[7:0]. PCI configuration space offset 18h. 0AhBAR2 04h for 64-bit MEM 00h for 32-bit MEM 0Ch for 64-bit prefetchable MEM 0Bh BAR0 PCI BAR0[7:0]. PCI configuration space offset 10h. 01h for IO. 0Ch CONFIG2 RTL8105E Configuration Register 2. MAC register offset 53h. CONFIG3 RTL8105E Configuration Register 3. MAC register offset 54h. 0Dh Ethernet ID. After an auto-load command or hardware reset, the RTL8105E loads Ethernet 0Eh~13h Ethernet ID ID to IDR0~IDR5 of the RTL8105E's I/O registers. 14h RTL8105E Configuration Register 0. MAC registers offset 51h. CONFIG0 15h CONFIG1 RTL8105E Configuration Register 1. MAC registers offset 52h. 16h~17h **PMC** Reserved. Do not change this field without Realtek approval. Power Management Capabilities. PCI configuration space addresses 42h and 43h. 18h RTL8105E Configuration register 5. MAC registers offset 55h. CONFIG4

Table 1. EEPROM (93C46) Contents



| Bytes   | Contents                            | Description                                                  |
|---------|-------------------------------------|--------------------------------------------------------------|
| 19h     | CONFIG5                             | Reserved. Do not change this field without Realtek approval. |
|         |                                     | RTL8105E Configuration register 4. MAC registers offset 56h. |
| 1Ah     | Express Device                      | PCIE Configuration Space Offset 74h.                         |
| 1Bh     | Capability                          | PCIE Configuration Space Offset 75h.                         |
| 1Ch     | MSI Capability                      | PCIE Configuration Space Offset 52h.                         |
| 1Dh     | PCI Express                         | PCIE Configuration Space Offset 73h.                         |
|         | Capability                          |                                                              |
| 1Eh     | PCI Express Link                    | PCIE Configuration Space Offset 80h.                         |
| 1Fh     | Control                             | PCIE Configuration Space Offset 81h.                         |
| 20h     | PCI Express Link                    | PCIE Configuration Space Offset 7Ch.                         |
| 21h     | Capability                          | PCIE Configuration Space Offset 7Dh.                         |
| 22h     |                                     | PCIE Configuration Space Offset 7Eh.                         |
| 23h     |                                     | PCIE Configuration Space Offset 7Fh.                         |
| 24h     | PCI Express Link                    | PCIE Configuration Space Offset 78h.                         |
| 25h     | Device Control                      | PCIE Configuration Space Offset 79h.                         |
| 26h     | PCI Express Port                    | PCIE Configuration Space Offset 700h.                        |
| 27h     | Logic Register0                     | PCIE Configuration Space Offset 701h.                        |
| 28h     |                                     | PCIE Configuration Space Offset 702h.                        |
| 29h     |                                     | PCIE Configuration Space Offset 703h.                        |
| 2Ah     | PCI Express Port                    | PCIE Configuration Space Offset 70Ch.                        |
| 2Bh     | Logic Register1                     | PCIE Configuration Space Offset 70Dh.                        |
| 2Ch     | ROMBAR                              | PCIE Configuration Space Offset 30h.                         |
| 2Dh     | PCI Express Port<br>Logic Register2 | PCIE Configuration Space Offset 70Fh.                        |
| 2Eh     | PCI Express Port                    | PCIE Configuration Space Offset 718h.                        |
| 2Fh     | Logic Register3                     | PCIE Configuration Space Offset 719h.                        |
| 30h     |                                     | PCIE Configuration Space Offset 71Ah.                        |
| 31h     |                                     | PCIE Configuration Space Offset 71Bh.                        |
| 32h~33h | 1                                   | Reserved.                                                    |
| 34h     | PCI Express Port                    | PCIE Configuration Space Offset 71Ch.                        |
| 35h     | Logic Register4                     | PCIE Configuration Space Offset 71Dh.                        |
| 36h     |                                     | PCIE Configuration Space Offset 71Eh.                        |
| 37h     |                                     | PCIE Configuration Space Offset 71Fh.                        |
| 38h     | PCI Express Port                    | PCIE Configuration Space Offset 748h.                        |
| 39h     | Logic Register5                     | PCIE Configuration Space Offset 749h.                        |
| 3Ah     |                                     | PCIE Configuration Space Offset 74Ah.                        |
| 3Bh     |                                     | PCIE Configuration Space Offset 74Bh.                        |
| 3Ch     | PCI Express Port                    | PCIE Configuration Space Offset 74Ch.                        |
| 3Dh     | Logic Register6                     | PCIE Configuration Space Offset 74Dh.                        |
| 3Eh     |                                     | PCIE Configuration Space Offset 74Eh.                        |
| 3Fh     | PXE_Para                            | Reserved. Do not change this field without Realtek approval. |
|         |                                     | PXE ROM code parameter.                                      |

| Bytes   | Contents                               | Description                                                      |  |  |  |  |  |
|---------|----------------------------------------|------------------------------------------------------------------|--|--|--|--|--|
| 40h     | PCI Express Port                       | PCIE Configuration Space Offset 750h.                            |  |  |  |  |  |
| 41h     | Logic Register7                        | PCIE Configuration Space Offset 751h.                            |  |  |  |  |  |
| 42h     |                                        | PCIE Configuration Space Offset 752h.                            |  |  |  |  |  |
| 43h     | EPHY0                                  | Express PHY Register 0.                                          |  |  |  |  |  |
| 44h     | EPHY1                                  | Express PHY Register 1.                                          |  |  |  |  |  |
| 45h     | EPHY2                                  | Express PHY Register 2.                                          |  |  |  |  |  |
| 46h     | PCI Express Port                       | PCIE Configuration Space Offset 7A8h.                            |  |  |  |  |  |
| 47h     | Logic Register8                        | PCIE Configuration Space Offset 7A9h.                            |  |  |  |  |  |
| 48h     |                                        | PCIE Configuration Space Offset 7AAh.                            |  |  |  |  |  |
| 49h     |                                        | PCIE Configuration Space Offset 7ABh.                            |  |  |  |  |  |
| 4Ah~51h | PCI Express Serial<br>Number registers | PCIE Configuration Space Offset 164h~16Bh.                       |  |  |  |  |  |
| 52h~53h | PCI Express Port                       | PCIE Configuration Space Offset 709h /70Ah.                      |  |  |  |  |  |
|         | Logic Register9                        | Do not change without Realtek approval.                          |  |  |  |  |  |
| 54h     | EPHY3                                  | Express PHY Register 3.                                          |  |  |  |  |  |
| 55h     | EPHY4                                  | Express PHY Register 4.                                          |  |  |  |  |  |
| 56h     | EPHY5                                  | Express PHY Register 5.                                          |  |  |  |  |  |
| 57h     | EPHY6                                  | Express PHY Register 6.                                          |  |  |  |  |  |
| 58h     | EPHY7                                  | Express PHY Register 7.                                          |  |  |  |  |  |
| 59h     | EPHY8                                  | Express PHY Register 8.                                          |  |  |  |  |  |
| 5Ah     | ЕРНҮ9                                  | Express PHY Register 9.                                          |  |  |  |  |  |
| 5Bh     | EPHY10                                 | Express PHY Register 10.                                         |  |  |  |  |  |
| 5Ch~5Dh | Customized LED                         | Customized LED Selection.                                        |  |  |  |  |  |
| 60h~63h | VPD_Data                               | VPD Data Field. Offset 60h is the start address of the VPD data. |  |  |  |  |  |



## 2. PG Tool eFUSE Configuration File Contents

The RTL8105E features embedded configurable 2K-bit eFUSE One-Time-Programmable (OTP) memory. The eFUSE interface permits the RTL8105E to read from, and write data to, an internal eFUSE.

Values in the internal eFUSE allow default fields in PCI configuration space and I/O space to be overridden. Following a power-on reset or software EEPROM/eFUSE auto-load command, the RTL8105E will auto-load values from the eFUSE.

If the EEPROM is not present and eFUSE auto-load is bypassed, the RTL8105E initialization uses default values for the appropriate Configuration and Operational Registers. Software can read and write to the eFUSE using 'bit-bang' accesses via the eFUSE Access Register.

We recommend you obtain Realtek's approval before changing the default settings of the eFUSE.

**Description Contents** NODEID Ethernet Node ID: After an auto-load command or hardware reset, the RTL8105E loads the Ethernet ID to IDR0~IDR5 of the RTL8105E's I/O registers. VID PCI Vendor ID: PCI configuration space offset 00h~01h. PCI Device ID: PCI configuration space offset 02h~03h. DID **SVID** PCI Subsystem Vendor ID: PCI configuration space offset 2Ch~2Dh. **SMID** PCI Subsystem ID: PCI configuration space offset 2Eh~2Fh. CONFIG0 RTL8105E Configuration register 0: MAC registers offset 51h. CONFIG1 RTL8105E Configuration register 1: MAC registers offset 52h. RTL8105E Configuration register 2: MAC register offset 53h. CONFIG2 RTL8105E Configuration register 3: MAC register offset 54h. CONFIG3 RTL8105E Configuration register 5: MAC registers offset 55h. CONFIG4 CONFIG5 Reserved: Do not change this field without Realtek approval. RTL8105E Configuration register 4: MAC registers offset 56h. Reserved: Do not change this field without Realtek approval. **PMC** Power Management Capabilities. PCI configuration space addresses 42h and 43h. **ROMBAR** PCIE configuration space offset 30h. ROMCONF Reserved: Do not change this field without Realtek approval. PXE ROM code parameter. 20h for enable and 00h for disable PXE code. **LEDCFG** RTL8105E LED Configuration register: MAC registers offset 18h and 19h. SN PCIE configuration space offset 164h~16Bh.

Table 2. eFUSE CFG Contents



## 3. EEPROM & eFUSE Related Ethernet MAC Registers

Table 3. EEPROM & eFUSE Related Ethernet MAC Registers

| Offset  | Name    | Type | Bit7           | Bit6    | Bit5     | Bit4                        | Bit3    | Bit2      | Bit1               | Bit0 |
|---------|---------|------|----------------|---------|----------|-----------------------------|---------|-----------|--------------------|------|
| 00h~05h | IDR0~5  | RW   | -              | -       | -        | -                           | -       | -         | -                  | -    |
| 51h     | CONFIG0 | R    | Bootrom _pgact | P_SPICS | P_SPISCK | P_SPISI                     | P_SPISO | BS2       | BS1                | BS0  |
|         |         | W    | Bootrom _pgact | P_SPICS | P_SPISCK | P_SPISI                     | -       | -         | ı                  | -    |
| 52h     | CONFIG1 | R    | LEDS1          | LEDS0   | -        | Speed_down                  | MEMMAP  | IOMAP     | -VPD               | PMEn |
|         |         | W    | LEDS1          | LEDS0   | -        | Speed_<br>down              | -       | -         | ı                  | -    |
| 53h     | CONFIG2 | R    | -              | -       | -        | Aux_<br>Status              | -       | led_lp_en | Lanwake<br>_dly_en | -    |
|         |         | W    | -              | -       | -        | -                           | -       | led_lp_en | Lanwake<br>_dly_en | -    |
| 54h     | CONFIG3 | R    | -              | VPDSel  | Magic    | LinkUp                      | -       | -         | -                  | -    |
|         |         | W    | -              | VPDSel  | Magic    | LinkUp                      | -       | -         | -                  | -    |
| 55h     | CONFIG4 | R    | 1              | -       | -        | Isolate_<br>disable_<br>LAN | -       | -         | 1                  | -    |
|         |         | W    | -              | -       | -        | Isolate_<br>disable_<br>LAN | -       | -         | -                  | -    |
| 56h     | CONFIG5 | R    | -              | BWF     | MWF      | UWF                         | -       | -         | LANWake            | _    |
|         |         | W    | -              | BWF     | MWF      | UWF                         | -       | -         | LANWake            | -    |

## 3.1. CONFIG 0 (Offset 0051h, RW)

Table 4. CONFIG 0 (Offset 0051h, RW)

| Bit | Symbol        | RW | Description                                                                                                                                            |
|-----|---------------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Bootrom_pgact | RW | When set to 1, the SPI flash can be directly accessed via bit 6-3, which now reflects the states of SPICSB, SPISK, SPIDI, and SPIDO pins respectively. |
| 6   | P_SPICS       | RW | These bits reflect the state of the SPICSB, SPISK, SPIDI and SPIDO pins when                                                                           |
| 5   | P_SPISCK      | RW | bootrom_pgact is set to 1.                                                                                                                             |
| 4   | P_SPISI       | RW |                                                                                                                                                        |
| 3   | P_SPISO       | R  |                                                                                                                                                        |



| Symbol        | RW | Des  | cription     |                                                 |                                                                       |                                                                                                  |
|---------------|----|------|--------------|-------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| BS2, BS1, BS0 | R  | Sele | ect Boot ROM | 1 Size                                          |                                                                       |                                                                                                  |
|               |    |      | BS2          | BS1                                             | BS0                                                                   | Description                                                                                      |
|               |    |      | 0            | 0                                               | 0                                                                     | No Boot ROM                                                                                      |
|               |    |      | 0            | 0                                               | 1                                                                     | 8K Boot ROM                                                                                      |
|               |    |      | 0            | 1                                               | 0                                                                     | 16K Boot ROM                                                                                     |
|               |    |      | 0            | 1                                               | 1                                                                     | 32K Boot ROM                                                                                     |
|               |    |      | 1            | 0                                               | 0                                                                     | 64K Boot ROM                                                                                     |
|               |    |      | 1            | 0                                               | 1                                                                     | 128K Boot ROM                                                                                    |
|               |    |      | 1            | 1                                               | 0                                                                     | Reserved                                                                                         |
|               |    |      | 1            | 1                                               | 1                                                                     | Reserved                                                                                         |
|               | ·  | •    | •            | BS2, BS1, BS0  R  Select Boot ROM  BS2  0  0  0 | BS2, BS1, BS0  R  Select Boot ROM Size  BS2  BS1  0 0 0 1 0 1 0 1 0 1 | BS2, BS1, BS0  R  Select Boot ROM Size  BS2  BS1  0  0  0  1  0  1  0  1  1  0  1  0  1  0  1  1 |

## 3.2. CONFIG 1 (Offset 0052h, RW)

#### Table 5. CONFIG 1 (Offset 0052h, RW)

|     | Table 6. Gold 16 1 (Gliset 666211, 1777) |    |                                                                                                                           |  |  |  |  |
|-----|------------------------------------------|----|---------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit | Symbol                                   | RW | Description                                                                                                               |  |  |  |  |
| 7:6 | LEDS1~0                                  | RW | Refer to the RTL8105E datasheet for a detailed LED pin description. The initial value of these bits comes from the 93C46. |  |  |  |  |
| 5   | -                                        | -  | Reserved                                                                                                                  |  |  |  |  |
| 4   | Speed_down                               | RW | Speed Down Enable.                                                                                                        |  |  |  |  |
|     |                                          |    | 0: Link speed will stay at 100Mbps when the isolateb pin is low                                                           |  |  |  |  |
|     |                                          |    | 1: Link speed changes from 100Mbps to 10Mbps when the isolateb pin is low                                                 |  |  |  |  |
| 3   | MEMMAP                                   | R  | Memory Mapping: The operational registers are mapped into PCI memory space.                                               |  |  |  |  |
|     |                                          |    | Always 1.                                                                                                                 |  |  |  |  |
| 2   | IOMAP                                    | R  | I/O Mapping: The operational registers are mapped into PCI I/O space.                                                     |  |  |  |  |
|     |                                          |    | Always 1.                                                                                                                 |  |  |  |  |
| 1   | VPD                                      | R  | Vital Product Data: Set to enable Vital Product Data.                                                                     |  |  |  |  |
|     |                                          |    | Always 1.                                                                                                                 |  |  |  |  |
| 0   | PMEn                                     | R  | Power Management Enable.                                                                                                  |  |  |  |  |
|     |                                          |    | Always 1.                                                                                                                 |  |  |  |  |

## 3.3. CONFIG 2 (Offset 0053h, RW)

#### Table 6. CONFIG 2 (Offset 0053h, RW)

| Bit | Symbol     | RW | Description                                          |  |
|-----|------------|----|------------------------------------------------------|--|
| 7:5 | -          | =  | Reserved                                             |  |
| 4   | Aux_Status | R  | Auxiliary Power Present Status.                      |  |
|     |            |    | : Aux. Power is present                              |  |
|     |            |    | O: Aux. Power is absent                              |  |
|     |            |    | The value of this bit is fixed after each PCI reset. |  |
| 3   | -          | -  | Reserved                                             |  |



| Bit | Symbol         | RW | Description                                                                           |
|-----|----------------|----|---------------------------------------------------------------------------------------|
| 2   | led_lp_en      | RW | LED Low Power Enable.                                                                 |
|     |                |    | 1: LEDs are disabled except D0 state                                                  |
|     |                |    | 0: LEDs are enabled in all power management states                                    |
| 1   | lanwake_dly_en | RW | Lanwakeb Pin Delay Enable.                                                            |
|     |                |    | 1: The lanwakeb pin is pulled low after 0.5s when the RTL8105E receives a WOL packet. |
|     |                |    | 0: The lanwakeb pin is pulled low immediately the RTL8105E receives a WOL             |
|     |                |    | packet.                                                                               |
| 0   | -              | -  | Reserved                                                                              |

## 3.4. CONFIG 3 (Offset 0054h, RW)

Table 7. CONFIG 3 (Offset 0054h, RW)

| Bit | Symbol | RW | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|--------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | -      | -  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 6   | VPDSel | RW | Vital Product Data Offset Select.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |        |    | 1'b0 (default): VPD address start point = 60h<br>1'b1: VPD address start point = 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 5   | Magic  | RW | Magic Packet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |        |    | This bit is valid when the PMEn bit of the CONFIG1 register is set. The RTL8105E will assert the PMEB signal to wakeup the operating system when a Magic Packet is received.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |        |    | Once the RTL8105E has been enabled for Magic Packet wakeup, it scans all incoming packets addressed to the node for a specific data sequence that indicates to the controller that this is a Magic Packet. A Magic Packet must also meet the basic requirements of:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|     |        |    | Destination address + Source address + data + CRC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|     |        |    | The destination address may be the node ID of the receiving station or a multicast address, which includes the broadcast address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |        |    | The specific sequence consists of 16 duplications of a 6-byte ID register, with no breaks nor interrupts. This sequence can be located anywhere within the packet, but must be preceded by a synchronization stream, 6 bytes of FFh. The device will also accept a multicast address, as long as the 16 duplications of the IEEE MAC address match the address of the ID register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|     |        |    | If the Node ID is 11h 22h 33h 44h 55h 66h, then the format of the Magic frame looks like the following:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|     |        |    | Destination address + source address + MISC + FF FF FF FF FF FF FF + MISC + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 44 55 66 + 11 22 33 4 |
| 4   | LinkUp | RW | Link Up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|     |        |    | This bit is valid when the PMEn bit of the CONFIG1 register is set. The RTL8105E, in an adequate power state, will assert the PMEB signal to wakeup the operating system when the cable connection is re-established.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 3:0 | -      | -  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |



## 3.5. CONFIG 4 (Offset 0055h, RW)

#### Table 8. CONFIG 4 (Offset 0055h, RW)

| Bit | Symbol              | RW | Description                                               |
|-----|---------------------|----|-----------------------------------------------------------|
| 7:5 | -                   | -  | Reserved                                                  |
| 4   | Isolate_disable_LAN | RW | 1: Enable (IsolateB is set low to disable LAN)            |
|     |                     |    | 0: Disable (IsolateB is set low and DOES NOT disable LAN) |
| 3:0 | -                   | -  | Reserved                                                  |

## 3.6. CONFIG 5 (Offset 0056h, RW)

#### Table 9. CONFIG 5 (Offset 0056h, RW)

| Bit | Symbol  | RW | Description                                                                                                              |
|-----|---------|----|--------------------------------------------------------------------------------------------------------------------------|
| 7   |         | -  | Reserved                                                                                                                 |
| 6   | BWF     | RW | Broadcast Wakeup Frame.                                                                                                  |
|     |         |    | 1: Enable Broadcast Wakeup Frame with mask bytes of only DID field = FF FF FF FF FF.                                     |
|     |         |    | 0: Default value. Disable Broadcast Wakeup Frame with mask bytes of only the DID field = FF FF FF FF FF.                 |
|     |         |    | The power-on default value of this bit is 0.                                                                             |
| 5   | MWF     | RW | Multicast Wakeup Frame.                                                                                                  |
|     |         |    | 1: Enable Multicast Wakeup Frame with mask bytes of only the DID field, which is a multicast address.                    |
|     |         |    | 0: Default value. Disable Multicast Wakeup Frame with mask bytes of only the DID field, which is a multicast address.    |
|     |         |    | The power-on default value of this bit is 0.                                                                             |
| 4   | UWF     | RW | Unicast Wakeup Frame.                                                                                                    |
|     |         |    | 1: Enable Unicast Wakeup Frame with mask bytes of only the DID field, which is its own physical address.                 |
|     |         |    | 0: Default value. Disable Unicast Wakeup Frame with mask bytes of only the DID field, which is its own physical address. |
|     |         |    | The power-on default value of this bit is 0.                                                                             |
| 3:2 | -       | -  | Reserved                                                                                                                 |
| 1   | LANWake | RW | LANWake Signal Enable/Disable.                                                                                           |
|     |         |    | 1: Enable LANWake signal                                                                                                 |
|     |         |    | 0: Disable LANWake signal                                                                                                |
| 0   | -       | -  | Reserved                                                                                                                 |



# 4. EEPROM & eFUSE Related Power Management Registers

Table 10. EEPROM & eFUSE Related Power Management Registers

| Configuration<br>Space Offset | Name | Type | Bit7                   | Bit6                  | Bit5   | Bit4     | Bit3   | Bit2 | Bit1 | Bit0     |
|-------------------------------|------|------|------------------------|-----------------------|--------|----------|--------|------|------|----------|
| 42h                           | PMC  | R    | Aux_I_b1               | Aux_I_b0              | DSI    | Reserved | PMECLK |      | Vers | sion     |
| 43h                           |      | R    | PME_D3 <sub>cold</sub> | PME_D3 <sub>hot</sub> | PME_D2 | PME_D1   | PME_D0 | D2   | D1   | Aux_I_b2 |

## 4.1. PCI Configuration Space Table

**Table 11. PCI Configuration Space Table** 

|             | Table 11. PCI Configuration Space Table |      |        |        |        |        |        |            |        |        |
|-------------|-----------------------------------------|------|--------|--------|--------|--------|--------|------------|--------|--------|
| No.         | Name                                    | Type | Bit7   | Bit6   | Bit5   | Bit4   | Bit3   | Bit2       | Bit1   | Bit0   |
| 00h         | VID                                     | R    | VID7   | VID6   | VID5   | VID4   | VID3   | VID2       | VID1   | VID0   |
| 01h         |                                         | R    | VID15  | VID14  | VID13  | VID12  | VID11  | VID10      | VID9   | VID8   |
| 02h         | DID                                     | R    | DID7   | DID6   | DID5   | DID4   | DID3   | DID2       | DID1   | DID0   |
| 03h         |                                         | R    | DID15  | DID14  | DID13  | DID12  | DID11  | DID10      | DID9   | DID8   |
| 04h         | Command                                 | R    | 0      | PERRSP | 0      | 0      | 0      | BMEN       | MEMEN  | IOEN   |
|             |                                         | W    | -      | PERRSP | -      | -      | -      | BMEN       | MEMEN  | IOEN   |
| 05h         |                                         | R    | 0      | 0      | 0      | 0      | 0      | IntDisable | 0      | SERREN |
|             |                                         | W    | -      | -      | -      | -      | -      | IntDisable | -      | SERREN |
| 06h         | Status                                  | R    | 0      | 0      | 0      | 1      | IntSt  | 0          | 0      | 0      |
| 07h         |                                         | R    | DPERR  | SSERR  | RMABT  | RTABT  | STABT  | 0          | 0      | DPD    |
|             |                                         | W    | DPERR  | SSERR  | RMABT  | RTABT  | STABT  | -          | -      | DPD    |
| 08h         | Revision ID                             | R    | 0      | 0      | 0      | 0      | 0      | 1          | 0      | 1      |
| 09h         | PIFR                                    | R    | 0      | 0      | 0      | 0      | 0      | 0          | 0      | 0      |
| 0Ah         | SCR                                     | R    | 0      | 0      | 0      | 0      | 0      | 0          | 0      | 0      |
| 0Bh         | BCR                                     | R    | 0      | 0      | 0      | 0      | 0      | 0          | 1      | 0      |
| 0Ch         | CLS                                     | RW   | CLS7   | CLS6   | CLS5   | CLS4   | CLS3   | CLS2       | CLS1   | CLS0   |
| 0Dh         | LTR                                     | R    | 0      | 0      | 0      | 0      | 0      | 0          | 0      | 0      |
| 0Eh         | HTR                                     | R    | 0      | 0      | 0      | 0      | 0      | 0          | 0      | 0      |
| 0Fh         | BIST                                    | R    | 0      | 0      | 0      | 0      | 0      | 0          | 0      | 0      |
| 10h         | IOAR                                    | R    | 0      | 0      | 0      | 0      | 0      | 0          | 0      | IOIN   |
|             |                                         | W    | -      | -      | -      | -      | -      | -          | -      | -      |
| 11h         |                                         | RW   | IOAR15 | IOAR14 | IOAR13 | IOAR12 | IOAR11 | IOAR10     | IOAR9  | IOAR8  |
| 12h         |                                         | RW   | IOAR23 | IOAR22 | IOAR21 | IOAR20 | IOAR19 | IOAR18     | IOAR17 | IOAR16 |
| 13h         |                                         | RW   | IOAR31 | IOAR30 | IOAR29 | IOAR28 | IOAR27 | IOAR26     | IOAR25 | IOAR24 |
| 14h∼<br>17h |                                         |      |        |        | Res    | served |        |            |        |        |
| 18h         | MEM 64 BAR                              | R    | MEM7   | 0      | 0      | 0      | MEMPF  | MEMLOC     | MEMLOC | MEMIN  |
| 19h         |                                         | RW   | MEM15  | MEM14  | MEM13  | MEM12  | MEM11  | MEM10      | MEM9   | MEM8   |
| 1Ah         |                                         | RW   | MEM23  | MEM22  | MEM21  | MEM20  | MEM19  | MEM18      | MEM17  | MEM16  |
| 1Bh         |                                         | RW   | MEM31  | MEM30  | MEM29  | MEM28  | MEM27  | MEM26      | MEM25  | MEM24  |
| 1Ch         |                                         | RW   | MEM39  | MEM38  | MEM37  | MEM36  | MEM35  | MEM34      | MEM33  | MEM32  |
| 1Dh         |                                         | RW   | MEM47  | MEM46  | MEM45  | MEM44  | MEM43  | MEM42      | MEM41  | MEM40  |
| 1Eh         |                                         | RW   | MEM55  | MEM54  | MEM53  | MEM52  | MEM51  | MEM50      | MEM49  | MEM48  |
| 1Fh         |                                         | RW   | MEM63  | MEM62  | MEM61  | MEM60  | MEM59  | MEM58      | MEM57  | MEM56  |

### RTL8105E EEPROM & eFUSE Datasheet

| No.         | Name                    | Type | Bit7                      | Bit6                                  | Bit5           | Bit4            | Bit3         | Bit2   | Bit1    | Bit0       |  |
|-------------|-------------------------|------|---------------------------|---------------------------------------|----------------|-----------------|--------------|--------|---------|------------|--|
| 20h~        |                         |      |                           |                                       | Res            | served          |              |        |         |            |  |
| 27h         | CICDtm                  |      |                           |                                       |                | CardBus CIS Po  | inton        |        |         |            |  |
| 28h~<br>2Bh | CISPtr                  |      |                           |                                       | (              | ardbus CIS Po   | omter        |        |         |            |  |
| 2Ch         | SVID                    | R    | SVID7                     | SVID6                                 | SVID5          | SVID4           | SVID3        | SVID2  | SVID1   | SVID0      |  |
| 2Dh         |                         | R    | SVID15                    | SVID14                                | SVID13         | SVID12          | SVID11       | SVID10 | SVID9   | SVID8      |  |
| 2Eh         | SMID                    | R    | SMID7                     | SMID6                                 | SMID5          | SMID4           | SMID3        | SMID2  | SMID1   | SMID0      |  |
| 2Fh         |                         | R    | SMID15                    | SMID14                                | SMID13         | SMID12          | SMID11       | SMID10 | SMID9   | SMID8      |  |
| 30h         | BMAR                    | R    | 0                         | 0                                     | 0              | 0               | 0            | 0      | 0       | BROMEN     |  |
|             |                         | W    | -                         | -                                     | -              | -               | -            | -      | -       | BROMEN     |  |
| 31h         |                         | R    | BMAR15                    | BMAR14                                | BMAR13         | BMAR12          | BMAR11       | 0      | 0       | 0          |  |
|             |                         | W    | BMAR15                    | BMAR14                                | BMAR13         | BMAR12          | BMAR11       | -      | -       | -          |  |
| 32h         |                         | RW   | BMAR23                    | BMAR22                                | BMAR21         | BMAR20          | BMAR19       | BMAR18 | BMAR17  | BMAR16     |  |
| 33h         |                         | RW   | BMAR31                    | BMAR30                                | BMAR29         | BMAR28          | BMAR27       | BMAR26 | BMAR25  | BMAR24     |  |
| 34h         | Cap_Ptr                 | R    | 0                         | 1                                     | 0              | 0               | 0            | 0      | 0       | 0          |  |
| 35h∼        | · -                     |      |                           |                                       | Res            | served          | l            |        |         |            |  |
| 3Bh         |                         |      |                           |                                       |                |                 |              |        |         |            |  |
| 3Ch         | ILR                     | RW   | IRL7                      | ILR6                                  | ILR5           | ILR4            | ILR3         | ILR2   | ILR1    | ILR0       |  |
| 3Dh         | IPR                     | R    | 0                         | 0                                     | 0              | 0               | 0            | 0      | 0       | 1          |  |
| 3Eh         | MNGNT                   | R    | 0                         | 0                                     | 0              | 0               | 0            | 0      | 0       | 0          |  |
| 3Fh         | MXLAT                   | R    | 0                         | 0                                     | 0              | 0               | 0            | 0      | 0       | 0          |  |
| 40h         | PMID                    | R    | 0                         | 0                                     | 0              | 0               | 0            | 0      | 0       | 1          |  |
| 41h         | NextPtr                 | R    | 0                         | 1                                     | 0              | 1               | 0            | 0      | 0       | 0          |  |
| 42h         | PMC                     | R    | Aux_I_b1                  | Aux_I_b0                              | DSI            | Reserved        | PMECLK       |        | Version |            |  |
| 43h         |                         | R    | PME_D3 <sub>cold</sub>    | PME_D3 <sub>hot</sub>                 | PME_D2         | PME_D1          | PME_D0       | D2     | D1      | Aux_I_b2   |  |
| 44h         | PMCSR                   | R    | 0                         | 0                                     | 0              | 0               | 0            | 0      | Powe    | r State    |  |
|             |                         | W    | -                         | -                                     | -              | -               | -            | -      | Powe    | r State    |  |
| 45h         |                         | R    | PME_Status                | -                                     | -              | -               | -            | -      | -       | PME_En     |  |
|             |                         | W    | PME_Status                | -                                     | -              | -               | -            | -      | -       | PME_En     |  |
| 46∼<br>4Fh  |                         |      |                           |                                       | Res            | served          |              |        |         |            |  |
| 50h         | MSIID                   | R    | 0                         | 0                                     | 0              | 0               | 0            | 1      | 0       | 1          |  |
| 51h         | NextPtr                 | R    | 0                         | 1                                     | 1              | 1               | 0            | 0      | 0       | 0          |  |
| 52h         | Message<br>Control      | R    | 64-bit Address<br>Capable | Mult                                  | iple Message E | nable           | 0            | 0      | 0       | MSI Enable |  |
|             |                         | W    | -                         | Mult                                  | iple Message E | nable           | _            | -      | 0       | MSI Enable |  |
| 53h         |                         |      |                           | Reserved. Always return 0             |                |                 |              |        |         |            |  |
| 54h∼<br>57h | Message<br>Address Low  | RW   |                           |                                       | 64-bi          | t Interrupt Mes | sage Address | Low    |         |            |  |
| 58h∼<br>5Bh | Message<br>Address High | RW   |                           | 64-bit Interrupt Message Address High |                |                 |              |        |         |            |  |
| 5Ch∼<br>5Dh | Message Data            | RW   | 16-bit Message Data       |                                       |                |                 |              |        |         |            |  |
| 5E~<br>6Fh  |                         |      | I                         |                                       | Res            | served          |              |        |         |            |  |
| 70h         | PCIEID                  | R    | 0                         | 0                                     | 0              | 1               | 0            | 0      | 0       | 0          |  |
| 70h         | NextPtr                 | R    | 1                         | 0                                     | 1              | 0               | 1            | 1      | 0       | 0          |  |
| 72h~        | PCIE Cap.               | R    | 0                         | 0                                     | 0              | 0               | 0            | 0      | 1       | 0          |  |
| 73h         | i CiL Cap.              |      | 0                         | 0                                     | 0              |                 | 0            | 0      |         | 0          |  |
|             |                         | R    | U                         | U                                     | U              | 0               | U            | U      | 1       | U          |  |

10

### RTL8105E EEPROM & eFUSE Datasheet

| No.         | Name                        | Type | Bit7                         | Bit6                         | Bit5                            | Bit4                                          | Bit3                                          | Bit2                             | Bit1                                       | Bit0                             |
|-------------|-----------------------------|------|------------------------------|------------------------------|---------------------------------|-----------------------------------------------|-----------------------------------------------|----------------------------------|--------------------------------------------|----------------------------------|
| 74h~<br>77h | Device<br>Capability        | R    | L0s_acpt_<br>latency[1]      | L0s_acpt_<br>latency[0]      | Entend_tag_<br>support          | 0                                             | 0                                             | Max_                             | payload_size_su                            | ipport                           |
|             | Register                    | R    | Role Base<br>Error rpt       | 0                            | 0                               | 0                                             | L1_acpt_<br>latency[2]                        | L1_acpt_<br>latency[1]           | L1_acpt_<br>latency[0]                     | L0s_acpt_lat<br>ency[2]          |
|             |                             | R    | 0                            | 0                            | 0                               | 0                                             | 0                                             | 0                                | 0                                          | 0                                |
|             |                             | R    | 0                            | 0                            | 0                               | 0                                             | 0                                             | 0                                | 0                                          | 0                                |
| 78h~<br>79h | Device Control<br>Register  | RW   | М                            | ax_payload_siz               | ze                              | Relaxed_<br>ordering_en                       | Unsupport_rqst_rpt_en                         | Fatal_err_<br>rpt_en             | Non_fatal_<br>err_rpt_en                   | Correct-<br>able_err_<br>rpt_en  |
|             |                             | RW   | 0                            | Max                          | _read_request_                  | size                                          | No_snoop_<br>en                               | Auxpwr_PM_<br>en                 | 0                                          | Entend_<br>tag_en                |
| 7Ah         | Device Status<br>Register   | R    | 0                            | 0                            | Transaction_<br>pending         | AuxPwr_<br>det                                | Upsupport_<br>rqst_det                        | Fatal_<br>err_det                | Non_fatal_<br>err_det                      | Correct-able_<br>err_det         |
|             |                             | W    | 0                            | 0                            | =                               | =                                             | Upsupport_<br>rqst_det                        | Fatal_err_<br>det                | Non_fatal_<br>err_det                      | Correct-able_<br>err_det         |
| 7Bh         |                             | R    | 0                            | 0                            | 0                               | 0                                             | 0                                             | 0                                | 0                                          | 0                                |
| 7Ch         | Link                        | R    | 0                            | 0                            | 0                               | 1                                             | 0                                             | 0                                | 0                                          | 1                                |
| 7Dh         | Capability<br>Register      | R    | L1_exit_<br>lat[0]           | L0s_exit_<br>lat[2]          | L0s_exit_<br>lat[1]             | L0s_exit_<br>lat[0]                           | ASPM                                          | _support                         | 0                                          | 0                                |
| 7Eh         |                             | R    | 0                            | 0                            | 0                               | 0                                             | 0                                             | Clock_PM                         | L1_exit_<br>lat[2]                         | L1_exit_<br>lat[1]0              |
| 7Fh         |                             | R    | 0                            | 0                            | 0                               | 0                                             | 0                                             | 0                                | 0                                          | 0                                |
| 80h         | Link Control<br>Register    | R    | Extended_<br>sync            | Common_<br>clock             | 0                               | 0                                             | RCB                                           | 0                                | ASPM_                                      | control                          |
|             |                             | W    | Extended_<br>sync            | Common_<br>clock             | 0                               | 0                                             | RCB                                           | 0                                | ASPM_                                      | control                          |
| 81h         |                             | R    | 0                            | 0                            | 0                               | 0                                             | 0                                             | 0                                | 0                                          | Enable clock_PM                  |
|             |                             | W    | 0                            | 0                            | 0                               | 0                                             | 0                                             | 0                                | 0                                          | Enable clock_PM                  |
| 82h         | Link Status                 | R    | 0                            | 0                            | 0                               | 1                                             | 0                                             | 0                                | 0                                          | 1                                |
| 83h         | Register                    | R    | 0                            | 0                            | 0                               | Slot_clock_<br>cfg                            | 0                                             | 0                                | 0                                          | 0                                |
| 84h         | Slot Capability<br>Register | R    | Slot power<br>Limit[0]       | Hot-Plug<br>Capable          | Hot-Plug<br>Surprise            | Power<br>Indicator<br>Present                 | Attn<br>Indicator<br>Present                  | MRL Sensor<br>Present            | Power Control<br>Present                   | Attn Bottom<br>Present           |
| 85h         |                             | R    | Slot Power<br>Limit scale[0] | Slot Power<br>Limit[7]       | Slot Power<br>Limit[6]          | Slot Power<br>Limit[5]                        | Slot Power<br>Limit[4]                        | Slot Power<br>Limit[3]           | Slot Power<br>Limit[2]                     | Slot Power<br>Limit[1]           |
| 86h         |                             | R    | Physical Slot<br>Number[4]   | Physical Slot<br>Number[3]   | Physical Slot<br>Number[2]      | Physical Slot<br>Number[1]                    | Physical<br>Slot<br>Number[0]                 | No Common<br>Complete<br>Support | Electromechan<br>ical Interlock<br>Present | Slot Power<br>Limit<br>Scale[1]  |
| 87h         |                             | R    | Physical Slot<br>Number[12]  | Physical Slot<br>Number[11]  | Physical Slot<br>Number[10]     | Physical Slot<br>Number[9]                    | Physical<br>Slot<br>Number[8]                 | Physical Slot<br>Number[7]       | Physical Slot<br>Number[6]                 | Physical Slot<br>Number[5]       |
| 88h         | Slot Control<br>Register    | RW   | Attn Indicator<br>Control[1] | Attn Indicator<br>Control[0] | Hot-Plug<br>Interrupt<br>Enable | Command<br>Completed<br>Interrupt<br>Enable   | Presence<br>Detect<br>Changed<br>Enable       | MRL Sensor<br>Changed<br>Enable  | Power Fault<br>Detected<br>Enable          | Attn Button<br>Pressed<br>Enable |
| 89h         |                             | RW   | -                            | -                            | -                               | Data Link<br>Layer State<br>Changed<br>Enable | Electromech<br>anical<br>Interlock<br>Control | Power<br>Controller<br>Control   | Power<br>Indicator<br>Control[1]           | Power<br>Indicator<br>Control[0] |

### RTL8105E EEPROM & eFUSE Datasheet

| No.         | Name                          | Type | Bit7                                          | Bit6                     | Bit5                    | Bit4                    | Bit3                          | Bit2                     | Bit1                    | Bit0                                |
|-------------|-------------------------------|------|-----------------------------------------------|--------------------------|-------------------------|-------------------------|-------------------------------|--------------------------|-------------------------|-------------------------------------|
| 8Ah         | Slot Status<br>Register       | R    | Electro-<br>mechanical<br>Interlock<br>Status | Presence<br>Detect State | MRL Sensor<br>State     | Command<br>Completed    | Presence<br>Detect<br>Changed | MRL Sensor<br>Changed    | Power Fault<br>Detected | Attn Button<br>Pressed              |
| 8Bh         |                               | R    |                                               |                          |                         | Reserved                |                               |                          |                         | Data Link<br>Layer State<br>Changed |
| 8Ch∼<br>AFh |                               |      |                                               |                          | Re                      | served                  |                               |                          |                         |                                     |
| ACh         | MSI-X ID                      | R    | 0                                             | 0                        | 0                       | 1                       | 0                             | 0                        | 0                       | 1                                   |
| ADh         | NextPtr                       | R    | 1                                             | 1                        | 0                       | 0                       | 1                             | 1                        | 0                       | 0                                   |
| AEh         |                               | R    | MSI-X Table_<br>Size[7]                       | MSI-X Table_<br>Size[6]  | MSI-X Table_<br>Size[5] | MSI-X Table_<br>Size[4] | MSI-X<br>Table_<br>Size[3]    | MSI-X Table<br>_Size[2]  | MSI-X Table<br>_Size[1] | MSI-X Table<br>_Size[0]             |
| AFh         |                               | R    | MSI-X Enable                                  | Function<br>Mask         |                         | Reserved                |                               | MSI-X Table<br>_Size[10] | MSI-X Table<br>_Size[9] | MSI-X Table<br>_Size[8]             |
| B0h         | MSI-X Table<br>Offset and BIR | R    | Table Offset[4]                               | Table<br>Offset[3]       | Table<br>Offset[2]      | Table<br>Offset[1]      | Table<br>Offset[0]            | BIR[2]                   | BIR[1]                  | BIR[0]                              |
| Blh         | Register                      | R    | Table<br>Offset[12]                           | Table<br>Offset[11]      | Table<br>Offset[10]     | Table<br>Offset[9]      | Table<br>Offset[8]            | Table<br>Offset[7]       | Table<br>Offset[6]      | Table<br>Offset[5]                  |
| B2h         |                               | R    | Table<br>Offset[20]                           | Table<br>Offset[19]      | Table<br>Offset[18]     | Table<br>Offset[17]     | Table<br>Offset[16]           | Table<br>Offset[15]      | Table<br>Offset[14]     | Table<br>Offset[13]                 |
| B3h         |                               | R    | Table<br>Offset[28]                           | Table<br>Offset[27]      | Table<br>Offset[26]     | Table<br>Offset[25]     | Table<br>Offset[24]           | Table<br>Offset[23]      | Table<br>Offset[22]     | Table<br>Offset[21]                 |
| B4h         | MSI-X PBA<br>Offset and BIR   | R    | PBA Table<br>Offset[4]                        | PBA Table<br>Offset[3]   | PBA Table<br>Offset[2]  | PBA Table<br>Offset[1]  | PBA Table<br>Offset[0]        | PBA<br>BIR[2]            | PBA BIR[1]              | PBA BIR[0]                          |
| B5h         |                               | R    | PBA Table<br>Offset[12]                       | PBA Table<br>Offset[11]  | PBA Table<br>Offset[10] | PBA Table<br>Offset[9]  | PBA Table<br>Offset[8]        | PBA Table<br>Offset[7]   | PBA Table<br>Offset[6]  | PBA Table<br>Offset[5]              |
| B6h         |                               | R    | PBA Table<br>Offset[20]                       | PBA Table<br>Offset[19]  | PBA Table<br>Offset[18] | PBA Table<br>Offset[17] | PBA Table<br>Offset[16]       | PBA Table<br>Offset[15]  | PBA Table<br>Offset[14] | PBA Table<br>Offset[13]             |
| B7h         |                               | R    | PBA Table<br>Offset[28]                       | PBA Table<br>Offset[27]  | PBA Table<br>Offset[26] | PBA Table<br>Offset[25] | PBA Table<br>Offset[24]       | PBA Table<br>Offset[23]  | PBA Table<br>Offset[22] | PBA Table<br>Offset[21]             |
| B8h~<br>CBh |                               |      |                                               |                          | Re                      | served                  |                               |                          |                         |                                     |
| CCh         | VPDID                         | R    | 0                                             | 0                        | 0                       | 0                       | 0                             | 0                        | 1                       | 1                                   |
| CDh         | NextPTR                       | R    | 0                                             | 0                        | 0                       | 0                       | 0                             | 0                        | 0                       | 0                                   |
| CEh         | Flag VPD<br>Address           | RW   | VPD<br>ARRD                                   | VPD<br>7 ARRD6           | VPD<br>ARRD5            | VPD<br>ARRD4            | VPD<br>ARRD3                  | VPD<br>ARRD2             | VPD<br>Arrd1            | VPD<br>ARRD0                        |
| CFh         |                               | RW   | Flag                                          | VPD<br>ARRD14            | VPD<br>4 ARRD13         | VPD<br>ARRD12           | VPD<br>ARRD11                 | VPD<br>ARRD10            | VPD<br>ARRD9            | VPD<br>ARRD8                        |
| D0h         | VPD Data                      | RW   | VPD<br>Data7                                  | VPD<br>Data6             | VPD<br>Data5            | VPD<br>Data4            | VPD<br>Data3                  | VPD<br>Data2             | VPD<br>Data l           | VPD<br>Data0                        |
| D1h         |                               | RW   |                                               | VPD                      | VPD<br>Data13           | VPD<br>Data12           | VPD<br>Data11                 | VPD<br>Data10            | VPD<br>Data9            | VPD<br>Data8                        |
| D2h         |                               | RW   |                                               | VPD                      | VPD<br>Data21           | VPD<br>Data20           | VPD<br>Data19                 | VPD<br>Data18            | VPD<br>Data17           | VPD<br>Data16                       |
| D3h         |                               | RW   |                                               | VPD                      | VPD<br>Data29           | VPD<br>Data28           | VPD<br>Data27                 | VPD<br>Data26            | VPD<br>Data25           | VPD<br>Data24                       |
| D4h~<br>FFh |                               |      | 1                                             | •                        |                         | served                  |                               |                          |                         |                                     |



## 5. PXE Parameters

#### **Table 12. PXE Parameters**

| Bit | Symbol                | RW    | Description      |
|-----|-----------------------|-------|------------------|
| 7:6 | Boot Protocol         | RW    | 00: PXE protocol |
| 7.0 | Boot Flotocol         | IX VV | 01: RPL protocol |
|     |                       |       | 00: ROM disable  |
| 5:4 | Boot order            | RW    | 01: Int 18h      |
| 3.4 | Boot order            | KW    | 10: Int 19h      |
|     |                       |       | 11: PnP/BEV(BBS) |
| 3   | Show Config Message   | RW    | 0: Enable        |
| 3   | Show Config Message   | IXVV  | 1: Disable       |
| 2   | Shift+F10 Menu Entry  | RW    | 0: Enable        |
|     | Shift T To Menu Entry | IX VV | 1: Disable       |
|     |                       | RW    | 00: 3 Seconds    |
| 1:0 | Show Config Time      |       | 01: 5 Seconds    |
| 1.0 | Show Coning Time      |       | 10: 1 Second     |
|     |                       |       | 11: 0 Seconds    |

## Realtek Semiconductor Corp. Headquarters

No. 2, Innovation Road II

Hsinchu Science Park, Hsinchu 300, Taiwan Tel.: +886-3-578-0211. Fax: +886-3-577-6047

www.realtek.com