

RTL8105E-VB-GR RTL8105E-VC-GR

# INTEGRATED FAST ETHERNET CONTROLLER FOR PCI EXPRESS APPLICATIONS

# LAYOUT GUIDE

(CONFIDENTIAL: Development Partners Only)

**Rev. 1.3** 

**02 April 2010** 

**Track ID: JATR-2265-11** 



Realtek Semiconductor Corp.

No. 2, Innovation Road II, Hsinchu Science Park, Hsinchu 300, Taiwan Tel.: +886-3-578-0211. Fax: +886-3-577-6047 www.realtek.com



#### **COPYRIGHT**

©2010 Realtek Semiconductor Corp. All rights reserved. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language in any form or by any means without the written permission of Realtek Semiconductor Corp.

#### **DISCLAIMER**

Realtek provides this document "as is", without warranty of any kind. Realtek may make improvements and/or changes in this document or in the product described in this document at any time. This document could include technical inaccuracies or typographical errors.

#### **TRADEMARKS**

Realtek is a trademark of Realtek Semiconductor Corporation. Other names mentioned in this document are trademarks/registered trademarks of their respective owners.

#### **LICENSE**

This product is covered by one or more of the following patents: US5,307,459, US5,434,872, US5,732,094, US6,570,884, US6,115,776, and US6,327,625.

#### **USING THIS DOCUMENT**

This document is intended for the software engineer's reference and provides detailed programming information.

Though every effort has been made to ensure that this document is current and accurate, more information may have become available subsequent to the production of this guide.

#### **REVISION HISTORY**

| Revision | Release Date                               | Summary                                                |  |
|----------|--------------------------------------------|--------------------------------------------------------|--|
| 1.0      | 2009/11/06                                 | First release.                                         |  |
| 1.1      | 2009/12/11                                 | Corrected minor typing errors.                         |  |
| 1.2      | 2009/12/17                                 | Revised product number.                                |  |
| 1.3      | 2010/04/02                                 | Added Version C data (built-in linear regulator; LDO). |  |
|          | Revised section 5 Center-Tapping, page 14. |                                                        |  |
|          |                                            | Revised Figure 13 Center-Tapping, page 14.             |  |
|          |                                            | Revised section 9 Special Notes, page 28.              |  |



# **Table of Contents**

| 1. | IN           | TRODUCTION                               | 1  |
|----|--------------|------------------------------------------|----|
| 2. | DF           | ESIGN AND LAYOUT GUIDE                   | 3  |
|    | 2.1.         | GENERAL GUIDELINES                       | 3  |
|    | 2.2.         | DIFFERENTIAL SIGNAL LAYOUT GUIDELINES    |    |
|    | 2.3.<br>2.4. | PLACEMENT                                |    |
|    | 2.4.         | CRYSTAL                                  |    |
|    | 2.6.         | FERRITE BEADS AND DE-COUPLING CAPACITORS |    |
| 3. | SIC          | GNAL AND TRACE ROUTING                   |    |
| 4. | GF           | ROUND AND POWER PLANE LAYOUT             | 8  |
|    | 4.1.         | GROUND PLANE LAYOUT                      | 8  |
|    | 4.2.         | POWER PLANE LAYOUT                       |    |
|    | 4.3.         | FOUR-LAYER BOARD PLANE LAYOUT            |    |
|    | 4.3          |                                          |    |
|    | 4.3<br>4.3   |                                          |    |
|    | 4.3          |                                          |    |
| 5. |              | ENTER-TAPPING                            |    |
| 6. | SW           | VITCHING REGULATOR                       | 15 |
|    | 6.1.         | INDUCTOR AND CAPACITOR PARTS LIST        | 15 |
|    | 6.2.         | MEASUREMENT CRITERIA                     |    |
|    | 6.3.         | EFFICIENCY MEASUREMENT                   |    |
|    | 6.4.         | PCB LAYOUT                               | 24 |
| 7. | PO           | OWER SEQUENCE                            | 25 |
| 8. | PA           | ARTS RECOMMENDATIONS                     | 26 |
|    | 8.1.         | 10/100M MAGNETIC                         | 26 |
|    | 8.2.         | REFERENCE CLOCK                          |    |
|    | 8.3.         | RESISTORS                                |    |
|    | 8.4.         | CAPACITORS                               |    |
|    | 8.5.         | FERRITE BEAD                             |    |
|    | 8.6.<br>8.7. | POWER INDUCTOR                           |    |
|    |              | RJ-45 JACK                               |    |
| 9. | SP           | PECIAL NOTES                             | 28 |



# **List of Figures**

| FIGURE 1. | SIGNAL TRACE ANGLES                                              | 4  |
|-----------|------------------------------------------------------------------|----|
|           | SIGNAL & TRACE ROUTING                                           |    |
|           | GROUND PLANE LAYOUT-1                                            |    |
| FIGURE 4. | GROUND PLANE LAYOUT-2                                            | 8  |
| FIGURE 5. | GROUND PLANE SEPARATION                                          | 9  |
| FIGURE 6. | DECOUPLED CAPACITOR EXAMPLE.                                     | 10 |
| FIGURE 7. | POWER PLANE.                                                     | 10 |
| FIGURE 8. | POWER SOURCE DISTRIBUTION                                        | 11 |
| FIGURE 9. | SIGNAL 1 PLANE LAYOUT (TOP LAYER)                                | 12 |
|           | GROUND PLANE LAYOUT (LAYER 2)                                    |    |
| FIGURE 11 | POWER PLANE LAYOUT (LAYER 3)                                     | 13 |
| FIGURE 12 | SIGNAL 2 PLANE LAYOUT (BOTTOM LAYER)                             | 13 |
| FIGURE 13 | CENTER-TAPPING                                                   | 14 |
| FIGURE 14 | SEPARATE TRANSFORMER                                             | 14 |
| FIGURE 15 | INPUT VOLTAGE OVERSHOOT <4V (GOOD)                               | 16 |
|           | INPUT VOLTAGE OVERSHOOT >4V (BAD)                                |    |
| FIGURE 17 | . Ceramic 10μF 0603 (X5R) (Good)                                 | 17 |
| FIGURE 18 | L=GLK2510P-2R2M, C=CERAMIC 4.7μF 0805 X5R TDK (RIPPLE 12.4MV)    | 17 |
| FIGURE 19 | . L=GLK2510P-2R2M, C=CERAMIC 10μF 0603 X5R YAGEO (RIPPLE 13.2MV) | 18 |
| FIGURE 20 | . L=GLK2510P-2R2M, C=CERAMIC 22μF 1206 X5R WISIN (RIPPLE 10.4MV) | 18 |
| FIGURE 21 | . L=GLK2510P-4R7M, C=CERAMIC 4.7μF 0805 X5R TDK (RIPPLE 12MV)    | 19 |
| Figure 22 | . L=GLK2510P-4R7M, C=Ceramic 10μF 0603 X5R YAGEO (Ripple 11.2mV) | 19 |
|           | . L=GLK2510P-4R7M, C=Ceramic 22μF 1206 X5R WISIN (Ripple 9.2mV)  |    |
|           | . L=GTSD32P-2R2M, C=Ceramic 4.7μF 0805 X5R TDK (Ripple 9.2mV)    |    |
| Figure 25 | . CERAMIC 10µF (Y5V) (BAD)                                       | 21 |
|           | ELECTROLYTIC 100µF (RIPPLE TOO HIGH)                             |    |
| Figure 27 | GTSD32P-2R2M (GOOD)                                              | 22 |
|           | . 1μH Bead (Bad)                                                 |    |
| Figure 29 | SWITCHING REGULATOR EFFICIENCY MEASUREMENT CHECKPOINT            | 24 |
| FIGURE 30 | Power Sequence                                                   | 25 |
|           |                                                                  |    |



### 1. Introduction

The Realtek RTL8105E-VB/RTL8105E-VC Fast Ethernet controller combines a 10/100M IEEE 802.3 compliant Media Access Controller (MAC) with a 10/100M Ethernet transceiver, PCI Express bus controller, a switching regulator, and embedded memory. With state-of-the-art DSP technology and mixed-mode signal technology, the RTL8105E offers high-speed transmission over CAT 5 UTP cable or CAT 3 UTP (10Mbps only) cable. Functions such as Crossover Detection and Auto-Correction, polarity correction, adaptive equalization, and timing recovery are implemented to provide robust transmission and reception capability at high speeds.

The RTL8105E supports the PCI Express 1.1 bus interface for host communications with power management, and is compliant with the IEEE 802.3u specification for 10/100Mbps Ethernet. It also supports an auxiliary power auto-detect function, and will auto-configure related bits of the PCI power management registers in PCI configuration space. The RTL8105E features embedded One-Time-Programmable (OTP) memory that can replace the external EEPROM (93C46).

Advanced Configuration Power management Interface (ACPI)—power management for modern operating systems that are capable of Operating System-directed Power Management (OSPM)—is supported to achieve the most efficient power management possible. PCI MSI (Message Signaled Interrupt) and MSI-X are also supported.

In addition to the ACPI feature, remote wake-up (including AMD Magic Packet and Microsoft Wake-up frame) is supported in both ACPI and APM (Advanced Power Management) environments. To support WOL from a deep power down state (e.g., D3cold, i.e., main power is off and only auxiliary exists), the auxiliary power source must be able to provide the needed power for the RTL8105E. The RTL8105E incorporates a state-of-the-art switching regulator (RTL8105E-VB & RTL8105-VC) and a linear regulator (LDO; RTL8105E-VC only) for reduced BOM cost and enhanced power efficiency.

The RTL8105E is fully compliant with Microsoft NDIS5, NDIS6 (IPv4, IPv6, TCP, UDP) Checksum and Segmentation Task-offload (Large send and Giant send) features, and supports IEEE 802 IP Layer 2 priority encoding and IEEE 802.1Q Virtual bridged Local Area Network (VLAN). The above features contribute to lowering CPU utilization, especially benefiting performance when in operation on a network server.

The RTL8105E supports Receive Side Scaling (RSS) to hash incoming TCP connections and load-balance received data processing across multiple CPUs. RSS improves the number of transactions per second and number of connections per second, for increased network throughput.



The RTL8105E supports Protocol offload. It offloads some of the most common protocols to NIC hardware in order to prevent spurious wake up and further reduce power consumption. The RTL8105E can offload ARP (IPv4) and NS (IPv6) protocols while in the D3 power saving state.

The RTL8105E supports IEEE 802.3az Draft 2.3, also known as Energy Efficient Ethernet (EEE). IEEE 802.3az operates with the IEEE 802.3 Media Access Control (MAC) Sublayer to support operation in Low Power Idle mode. When the Ethernet network is in low link utilization, EEE allows systems on both sides of the link to save power.

The device also features inter-connect PCI Express technology. PCI Express is a high-bandwidth, low-pin-count, serial, interconnect technology that offers significant improvements in performance over conventional PCI and also maintains software compatibility with existing PCI infrastructure.

The RTL8105E is suitable for multiple market segments and emerging applications, such as desktop, mobile, workstation, server, communications platforms, and embedded applications.



# 2. Design and Layout Guide

System designers should follow basic rules in layout and placement, general termination, power supply filtering, plane partitioning, and EMI reduction in order to optimize designs that use the RTL8105E Following these rules will greatly contribute to a properly functioning hardware system.

This guide has the following goals:

- (1) Create a low-noise, power-stable environment.
- (2) Reduce the degree of EMI/EMC and their influence on the RTL8105E.
- (3) Simplify the task of routing signal traces.

#### 2.1. General Guidelines

In order to achieve maximum performance using the RTL8105E, good design practices are required throughout the process. The following are some recommendations for implementing a high-performance system.

- Provide a good power source, minimizing noise from switching power supply circuits (<100mV peak-to-peak)
- Verify that critical components such as the clock source and transformer meet application requirements
- Keep power and ground noise levels below 100mV peak-to-peak
- Use bulk capacitors  $(4.7\mu\text{F}\sim10\mu\text{F})$  between the power and ground planes
- Use 0.1µF de-coupling capacitors to reduce high-frequency noise on the power and ground planes
- Keep de-coupling capacitors close to the RTL8105E (within 200mils)
- Provide termination on all high-speed switching signals
- Use a smaller package for the capacitor to reduce the package inductance



Use the following signal integrity techniques to reduce crosstalk:

- Shorter parallel routes
- Thinner dielectrics
- Proper termination
- Provide a solid ground plane

PCI Express TX/RX differential pairs should comply with the following requirements:

- Differential Return Loss  $\geq 10$ dB (measured within a 50MHz $\sim 1.25$ GHz range)
- Common Mode Return Loss  $\geq$  6dB (measured within a 50MHz $\sim$ 1.25GHz range)
- Differential Impedance should be as close to 100ohm as possible
- Only PCB traces are allowed for signal routing (do not use flat/shielded cable)

### 2.2. Differential Signal Layout Guidelines

- Keep differential pairs as close as possible and route both traces as identically as possible, meaning width, length, and location
- Avoid vias and layer changes if possible
- Keep transmit and receive pairs away from each other. Run orthogonally, or separate by a ground plane if possible
- 0.1µF common mode noise filter capacitors should be placed near the RTL8105E chip
- Ninety-degree trace angles should be avoided. We recommend that the traces turn at 45° angles as shown in Figure 1. Sharp edges may add unexpected parasitic effects into the circuitry. Reducing the trace length will reduce trace inductance during quick energy bursts



Figure 1. Signal Trace Angles



# 2.3. Placement

• The RTL8105E should be placed as close as possible to the magnetics

# 2.4. Magnetics

- The 10/100M magnetics should be placed as close as possible to the RJ-45 connector
- The magnetics device, or devices with magnetic fields, should be separated and mounted at 90 degrees to each other

### 2.5. Crystal

- The Crystal should be placed away from I/O ports, important or high frequency signal traces (Tx, Rx, power), magnetics, and board edges
- The outer shield of the Crystal requires good grounding to avoid induction of EMC/EMI
- The retaining straps of the OSC, if any, need good grounding

# 2.6. Ferrite Beads and De-Coupling Capacitors

Each PCB design has its unique noise coupling behavior. Ferrite beads are used to suppress power noise. System designers are suggested to provide the option to replace the ferrite beads with  $0\Omega$  resistors. Decoupling capacitors should be placed as close as possible to the power pins, such that the distance from the IC power pin to the capacitor is less than 200mils.



# 3. Signal and Trace Routing

Noise, ringing, and data lines should be controlled with proper termination. Power supply pins should be protected by proper filtering techniques. Good routing of traces can reduce propagation delay, crosstalk, and high-frequency noise. It will also improve the signal quality to the receiver and reduce transmit signal losses.

• Traces routed from the RTL8105E to the 10/100M magnetics, and to the RJ-45 connector, should be as short as possible. The 20cm maximum length between the RTL8105E and magnetics is achievable only when there is no interference. It is also very important to keep all two differential pair signal traces (MDI0+/-, MDI1+/-) equal in length. The two traces of each pair should be placed close to each other (D1) since they are differential pair signals to each other and provide a strong cancelling effect on noise. The width of D1 should be calculated to have 100Ω impedance (Figure 2).



Figure 2. Signal & Trace Routing

- We suggest that there should be more than 30mil spacing between different differential pairs to minimize cross-talk coupled from other pairs (D2 in Figure 2). In addition, Ground Plane shielding can be used to separate all two signal pairs. However, a good layout should avoid the following situations:
  - Intersection of any two pairs of signal traces
  - Intersection of the two signal traces of the same differential pair
- To minimize impedance mismatch, we recommend not to use vias on the two differential pairs
- Ninety-degree trace corners should be avoided. We recommend that the traces turn at 45° angles as shown in Figure 1, page 4. Sharp edges may add unexpected parasitic effects into the circuitry. Reducing the trace length will reduce trace inductance during quick energy bursts.



- The trace length and the ratio of trace width to trace height above the ground planes should be carefully considered. If running power on the trace is unavoidable, the trace width should be wider than 60mils, and properly filtered to minimize power noise effects. The clock and other high speed signal traces should be as short and wide as possible (compared to normal digital traces). It is better to have a ground plane under these traces. If possible, use a ground plane to surround them.
- It is important to separate Digital Signals (e.g., BOOTROM, Flash, EEPROM) from Analog Signals (e.g., MDI0+/-, MDI1+/-) in order to avoid interference. If it is unavoidable to cross digital signals with analog power, do it at 90° angles.
- The power into the RTL8105E digital power pins can be improved with de-coupling capacitors. The Power signal traces (de-coupling cap traces, power traces, grounding traces) should be as short and wide as possible. The vias of the de-coupling capacitor should be large enough in diameter. All analog power pins on the RTL8105E need to be de-coupled with a capacitor. The de-coupling capacitors should be placed as close to the IC as possible and the traces should be kept short.
- The PCI-Express signal differential pairs should be 5mils wide, with a spacing of 7mils between them (REFCLK+ & REFCLK-, HSOP & HSON, HSIP & HSIN). The length difference of the signals in a pair should not exceed 5mils. For example, if HSON is 900mils and HSOP is 890mils, it may result in data transmit error.



# 4. Ground and Power Plane Layout

### 4.1. Ground Plane Layout

There is only one ground plane for analog power (AVDD33), digital power (DVDD33, DVDD10) and PCI-Express power (EVDD10). In the center of the IC, there is an Exposed Pad (EPAD) ground. The size of the center EPAD ground is 4mm x 4mm. The PCB layout requires 9 vias to connect the EPAD to the lower layer ground plane (see Figure 3).

Isolated separation between Analog and Digital Ground domains is not recommended since bad ground plane partitioning could cause serious EMI emissions and degrade analog performance due to bouncing noise.

Whether there is sufficient space on the PCB for an isolated separation layout must also be taken into consideration. The key point of such a layout is to keep the analog GND return path approximately equal to the common GND. If the system designer is not comfortable doing this, just place a single ground plane with no partition.



Figure 3. Ground Plane Layout-1

To achieve better ground plane performance, it is recommended to keep the plane as large and uniform as possible. Figure 4 illustrates a not so good (left) and a good ground plane layout (right).



Figure 4. Ground Plane Layout-2



The plane area beneath the magnetics should be left void. The void area is to keep transformer-induced noise away from the power and system ground planes (Figure 5).



Figure 5. Ground Plane Separation

The Chassis Ground as shown in Figure 5 is known as an 'Isolated Ground'. It connects directly to the RJ-45 connector (fully shielded is recommended). In addition, a 2kV (3kV recommended) high voltage capability capacitor is needed to connect to this chassis ground for ESD protection.

It is also important to keep the gap (D in Figure 5) between Chassis GND and System GND wider than 60mils for better isolation.



# 4.2. Power Plane Layout

The digital power plane should be separated from analog areas, which are extremely sensitive to noise. It is recommended to use at least a 4-layer PCB.

A low-pass filter combination of a ferrite bead and capacitors should be used to provide a clean, filtered power plane for analog consideration. It is important to avoid using unnecessary power traces to the RTL8105E. If it is unavoidable, try to keep these traces as short and wide as possible and make good use of vias.

#### (a) Decoupled Capacitor Example



Figure 6. Decoupled Capacitor Example

#### (b) Use a Ferrite Bead or 0 ohm Resistor to connect Digital and Analog Power



Figure 7. Power Plane



To further improve the performance of the power plane, try to keep the contact area between the RTL8105E VDD pins and power plane as large as possible rather than using small narrow traces (Figure 8).



Figure 8. Power Source Distribution

- Keep power noise levels below 100mV peak-to-peak in 100M mode
- All 3.3V/1.05V decoupling capacitors shown in the reference schematic should be used in all designs
- Keep the analog power (1.05V) plane as whole and as large as possible

# 4.3. Four-Layer Board Plane Layout

- 1. Signal 1 (top layer)
- 2. GND
- 3. Power
- 4. Signal 2 (bottom)



# 4.3.1. Signal 1 Plane Layout (Top Layer)



Figure 9. Signal 1 Plane Layout (Top Layer)

# 4.3.2. Ground Plane Layout (Layer 2)



Figure 10. Ground Plane Layout (Layer 2)



# 4.3.3. Power Plane Layout (Layer 3)



Figure 11. Power Plane Layout (Layer 3)

# 4.3.4. Signal 2 Plane Layout (Bottom Layer)



Figure 12. Signal 2 Plane Layout (Bottom Layer)



# 5. Center-Tapping

- A center-tapped fine-tuned capacitor (C1 Value:  $0.01\mu F\sim0.4\mu F$ ) can improve EMI for single tone noise. The capacitor default is  $0.01\mu F$
- Changing the R resistor to a capacitor (Value:  $0.01\mu\text{F}\sim0.4\mu\text{F}$ ), and fine-tuning the connection to GND can improve EMI for single tone noise. The resistor default is 0 ohm



Figure 13. Center-Tapping

When using a separate transformer, the center-tap MUST be aggregated (pins 10, 7; Figure 14)
(C35 Value: 0.01μF~0.4μF)



Figure 14. Separate Transformer



# 6. Switching Regulator

The RTL8105E incorporates a state-of-the-art switching regulator that requires a well-designed PCB layout in order to achieve good power efficiency and lower the output voltage ripple and input overshoot. Note that the switching regulator 1.05V output pin (REGOUT) must be connected only to DVDD10, AVDD10, and EVDD10 (do not provide this power source to other devices).

# 6.1. Inductor and Capacitor Parts List

**Table 1. Inductor and Capacitor Parts List** 

| Inductor Type | Inductance | ESR at 1MHz<br>(mΩ) | Max IDC (mA) | Variation | Output Ripple (mV)                    |
|---------------|------------|---------------------|--------------|-----------|---------------------------------------|
| GLK2510P-2R2M | 2.2μΗ      | 791                 | 1000         | ≤ 20%     | (See Figure 18, Figure 19, Figure 20) |
| GLK2510P-4R7M | 4.7μΗ      | 1745                | 750          | ≤ 20%     | (See Figure 22, Figure 23)            |
| GTSD32P-2R2M  | 2.2μΗ      | 332                 | 1500         | ≤ 20%     | (See Figure 24)                       |

Note 1: The ESR is equivalent to RDC or DCR. Lower ESR inductor values will promote a higher efficiency switching regulator.

Note 2: The power inductor used by the switching regulator must be able to withstand 600mA of current.

Note 3: Typically, if the power inductor's ESR at 1MHz is below  $0.8\Omega$ , the switching regulator efficiency will be above 75%. However the actual switching regulator efficiency should be measured according to the method described in section 6.3 Efficiency Measurement, page 23.

| Capacitor Type      | Capacitance | ESR at 1MHz (mΩ) | Output Ripple (mV)                    |
|---------------------|-------------|------------------|---------------------------------------|
| 4.7μF 0805 X5R TDK  | 4.838       | 40.28            | (See Figure 18, Figure 22, Figure 24) |
| 10μF 0603 X5R YAGEO | 11.956      | 58.29            | (See Figure 19, Figure 22)            |
| 22μF 1206 X5R WISIN | 22μF        | 40.72            | (See Figure 20, Figure 23)            |

Note: Capacitors (Cin1 & Cin2) must be ceramic due to their low ESR value. Lower ESR values will yield lower output voltage ripple.



### 6.2. Measurement Criteria

In order for the switching regulator to operate properly, the input and output voltage measurement criteria must be met. From the input side, the voltage overshoot cannot exceed 4V; otherwise the chip may be damaged. Note that the voltage signal must be measured directly at the VDDREG pin, not at the capacitor. In order to reduce the input voltage overshoot, the Cin1 and Cin2 must be placed close to the VDDREG pin. The following figures show what a good input voltage and a bad one look like.



Figure 15. Input Voltage Overshoot <4V (Good)



Figure 16. Input Voltage Overshoot >4V (Bad)



From the output side measured at the REGOUT pin, the voltage ripple must be within 100mV peak-to-peak. Choosing different types and values of input and output capacitor (Cin1, Cin2; Cout1, Cout2) and power inductor (Lx) will seriously affect the efficiency and output voltage ripple of switching regulators. The following figures show the effects of different types of capacitors on the switching regulator's output voltage.

The blue square wave signal (top row) is measured at the output of the REGOUT pin before the power inductor (Lx). The yellow signal (second row) is measured after the power inductor (Lx), and shows there is a voltage ripple. The green signal (lower row) is the current.



Figure 17. Ceramic 10µF 0603 (X5R) (Good)



Figure 18. L=GLK2510P-2R2M, C=Ceramic 4.7µF 0805 X5R TDK (Ripple 12.4mV)



Figure 19. L=GLK2510P-2R2M, C=Ceramic 10µF 0603 X5R YAGEO (Ripple 13.2mV)



Figure 20. L=GLK2510P-2R2M, C=Ceramic 22µF 1206 X5R WISIN (Ripple 10.4mV)



Figure 21. L=GLK2510P-4R7M, C=Ceramic 4.7µF 0805 X5R TDK (Ripple 12mV)



Figure 22. L=GLK2510P-4R7M, C=Ceramic 10µF 0603 X5R YAGEO (Ripple 11.2mV)



Figure 23. L=GLK2510P-4R7M, C=Ceramic 22µF 1206 X5R WISIN (Ripple 9.2mV)



Figure 24. L=GTSD32P-2R2M, C=Ceramic 4.7µF 0805 X5R TDK (Ripple 9.2mV)



Figure 25. Ceramic 10µF (Y5V) (Bad)

A ceramic  $10\mu F$  (X5R) will have a lower voltage ripple compared to an electrolytic  $100\mu F$ . The key to choosing a proper output capacitor is to choose the lowest ESR to reduce the output voltage ripple. Choosing a ceramic  $10\mu F$  (Y5V) in this case will cause malfunction of the switching regulator. Placing several Electrolytic capacitors in parallel will help lower the output voltage ripple.



Figure 26. Electrolytic 100µF (Ripple Too High)



The following figures show how different inductors affect the REGOUT pin output waveform. The typical waveform should look like Figure 27, which has a square waveform with a dip at the falling edge and the rising edge. If the inductor is not carefully chosen, the waveform may look like Figure 28, where the waveform looks like a distorted square. This will cause insufficient current supply and will undermine the stability of the system.



Figure 27. GTSD32P-2R2M (Good)



Figure 28. 1µH Bead (Bad)



# 6.3. Efficiency Measurement

The efficiency of the switching regulator is designed to be above 75% in 100M traffic mode. It is very important to choose a suitable inductor before Gerber certification, as the Inductor ESR value will affect the efficiency of the switching regulator. An inductor with a lower ESR value will result in a higher-efficiency switching regulator.

The efficiency of the switching regulator is easily measured using the following method.

Figure 29, page 24, shows two checkpoints, checkpoint A (CP\_A) and checkpoint B (CP\_B). The switching regulator input current (Icpa) should be measured at CP\_A, and the switching regulator output current (Icpb) should be measured at CP\_B.

To determine efficiency, apply the following formula:

Efficiency = Vcpb\*Icpb / Vcpa\*Icpa

Where Vcpb is 1.05V; Vcpa is 3.3V. The measurements should be performed in 100M traffic mode.

For example: The inductor used in the evaluation board is a GOTREND GTSD32-4R7M:

- The ESR value @ 1MHz is approximately 0.712ohm
- The measured Icpa is 101mA at CP A
- The measured Icpb is 263mA at CP B

These values are measured in 100M traffic mode, so the efficiency of the GOTREND GTSD32-4R7M can be calculated as follows:

Efficiency = (1.05V\*263mA) / (3.3V\*101mA) = 0.823 = 82.3%.

We strongly recommend that when choosing an inductor for the switching regulator, the efficiency should be measured, and that the inductor should yield an efficiency rating higher than 75%. If the efficiency does not meet this requirement, there may be risk to the switching regulator reliability in the long run.



Figure 29. Switching Regulator Efficiency Measurement Checkpoint

# 6.4. PCB Layout

- The input 3.3V power trace connected to VDDREG must be wider than 40mils
- The bulk de-coupling capacitors (Cin1 and Cin2) must be placed within 200mils (0.5cm) of VDDREG to prevent input voltage overshoot
- The output power trace out of REGOUT must be wider than 60mils
- Lx (2.2µH) must be kept within 200mils (0.5cm) of REGOUT
- Cout1 and Cout2 must be kept within 200mils (0.5cm) of Lx to ensure stable output power and better power efficiency
- For switching regulator stability, the capacitor Cout1 and Cout2 must be a ceramic (X5R) capacitor. Cin1 and Cin2 are recommended to be ceramic capacitors
- Place Lx and Cin1 on the same layer as the RTL8105E. Do not use vias on VDDREG and REGOUT traces

Note: Violation of the above rules will damage the IC.



# 7. Power Sequence



Figure 30. Power Sequence

**Table 2. Power Sequence Parameter** 

| Symbol | Description       | Min | Typical | Max | Units |
|--------|-------------------|-----|---------|-----|-------|
| Rt1    | 3.3V Rise Time    | 1   | -       | 100 | ms    |
| Rt2    | 3.3V Off Time     | 50  | -       | -   | ms    |
| Rt3    | 1.05V Settle Time | -   | -       | 15  | ms    |

Note 1: The RTL8105E does not support fast 3.3V rising. The VDD3.3V rise time must be controlled over 1ms even the switching regulator is not used. If the rise time is too short it will induce a peak voltage in VDDREG, which may cause permanent damage to the switching regulator.

Note 2: If there is any action that involves consecutive ON/OFF toggling of the switching-regulator source (3.3V), the design must make sure the OFF state of both the switching-regulator source (3.3V) and output (1.05V) reach 0V, and the time period between the consecutive ON/OFF toggling action must be longer than 50ms.



### 8. Parts Recommendations

### 8.1. 10/100M Magnetic

Turn Ratio Tx/Rx: 1:1

Primary Inductance: 350µH OCL with 8mA bias

Insertion Loss:  $-1.0 \text{ dB Max}, 1 \sim 100 \text{MHz}$ 

Return Loss:  $-18dB \text{ Min } @ 100\Omega, 1 \sim 30 \text{MHz}$ 

-14dB Min @  $100\Omega$ ,  $30 \sim 60$ MHz

-12dB Min @  $100\Omega$ ,  $60 \sim 80$ MHz

Differential to Common Mode Rejection:

-40dB Min @ 1 ~ 60MHz

-30dB Min @ 60 ~ 100MHz

Hi-Pot: 1500Vrms @ 60sec

Operating Temperature: 0°C to 70°C

Recommended Magnetics: Pulse H5007 or similar

### 8.2. Reference Clock

A 25MHz (within 50ppm) parallel resonant crystal can be used as the reference clock source to replace the 25MHz Oscillator. The crystal must be connected to CKXTAL1 (Pin43) and CKXTAL2 (Pin44). Shunt each crystal lead to ground with a 27pF capacitor.

| Parameters                     | Range           |  |
|--------------------------------|-----------------|--|
| Frequency                      | 25MHz           |  |
| Temperature Stability          | ±10ppm          |  |
| Duty Cycle                     | 50%±10%         |  |
| Tolerance                      | ±50ppm          |  |
| ESR                            | Max 30Ω         |  |
| Broadband Peak-to-Peak Jitter* | MAX 200ps       |  |
| Aging                          | 5ppm/year, max. |  |

Note: Broadband RMS=9ps; 25KHz to 25MHz RMS=3ps.



### 8.3. Resistors

Resistors that have tolerance requirements within 1% are strongly recommended. Refer to the provided BOM for suggested schematics.

# 8.4. Capacitors

For switching regulator power filtering, use X5R Ceramic capacitors for the power circuit. See section 6.1 Inductor and Capacitor Parts List, page 15, for the recommended parts list.

### 8.5. Ferrite Bead

The ferrite bead used should be of at least  $100\Omega@100MHz$  impedance with a rated current of 300mA or higher.

### 8.6. Power Inductor

The power inductor used by the switching regulator should be able to withstand 600mA of current, and the resistance value should be as small as possible to achieve the expected switching regulator efficiency which must be higher than 75%.

Typically, if the power inductor's ESR at 1MHz is below  $0.8\Omega$ , the switching regulator efficiency will be above 75%. However the actual switching regulator efficiency must be measured according to the method described in section 6.3 Efficiency Measurement, page 23.

# 8.7. RJ-45 Jack

A fully shielded RJ-45 connector should be used.



# 9. Special Notes

The analog GND pins must maintain a good ground return path. To do this, avoid using single-ended grounds, enlarge the analog GND plane, and try to keep the analog circuit return back to the real GND (from PCI) as short as possible. This is particularly important for Fast Ethernet applications.

- If it is found that there is a serious EMI issue, de-coupling capacitors  $(0.01\mu F, 10\mu F)$  can be added between the system GND and power planes
- When using the oscillator as the clock source for 25MHz, avoid connecting any capacitors to the clock circuitry
- To achieve proper skew rate requirements, the digital bus traces for BOOTROM and EEPROM should have lengths as equal as possible
- Keep a void area of at least 100mils from the edge of each layer (e.g., power plane, GND plane, etc.) to the PCB edge in order to minimize fringe effect and lower EMI emissions
- The RTL8105E incorporates a state-of-the-art switching regulator that requires a well-designed PCB layout in order to achieve good power efficiency and lower the output voltage ripple and input overshoot. Note that the 1.05V output pin (REGOUT) must be connected only to DVDD10, AVDD10, and EVDD10 (do not provide this power source to other devices)
- The RTL8105E-VC (RTL8105E-VC only) also incorporates a state-of-the-art linear regulator (LDO). When LDO mode is enabled (SWR must be disabled and REGOUT kept floating), pin45 becomes the 1.05V output pin, and must be connected only to DVDD10, AVDD10 and EVDD10 (do not provide this power source to other devices)

Realtek Semiconductor Corp. Headquarters

No. 2, Innovation Road II Hsinchu Science Park, Hsinchu 300, Taiwan Tel.: +886-3-578-0211. Fax: +886-3-577-6047 www.realtek.com