

# NOT FOR PUBLIC RELEASE

**RTL8411** 

# INTEGRATED 10/100/1000M ETHERNET CONTROLLER FOR PCI EXPRESS APPLICATIONS

### **EEPROM & eFUSE DATASHEET**

(CONFIDENTIAL: Development Partners Only)

**Rev. 1.1 01 September 2011** 

**Track ID: JATR-2265-11** 



#### Realtek Semiconductor Corp.

No. 2, Innovation Road II, Hsinchu Science Park, Hsinchu 300, Taiwan Tel.: +886-3-578-0211. Fax: +886-3-577-6047 www.realtek.com



#### **COPYRIGHT**

©2011 Realtek Semiconductor Corp. All rights reserved. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language in any form or by any means without the written permission of Realtek Semiconductor Corp.

#### **DISCLAIMER**

Realtek provides this document 'as is', without warranty of any kind. Realtek may make improvements and/or changes in this document or in the product described in this document at any time. This document could include technical inaccuracies or typographical errors.

#### **TRADEMARKS**

Realtek is a trademark of Realtek Semiconductor Corporation. Other names mentioned in this document are trademarks/registered trademarks of their respective owners.

#### **LICENSE**

This product is covered by one or more of the following patents: US5,307,459, US5,434,872, US5,732,094, US6,570,884, US6,115,776, and US6,327,625.

#### **USING THIS DOCUMENT**

This document is intended for the software engineer's reference and provides detailed programming information.

Though every effort has been made to ensure that this document is current and accurate, more information may have become available subsequent to the production of this guide.

#### **REVISION HISTORY**

| Revision | Release Date | Summary                                                                |
|----------|--------------|------------------------------------------------------------------------|
| 1.0      | 2011/08/08   | First release.                                                         |
| 1.1      | 2011/09/01   | Revised Figure 3 EEPROM/eFUSE Data Format, page 3.                     |
|          |              | Revised Table 2 EEPROM & eFUSE Related Ethernet MAC Registers, page 5. |



### **Table of Contents**

| 1. EEPROM CONTENTS                                                                                                   | 1           |
|----------------------------------------------------------------------------------------------------------------------|-------------|
| 1.1. EEPROM/EFUSE DATA FORMAT                                                                                        |             |
|                                                                                                                      |             |
| 2. PG TOOL EFUSE CONFIGURATION FILE CONTENTS                                                                         | 4           |
| 3. EEPROM & EFUSE RELATED ETHERNET MAC REGISTERS                                                                     | 5           |
| 3.1. CONFIG 0 (Offset 0051H, RW)                                                                                     | 5           |
| 3.2. CONFIG 1 (OFFSET 0052H, RW)                                                                                     |             |
| 3.3. CONFIG 2 (Offset 0053H, RW)                                                                                     |             |
| 3.4. CONFIG 3 (OFFSET 0054H, RW)                                                                                     |             |
| 3.5. CONFIG 4 (OFFSET 0055H, RW)                                                                                     |             |
| 4. EEPROM & EFUSE RELATED POWER MANAGEMENT REGISTERS                                                                 |             |
|                                                                                                                      |             |
| 4.1. PCI CONFIGURATION SPACE TABLE                                                                                   |             |
| 5. PXE PARAMETERS                                                                                                    | 13          |
| 6. PIN ASSIGNMENTS                                                                                                   | 14          |
| List of Tables                                                                                                       |             |
|                                                                                                                      | 1           |
| TABLE 1. EEPROM CONTENTSTABLE 2. EEPROM & EFUSE RELATED ETHERNET MAC REGISTERS                                       | 5           |
| TABLE 1. EEPROM CONTENTS TABLE 2. EEPROM & EFUSE RELATED ETHERNET MAC REGISTERS TABLE 3. CONFIG 0 (OFFSET 0051H, RW) | 5<br>5      |
| TABLE 1. EEPROM CONTENTS                                                                                             | 5<br>5<br>6 |
| TABLE 1. EEPROM CONTENTS                                                                                             | 5<br>5<br>6 |
| TABLE 1. EEPROM CONTENTS                                                                                             |             |
| TABLE 1. EEPROM CONTENTS                                                                                             | 5<br>       |
| TABLE 1. EEPROM CONTENTS                                                                                             | 55          |
| TABLE 1. EEPROM CONTENTS                                                                                             | 55          |
| TABLE 1. EEPROM CONTENTS                                                                                             | 5<br>       |
| TABLE 1. EEPROM CONTENTS                                                                                             | 55          |



#### 1. **EEPROM Contents**

The RTL8411 requires the attachment of an external EEPROM. We support a 2-wire (TWSI) interface to access the EEPROM. The interface permits the RTL8411 to read from, and write data to, the external serial EEPROM device.

Values in the internal eFUSE memory or external EEPROM allow default fields in PCI configuration space and I/O space to be overridden following a power-on or software EEPROM auto-load command. The RTL8411 will auto-load values from the eFUSE or EEPROM. If the EEPROM is not present and eFUSE auto-load is bypassed, the RTL8411 initialization uses default values for the appropriate Configuration and Operational Registers. Software can read and write to the EEPROM using bit-bang accesses via PCI VPD (Vital Product Data). The 2-wire (TWSI) EEPROM interface consists of SCL and SDA.

Although it is actually addressed by words, the EEPROM contents are listed in Table 1 below by bytes for convenience. After a power-on reset, PCI reset, and software EEPROM auto-load command in the 9346CR, the RTL8411 performs a series of read operations from the EEPROM.

We recommend you obtain Realtek's approval before changing the default settings of the EEPROM.

**Contents Description Bytes** 00h 29h These 2 bytes contain ID code words for the RTL8411. 81h The RTL8411 will load the contents of the EEPROM into the corresponding location if the 01h ID word (8129h) is correct. Otherwise, the Vendor ID and Device ID of the PCI configuration space are '10ECh' and '8168h'. 02h~07h Ethernet ID Ethernet ID. After an auto-load command or hardware reset, the RTL8411 loads Ethernet ID to IDR0~IDR5 of I/O registers. 08h-09h VID PCI Vendor ID. PCI configuration space offset 00h-01h. 0Ah~0Bh DID PCI Device ID. PCI configuration space offset 02h~03h. 0Ch~0Dh **SVID** PCI Subsystem Vendor ID. PCI configuration space offset 2Ch~2Dh. 0Eh~0Fh PCI Subsystem ID. PCI configuration space offset 2Eh~2Fh. **SMID** 10h~17h PCI Express Serial PCIE Configuration Space Offset 164h~16Bh. **Number Registers** 18~19h Checksum Checksum of the former data (00h~17h) in EEPROM. 1Ah PXE Para PXE ROM Code Parameter. Reserved. Do not change this field without Realtek approval. 1Bh **RSVD** Reserved 40h∼ VPD Data VPD Data Field. Offset 40h is the start address of the VPD data. Note: Need to set CONFIG 3 bit6 (VPDSel) to 0. Command to access registers with data. Data fields are always low-byte-first. The range 0Ch~ OTP data depends on the type of EEPROM IC.

Table 1. EEPROM Contents





Figure 1. EEPROM Contents

#### 1.1. EEPROM/eFUSE Data Format

Some eFUSE regions are reserved (see Figure 2). We recommend not to modify reserved regions without Realtek approval.



Figure 2. eFUSE Contents



To write commands in EEPROM/eFUSE, follow the format below:



Figure 3. EEPROM/eFUSE Data Format

Note 1: Data fields are always low byte first.

Note 2: The incremental BCNT number of 'GMAC IO access' or 'EMAC cfg access' cannot overpass the DW boundary.

These patterns provide the method to access EMAC and GMAC registers. For example, if we want to fill MAC IO CONFIG 1 (offset 0x52) with value 0xCF, then the data format is 0x (CF 52 18). We first write the lowest byte, 0x18, then 0x52, and 0xCF in EEPROM/eFUSE, thus the value will be auto-loaded to the registers. If we want to write another data command, we continue writing it behind the previous one, as in the pattern below:



Figure 4. EEPROM/eFUSE Data Example

The patterns are the same whether we write EEPROM or eFUSE, but since eFUSE is One-Time-Programmable, we cannot modify commands in eFUSE, unless we clear them to 0. On the other hand, we can modify commands in EEPROM.



### 2. PG Tool eFUSE Configuration File Contents

The RTL8411 features embedded configurable 2K-bit eFUSE One-Time-Programmable (OTP) memory. The eFUSE interface permits the RTL8411 to read from, and write data to, an internal eFUSE.

Values in the internal eFUSE allow default fields in PCI configuration space and I/O space to be overridden. Following a power-on reset or software EEPROM/eFUSE auto-load command, the RTL8411 will auto-load values from the eFUSE.

Note: To write commands in EEPROM/eFUSE, follow the format in section 1.1 EEPROM/eFUSE Data Format, page 2.

If the EEPROM is not present and eFUSE auto-load is bypassed, the RTL8411 initialization uses default values for the appropriate Configuration and Operational Registers. Software can read and write to the eFUSE using 'bit-bang' accesses via the eFUSE Access Register.



### 3. EEPROM & eFUSE Related Ethernet MAC Registers

Table 2. EEPROM & eFUSE Related Ethernet MAC Registers

| Offset  | Name      | Type | Bit7           | Bit6        | Bit5         | Bit4                    | Bit3        | Bit2      | Bit1               | Bit0 |
|---------|-----------|------|----------------|-------------|--------------|-------------------------|-------------|-----------|--------------------|------|
| 00h~05h | IDR0-IDR5 | RW   | -              | -           | -            | -                       | -           | -         | -                  | -    |
| 51h     | CONFIG0   | R    | Bootrom _pgact | P_<br>SPICS | P_<br>SPISCK | P_SPISI                 | P_<br>SPISO | BS2       | BS1                | BS0  |
|         |           | W    | Bootrom _pgact | P_<br>SPICS | P_<br>SPISCK | P_SPISI                 | -           | -         | -                  | -    |
| 52h     | CONFIG1   | R    | -              | -           | -            | Speed_down              | MEM<br>MAP  | IOMAP     | VPD                | PMEn |
|         |           | W    | -              | -           | -            | Speed_down              | -           | -         | -                  | -    |
| 53h     | CONFIG2   | R    | -              | -           | -            | Aux_Status              | -           | led_lp_en | lanwake_<br>dly_en | -    |
|         |           | W    | -              | -           | -            | -                       | -           | led_lp_en | lanwake_<br>dly_en | -    |
| 54h     | CONFIG3   | R    | -              | VPDSel      | -            | LinkUp                  | -           | Jumbo_en0 | -                  | -    |
|         |           | W    | -              | VPDSel      | -            | LinkUp                  | -           | Jumbo_en0 | -                  | -    |
| 55h     | CONFIG4   | R    | -              | -           | -            | Isolate_<br>disable_LAN | -           | -         | -                  | -    |
|         |           | W    | -              | -           | -            | Isolate_<br>disable_LAN | -           | -         | -                  | -    |
| 56h     | CONFIG5   | R    | -              | BWF         | MWF          | UWF                     | -           | -         | LANWake            | -    |
|         |           | W    | -              | BWF         | MWF          | UWF                     | -           | -         | LANWake            | -    |

### 3.1. CONFIG 0 (Offset 0051h, RW)

Table 3. CONFIG 0 (Offset 0051h, RW)

|     | Table 3. CONFIG 0 (Offset 0051ff, RW) |    |     |                                                                                                                                                        |                 |             |                                 |  |  |  |  |
|-----|---------------------------------------|----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------|---------------------------------|--|--|--|--|
| Bit | Symbol                                | RW | De  | Description                                                                                                                                            |                 |             |                                 |  |  |  |  |
| 7   | Bootrom_pgact                         | RW |     | When set to 1, the SPI flash can be directly accessed via bit 6~3, which now reflects the states of SPICSB, SPISK, SPIDI, and SPIDO pins respectively. |                 |             |                                 |  |  |  |  |
| 6   | P_SPICS                               | RW | Th  | ese bits reflect                                                                                                                                       | the state of th | e SPICSB, S | PISK, SPIDI and SPIDO pins when |  |  |  |  |
| 5   | P_SPISCK                              | RW | boo | otrom_pgact is                                                                                                                                         | s set to 1.     |             |                                 |  |  |  |  |
| 4   | P_SPISI                               | RW |     |                                                                                                                                                        |                 |             |                                 |  |  |  |  |
| 3   | P_SPISO                               | R  |     |                                                                                                                                                        |                 |             |                                 |  |  |  |  |
| 2:0 | BS2, BS1, BS0                         | R  | Sel | ect Boot RON                                                                                                                                           | 4 Size          |             |                                 |  |  |  |  |
|     |                                       |    |     | BS2                                                                                                                                                    | BS1             | BS0         | Description                     |  |  |  |  |
|     |                                       |    |     | 0                                                                                                                                                      | 0               | 0           | No Boot ROM                     |  |  |  |  |
|     |                                       |    |     | 0                                                                                                                                                      | 0               | 1           | 8K Boot ROM                     |  |  |  |  |
|     |                                       |    |     | 0                                                                                                                                                      | 1               | 0           | 16K Boot ROM                    |  |  |  |  |
|     |                                       |    |     | 0                                                                                                                                                      | 1               | 1           | 32K Boot ROM                    |  |  |  |  |
|     |                                       |    |     | 1                                                                                                                                                      | 0               | 0           | 64K Boot ROM                    |  |  |  |  |
|     |                                       |    |     | 1 0 1 128K Boot ROM                                                                                                                                    |                 |             |                                 |  |  |  |  |
|     |                                       |    |     | 1 1 0 Reserved                                                                                                                                         |                 |             |                                 |  |  |  |  |
|     |                                       |    |     | 1                                                                                                                                                      | 1               | 1           | Reserved                        |  |  |  |  |



### 3.2. CONFIG 1 (Offset 0052h, RW)

Table 4. CONFIG 1 (Offset 0052h, RW)

| Bit | Symbol     | RW | Description                                                                 |
|-----|------------|----|-----------------------------------------------------------------------------|
| 7:5 | -          | -  | Reserved                                                                    |
| 4   | Speed_down | RW | Speed Down Enable.                                                          |
|     |            |    | 0: Link speed will stay at 100Mbps when the isolateb pin is low             |
|     |            |    | 1: Link speed changes from 100Mbps to 10Mbps when the isolateb pin is low   |
| 3   | MEMMAP     | R  | Memory Mapping: The operational registers are mapped into PCI memory space. |
|     |            |    | Always 1.                                                                   |
| 2   | IOMAP      | R  | I/O Mapping: The operational registers are mapped into PCI I/O space.       |
|     |            |    | Always 1.                                                                   |
| 1   | VPD        | R  | Vital Product Data: Set to enable Vital Product Data.                       |
|     |            |    | Always 1.                                                                   |
| 0   | PMEn       | R  | Power Management Enable.                                                    |
|     |            |    | Always 1.                                                                   |

### 3.3. CONFIG 2 (Offset 0053h, RW)

#### Table 5. CONFIG 2 (Offset 0053h, RW)

|     | (5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5.000, 5. |    |                                                                              |  |  |  |  |  |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------------------------------------------------------------------------------|--|--|--|--|--|
| Bit | Symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | RW | Description                                                                  |  |  |  |  |  |
| 7:5 | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ı  | Reserved                                                                     |  |  |  |  |  |
| 4   | Aux_Status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | R  | Auxiliary Power Present Status.                                              |  |  |  |  |  |
|     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |    | 1: Aux. Power is present                                                     |  |  |  |  |  |
|     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |    | 0: Aux. Power is absent                                                      |  |  |  |  |  |
|     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |    | The value of this bit is fixed after each PCI reset.                         |  |  |  |  |  |
| 3   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1  | Reserved                                                                     |  |  |  |  |  |
| 2   | led_lp_en                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | RW | LED Low Power Enable.                                                        |  |  |  |  |  |
|     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |    | 1: LEDs are disabled except D0 state                                         |  |  |  |  |  |
|     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |    | 0: LEDs are enabled in all power management states                           |  |  |  |  |  |
| 1   | lanwake_dly_en                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | RW | Lanwakeb Pin Delay Enable.                                                   |  |  |  |  |  |
|     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |    | 1: The lanwakeb pin is pulled low after 0.5s when the RTL8411 receives a WOL |  |  |  |  |  |
|     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |    | packet.                                                                      |  |  |  |  |  |
|     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |    | 0: The lanwakeb pin is pulled low immediately the RTL8411 receives a WOL     |  |  |  |  |  |
|     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |    | packet.                                                                      |  |  |  |  |  |
| 0   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -  | Reserved                                                                     |  |  |  |  |  |



### 3.4. CONFIG 3 (Offset 0054h, RW)

Table 6. CONFIG 3 (Offset 0054h, RW)

| Bit | Symbol    | RW | Description                                                                                                                                                                                                          |
|-----|-----------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | -         | -  | Reserved                                                                                                                                                                                                             |
| 6   | VPDSel    | RW | Vital Product Data Offset Select.                                                                                                                                                                                    |
|     |           |    | 1'b0: VPD address start point = 40h                                                                                                                                                                                  |
|     |           |    | 1'b1: VPD address start point = 00h                                                                                                                                                                                  |
| 5   | -         | -  | Reserved                                                                                                                                                                                                             |
| 4   | LinkUp    | RW | Link Up.                                                                                                                                                                                                             |
|     |           |    | This bit is valid when the PMEn bit of the CONFIG1 register is set. The RTL8411, in an adequate power state, will assert the PMEB signal to wakeup the operating system when the cable connection is re-established. |
| 3   | -         | -  | Reserved                                                                                                                                                                                                             |
| 2   | Jumbo_En0 | RW | Jumbo Enable.                                                                                                                                                                                                        |
|     |           |    | 1: This bit sets to 1 when the RTL8411 has jumbo frames to transmit                                                                                                                                                  |
|     |           |    | 0: If there are no jumbo frame packets to transmit, this bit sets to 0                                                                                                                                               |
| 1:0 | -         | -  | Reserved                                                                                                                                                                                                             |

### 3.5. CONFIG 4 (Offset 0055h, RW)

Table 7. CONFIG 4 (Offset 0055h, RW)

| Bit | Symbol              | RW | Description                                               |
|-----|---------------------|----|-----------------------------------------------------------|
| 7:5 | -                   | 1  | Reserved                                                  |
| 4   | Isolate_disable_LAN | RW | 1: Enable (IsolateB is set low to disable LAN)            |
|     |                     |    | 0: Disable (IsolateB is set low and DOES NOT disable LAN) |
| 3:0 | -                   | -  | Reserved                                                  |



### 3.6. CONFIG 5 (Offset 0056h, RW)

#### Table 8. CONFIG 5 (Offset 0056h, RW)

| Bit | Symbol  | RW | Description                                                                                                              |
|-----|---------|----|--------------------------------------------------------------------------------------------------------------------------|
| 7   | -       | -  | Reserved                                                                                                                 |
| 6   | BWF     | RW | Broadcast Wakeup Frame.                                                                                                  |
|     |         |    | 1: Enable Broadcast Wakeup Frame with mask bytes of only DID field = FF FF FF FF FF.                                     |
|     |         |    | 0: Default value. Disable Broadcast Wakeup Frame with mask bytes of only the DID field = FF FF FF FF FF.                 |
|     |         |    | The power-on default value of this bit is 0.                                                                             |
| 5   | MWF     | RW | Multicast Wakeup Frame.                                                                                                  |
|     |         |    | 1: Enable Multicast Wakeup Frame with mask bytes of only the DID field, which is a multicast address.                    |
|     |         |    | 0: Default value. Disable Multicast Wakeup Frame with mask bytes of only the DID field, which is a multicast address.    |
|     |         |    | The power-on default value of this bit is 0.                                                                             |
| 4   | UWF     | RW | Unicast Wakeup Frame.                                                                                                    |
|     |         |    | 1: Enable Unicast Wakeup Frame with mask bytes of only the DID field, which is its own physical address.                 |
|     |         |    | 0: Default value. Disable Unicast Wakeup Frame with mask bytes of only the DID field, which is its own physical address. |
|     |         |    | The power-on default value of this bit is 0.                                                                             |
| 3:2 | -       | -  | Reserved                                                                                                                 |
| 1   | LANWake | RW | LANWake Signal Enable/Disable.                                                                                           |
|     |         |    | 1: Enable LANWake signal                                                                                                 |
|     |         |    | 0: Disable LANWake signal                                                                                                |
| 0   | -       | -  | Reserved                                                                                                                 |



### **EEPROM & eFUSE Related Power Management Registers**

Table 9. EEPROM & eFUSE Related Power Management Registers

| Configuration<br>Space Offset | Name | Type | Bit7                   | Bit6                  | Bit5   | Bit4     | Bit3   | Bit2 | Bit1 | Bit0     |
|-------------------------------|------|------|------------------------|-----------------------|--------|----------|--------|------|------|----------|
| 42h                           | PMC  | R    | Aux_I_b1               | Aux_I_b0              | DSI    | Reserved | PMECLK |      | Vers | sion     |
| 43h                           |      | R    | PME_D3 <sub>cold</sub> | PME_D3 <sub>hot</sub> | PME_D2 | PME_D1   | PME_D0 | D2   | D1   | Aux_I_b2 |

### PCI Configuration Space Table

|             | Table 10. PCI Configuration Space Table |      |        |        |        |        |        |            |        |        |  |  |
|-------------|-----------------------------------------|------|--------|--------|--------|--------|--------|------------|--------|--------|--|--|
| No.         | Name                                    | Type | Bit7   | Bit6   | Bit5   | Bit4   | Bit3   | Bit2       | Bit1   | Bit0   |  |  |
| 00h         | VID                                     | R    | VID7   | VID6   | VID5   | VID4   | VID3   | VID2       | VID1   | VID0   |  |  |
| 01h         |                                         | R    | VID15  | VID14  | VID13  | VID12  | VID11  | VID10      | VID9   | VID8   |  |  |
| 02h         | DID                                     | R    | DID7   | DID6   | DID5   | DID4   | DID3   | DID2       | DID1   | DID0   |  |  |
| 03h         |                                         | R    | DID15  | DID14  | DID13  | DID12  | DID11  | DID10      | DID9   | DID8   |  |  |
| 04h         | Command                                 | R    | 0      | PERRSP | 0      | 0      | 0      | BMEN       | MEMEN  | IOEN   |  |  |
|             |                                         | W    | -      | PERRSP | -      | -      | -      | BMEN       | MEMEN  | IOEN   |  |  |
| 05h         |                                         | R    | 0      | 0      | 0      | 0      | 0      | IntDisable | 0      | SERREN |  |  |
|             |                                         | W    | i      | -      | -      | -      | -      | IntDisable | 1      | SERREN |  |  |
| 06h         | Status                                  | R    | 0      | 0      | 0      | 1      | IntSt  | 0          | 0      | 0      |  |  |
| 07h         |                                         | R    | DPERR  | SSERR  | RMABT  | RTABT  | STABT  | 0          | 0      | DPD    |  |  |
|             |                                         | W    | DPERR  | SSERR  | RMABT  | RTABT  | STABT  | -          | -      | DPD    |  |  |
| 08h         | Revision ID                             | R    | 0      | 0      | 0      | 0      | 0      | 0          | 1      | 1      |  |  |
| 09h         | PIFR                                    | R    | 0      | 0      | 0      | 0      | 0      | 0          | 0      | 0      |  |  |
| 0Ah         | SCR                                     | R    | 0      | 0      | 0      | 0      | 0      | 0          | 0      | 0      |  |  |
| 0Bh         | BCR                                     | R    | 0      | 0      | 0      | 0      | 0      | 0          | 1      | 0      |  |  |
| 0Ch         | CLS                                     | RW   | CLS7   | CLS6   | CLS5   | CLS4   | CLS3   | CLS2       | CLS1   | CLS0   |  |  |
| 0Dh         | LTR                                     | R    | 0      | 0      | 0      | 0      | 0      | 0          | 0      | 0      |  |  |
| 0Eh         | HTR                                     | R    | 0      | 0      | 0      | 0      | 0      | 0          | 0      | 0      |  |  |
| 0Fh         | BIST                                    | R    | 0      | 0      | 0      | 0      | 0      | 0          | 0      | 0      |  |  |
| 10h         | IOAR                                    | R    | 0      | 0      | 0      | 0      | 0      | 0          | 0      | IOIN   |  |  |
|             |                                         | W    | -      | -      | -      | -      | -      | -          | -      | -      |  |  |
| 11h         |                                         | RW   | IOAR15 | IOAR14 | IOAR13 | IOAR12 | IOAR11 | IOAR10     | IOAR9  | IOAR8  |  |  |
| 12h         |                                         | RW   | IOAR23 | IOAR22 | IOAR21 | IOAR20 | IOAR19 | IOAR18     | IOAR17 | IOAR16 |  |  |
| 13h         |                                         | RW   | IOAR31 | IOAR30 | IOAR29 | IOAR28 | IOAR27 | IOAR26     | IOAR25 | IOAR24 |  |  |
| 14h∼<br>17h |                                         |      |        |        | Res    | served |        |            |        |        |  |  |
| 18h         | MEM 64 BAR                              | R    | MEM7   | 0      | 0      | 0      | MEMPF  | MEMLOC     | MEMLOC | MEMIN  |  |  |
| 19h         |                                         | RW   | MEM15  | MEM14  | MEM13  | MEM12  | MEM11  | MEM10      | MEM9   | MEM8   |  |  |
| 1Ah         |                                         | RW   | MEM23  | MEM22  | MEM21  | MEM20  | MEM19  | MEM18      | MEM17  | MEM16  |  |  |
| 1Bh         |                                         | RW   | MEM31  | MEM30  | MEM29  | MEM28  | MEM27  | MEM26      | MEM25  | MEM24  |  |  |
| 1Ch         |                                         | RW   | MEM39  | MEM38  | MEM37  | MEM36  | MEM35  | MEM34      | MEM33  | MEM32  |  |  |
| 1Dh         |                                         | RW   | MEM47  | MEM46  | MEM45  | MEM44  | MEM43  | MEM42      | MEM41  | MEM40  |  |  |
| 1Eh         |                                         | RW   | MEM55  | MEM54  | MEM53  | MEM52  | MEM51  | MEM50      | MEM49  | MEM48  |  |  |
| 1Fh         |                                         | RW   | MEM63  | MEM62  | MEM61  | MEM60  | MEM59  | MEM58      | MEM57  | MEM56  |  |  |

# RTL8411 EEPROM & eFUSE Datasheet

| No.         | Name                    | Type | Bit7                      | Bit6                  | Bit5           | Bit4            | Bit3         | Bit2   | Bit1    | Bit0       |  |  |
|-------------|-------------------------|------|---------------------------|-----------------------|----------------|-----------------|--------------|--------|---------|------------|--|--|
| 20h~<br>27h |                         |      |                           |                       | Res            | served          |              |        |         |            |  |  |
| 28h~        | CISPtr                  |      |                           |                       |                | CardBus CIS Po  | vinter       |        |         |            |  |  |
| 2Bh         | Cisi ti                 |      |                           |                       |                | alubus CIS I o  | inter        |        |         |            |  |  |
| 2Ch         | SVID                    | R    | SVID7                     | SVID6                 | SVID5          | SVID4           | SVID3        | SVID2  | SVID1   | SVID0      |  |  |
| 2Dh         |                         | R    | SVID15                    | SVID14                | SVID13         | SVID12          | SVID11       | SVID10 | SVID9   | SVID8      |  |  |
| 2Eh         | SMID                    | R    | SMID7                     | SMID6                 | SMID5          | SMID4           | SMID3        | SMID2  | SMID1   | SMID0      |  |  |
| 2Fh         |                         | R    | SMID15                    | SMID14                | SMID13         | SMID12          | SMID11       | SMID10 | SMID9   | SMID8      |  |  |
| 30h         | BMAR                    | R    | 0                         | 0                     | 0              | 0               | 0            | 0      | 0       | BROMEN     |  |  |
|             |                         | W    | -                         | -                     | -              | -               | -            | -      | -       | BROMEN     |  |  |
| 31h         |                         | R    | BMAR15                    | BMAR14                | BMAR13         | BMAR12          | BMAR11       | 0      | 0       | 0          |  |  |
|             |                         | W    | BMAR15                    | BMAR14                | BMAR13         | BMAR12          | BMAR11       | -      | -       | -          |  |  |
| 32h         |                         | RW   | BMAR23                    | BMAR22                | BMAR21         | BMAR20          | BMAR19       | BMAR18 | BMAR17  | BMAR16     |  |  |
| 33h         |                         | RW   | BMAR31                    | BMAR30                | BMAR29         | BMAR28          | BMAR27       | BMAR26 | BMAR25  | BMAR24     |  |  |
| 34h         | Cap_Ptr                 | R    | 0                         | 1                     | 0              | 0               | 0            | 0      | 0       | 0          |  |  |
| 35h∼<br>3Bh |                         |      |                           |                       | Res            | served          |              |        |         |            |  |  |
| 3Ch         | ILR                     | RW   | IRL7                      | ILR6                  | ILR5           | ILR4            | ILR3         | ILR2   | ILR1    | ILR0       |  |  |
| 3Dh         | IPR                     | R    | 0                         | 0                     | 0              | 0               | 0            | 0      | 0       | 1          |  |  |
| 3Eh         | MNGNT                   | R    | 0                         | 0                     | 0              | 0               | 0            | 0      | 0       | 0          |  |  |
| 3Fh         | MXLAT                   | R    | 0                         | 0                     | 0              | 0               | 0            | 0      | 0       | 0          |  |  |
| 40h         | PMID                    | R    | 0                         | 0                     | 0              | 0               | 0            | 0      | 0       | 1          |  |  |
| 41h         | NextPtr                 | R    | 0                         | 1                     | 0              | 1               | 0            | 0      | 0       | 0          |  |  |
| 42h         | PMC                     | R    | Aux I b1                  | Aux I b0              | DSI            | Reserved        | PMECLK       |        | Version |            |  |  |
| 43h         |                         | R    | PME_D3 <sub>cold</sub>    | PME_D3 <sub>hot</sub> | PME D2         | PME D1          | PME D0       | D2     | D1      | Aux I b2   |  |  |
| 44h         | PMCSR                   | R    | 0                         | 0                     | 0              | 0               | 0            | 0      | Power   |            |  |  |
|             |                         | W    | _                         | -                     | -              | _               | _            | _      | Power   |            |  |  |
| 45h         |                         | R    | PME Status                | -                     | -              | _               | _            | _      | -       | PME En     |  |  |
|             |                         | W    | PME Status                | -                     | =              | -               | -            | -      | -       | PME En     |  |  |
| 46~<br>4Fh  |                         |      |                           |                       | Res            | served          | ·            | I      | l       | _          |  |  |
| 50h         | MSIID                   | R    | 0                         | 0                     | 0              | 0               | 0            | 1      | 0       | 1          |  |  |
| 51h         | NextPtr                 | R    | 0                         | 1                     | 1              | 1               | 0            | 0      | 0       | 0          |  |  |
| 52h         | Message<br>Control      | R    | 64-bit Address<br>Capable |                       | iple Message E |                 | 0            | 0      | 0       | MSI Enable |  |  |
|             |                         | W    | -                         | Mult                  | iple Message E | nable           | _            | _      | 0       | MSI Enable |  |  |
| 53h         |                         |      |                           |                       |                | erved. Always r | eturns 0     | I.     | l .     |            |  |  |
| 54h~<br>57h | Message<br>Address Low  | RW   |                           |                       |                | t Interrupt Mes |              | Low    |         |            |  |  |
| 58h~<br>5Bh | Message<br>Address High | RW   |                           |                       | 64-bi          | t Interrupt Mes | sage Address | High   |         |            |  |  |
| 5Ch~<br>5Dh | Message Data            | RW   |                           | 16-bit Message Data   |                |                 |              |        |         |            |  |  |
|             |                         |      |                           |                       | D              |                 |              |        |         |            |  |  |
| 5E∼<br>6Fh  |                         |      |                           |                       | Res            | served          |              |        |         |            |  |  |
| 70h         | PCIEID                  | R    | 0                         | 0                     | 0              | 1               | 0            | 0      | 0       | 0          |  |  |
| 71h         | NextPtr                 | R    | 1                         | 0                     | 1              | 0               | 1            | 1      | 0       | 0          |  |  |
| 72h~        | PCIE Cap.               | R    | 0                         | 0                     | 0              | 0               | 0            | 0      | 1       | 0          |  |  |
| 73h         |                         | R    | 0                         | 0                     | 0              | 0               | 0            | 0      | 1       | 0          |  |  |



#### RTL8411 EEPROM & eFUSE Datasheet

| No.         | Name                        | Type | Bit7                         | Bit6                         | Bit5                            | Bit4                                          | Bit3                                          | Bit2                             | Bit1                                       | Bit0                             |
|-------------|-----------------------------|------|------------------------------|------------------------------|---------------------------------|-----------------------------------------------|-----------------------------------------------|----------------------------------|--------------------------------------------|----------------------------------|
| 74h∼<br>77h | Device<br>Capability        | R    | L0s_acpt_<br>latency[1]      | L0s_acpt_<br>latency[0]      | Entend_tag_<br>support          | 0                                             | 0                                             | Max_                             | payload_size_si                            | ipport                           |
|             | Register                    | R    | Role Base<br>Error rpt       | 0                            | 0                               | 0                                             | L1_acpt_<br>latency[2]                        | L1_acpt_<br>latency[1]           | L1_acpt_<br>latency[0]                     | L0s_acpt_lat<br>ency[2]          |
|             |                             | R    | 0                            | 0                            | 0                               | 0                                             | 0                                             | 0                                | 0                                          | 0                                |
|             |                             | R    | 0                            | 0                            | 0                               | 0                                             | 0                                             | 0                                | 0                                          | 0                                |
| 78h~<br>79h | Device Control<br>Register  | RW   | Max_payload_size             |                              |                                 | Relaxed_<br>ordering_en                       | Unsupport_rqst_rpt_en                         | Fatal_err_<br>rpt_en             | Non_fatal_<br>err_rpt_en                   | Correct-<br>able_err_<br>rpt_en  |
|             |                             | RW   | 0                            | Max                          | _read_request_                  | size                                          | No_snoop_<br>en                               | Auxpwr_PM_<br>en                 | 0                                          | Entend_<br>tag_en                |
| 7Ah         | Device Status<br>Register   | R    | 0                            | 0                            | Transaction_<br>pending         | AuxPwr_<br>det                                | Upsupport_<br>rqst_det                        | Fatal_<br>err_det                | Non_fatal_<br>err_det                      | Correct-able_<br>err_det         |
|             |                             | W    | 0                            | 0                            | -                               | -                                             | Upsupport_<br>rqst_det                        | Fatal_err_<br>det                | Non_fatal_<br>err_det                      | Correct-able_<br>err_det         |
| 7Bh         |                             | R    | 0                            | 0                            | 0                               | 0                                             | 0                                             | 0                                | 0                                          | 0                                |
| 7Ch         | Link                        | R    | 0                            | 0                            | 0                               | 1                                             | 0                                             | 0                                | 0                                          | 1                                |
| 7Dh         | Capability<br>Register      | R    | L1_exit_<br>lat[0]           | L0s_exit_<br>lat[2]          | L0s_exit_<br>lat[1]             | L0s_exit_<br>lat[0]                           | ASPM                                          | _support                         | 0                                          | 0                                |
| 7Eh         |                             | R    | 0                            | 0                            | 0                               | 0                                             | 0                                             | Clock_PM                         | L1_exit_<br>lat[2]                         | L1_exit_<br>lat[1]0              |
| 7Fh         |                             | R    | 0                            | 0                            | 0                               | 0                                             | 0                                             | 0                                | 0                                          | 0                                |
| 80h         | Link Control<br>Register    | R    | Extended_<br>sync            | Common_<br>clock             | 0                               | 0                                             | RCB                                           | 0                                | ASPM_control                               |                                  |
|             |                             | W    | Extended_<br>sync            | Common_<br>clock             | 0                               | 0                                             | RCB                                           | 0                                | ASPM_                                      | control                          |
| 81h         |                             | R    | 0                            | 0                            | 0                               | 0                                             | 0                                             | 0                                | 0                                          | Enable clock_PM                  |
|             |                             | W    | 0                            | 0                            | 0                               | 0                                             | 0                                             | 0                                | 0                                          | Enable clock_PM                  |
| 82h         | Link Status                 | R    | 0                            | 0                            | 0                               | 1                                             | 0                                             | 0                                | 0                                          | 1                                |
| 83h         | Register                    | R    | 0                            | 0                            | 0                               | Slot_clock_<br>cfg                            | 0                                             | 0                                | 0                                          | 0                                |
| 84h         | Slot Capability<br>Register | R    | Slot power<br>Limit[0]       | Hot-Plug<br>Capable          | Hot-Plug<br>Surprise            | Power<br>Indicator<br>Present                 | Attn<br>Indicator<br>Present                  | MRL Sensor<br>Present            | Power Control<br>Present                   | Attn Bottom<br>Present           |
| 85h         |                             | R    | Slot Power<br>Limit scale[0] | Slot Power<br>Limit[7]       | Slot Power<br>Limit[6]          | Slot Power<br>Limit[5]                        | Slot Power<br>Limit[4]                        | Slot Power<br>Limit[3]           | Slot Power<br>Limit[2]                     | Slot Power<br>Limit[1]           |
| 86h         |                             | R    | Physical Slot<br>Number[4]   | Physical Slot<br>Number[3]   | Physical Slot<br>Number[2]      | Physical Slot<br>Number[1]                    | Physical<br>Slot<br>Number[0]                 | No Common<br>Complete<br>Support | Electromechan<br>ical Interlock<br>Present | Slot Power<br>Limit<br>Scale[1]  |
| 87h         |                             | R    | Physical Slot<br>Number[12]  | Physical Slot<br>Number[11]  | Physical Slot<br>Number[10]     | Physical Slot<br>Number[9]                    | Physical<br>Slot<br>Number[8]                 | Physical Slot<br>Number[7]       | Physical Slot<br>Number[6]                 | Physical Slot<br>Number[5]       |
| 88h         | Slot Control<br>Register    | RW   | Attn Indicator<br>Control[1] | Attn Indicator<br>Control[0] | Hot-Plug<br>Interrupt<br>Enable | Command<br>Completed<br>Interrupt<br>Enable   | Presence<br>Detect<br>Changed<br>Enable       | MRL Sensor<br>Changed<br>Enable  | Power Fault<br>Detected<br>Enable          | Attn Button<br>Pressed<br>Enable |
| 89h         |                             | RW   | -                            | -                            | -                               | Data Link<br>Layer State<br>Changed<br>Enable | Electromech<br>anical<br>Interlock<br>Control | Power<br>Controller<br>Control   | Power<br>Indicator<br>Control[1]           | Power<br>Indicator<br>Control[0] |

# RTL8411 EEPROM & eFUSE Datasheet

| No.         | Name                          | Type     |                                               | Bit7                 | Bit6                     | Bit5                    | Bit4                    | Bit3                          | Bit2                     | Bit1                    | Bit0                                |
|-------------|-------------------------------|----------|-----------------------------------------------|----------------------|--------------------------|-------------------------|-------------------------|-------------------------------|--------------------------|-------------------------|-------------------------------------|
| 8Ah         | Slot Status<br>Register       | R        | Electro-<br>mechanical<br>Interlock<br>Status |                      | Presence<br>Detect State | MRL Sensor<br>State     | Command<br>Completed    | Presence<br>Detect<br>Changed | MRL Sensor<br>Changed    | Power Fault<br>Detected | Attn Button<br>Pressed              |
| 8Bh         |                               | R        |                                               |                      |                          |                         | Reserved                |                               |                          |                         | Data Link<br>Layer State<br>Changed |
| 8Ch∼<br>AFh |                               |          |                                               |                      |                          | Re                      | served                  |                               |                          |                         |                                     |
| ACh         | MSI-X ID                      | R        | 0                                             |                      | 0 0                      |                         | 1                       | 1 0                           |                          | 0 0                     |                                     |
| ADh         | NextPtr                       | R        | 1                                             |                      | 1                        | 0                       | 0                       | 1                             | 1                        | 0                       | 0                                   |
| AEh         |                               | R        |                                               | -X Table_<br>Size[7] | MSI-X Table_<br>Size[6]  | MSI-X Table_<br>Size[5] | MSI-X Table_<br>Size[4] | MSI-X<br>Table_<br>Size[3]    | MSI-X Table<br>_Size[2]  | MSI-X Table<br>_Size[1] | MSI-X Table<br>_Size[0]             |
| AFh         |                               | R        | MSI                                           | -X Enable            | Function<br>Mask         |                         | Reserved                |                               | MSI-X Table<br>_Size[10] | MSI-X Table<br>_Size[9] | MSI-X Table<br>_Size[8]             |
| B0h         | MSI-X Table<br>Offset and BIR | R        | Table Offset[4]                               |                      | Table<br>Offset[3]       | Table<br>Offset[2]      | Table<br>Offset[1]      | Table<br>Offset[0]            | BIR[2]                   | BIR[1]                  | BIR[0]                              |
| B1h         | Register                      | R        |                                               | Table<br>fset[12]    | Table<br>Offset[11]      | Table<br>Offset[10]     | Table<br>Offset[9]      | Table<br>Offset[8]            | Table<br>Offset[7]       | Table<br>Offset[6]      | Table<br>Offset[5]                  |
| B2h         |                               | R        |                                               | Table<br>fset[20]    | Table<br>Offset[19]      | Table<br>Offset[18]     | Table<br>Offset[17]     | Table<br>Offset[16]           | Table<br>Offset[15]      | Table<br>Offset[14]     | Table<br>Offset[13]                 |
| B3h         |                               | R        |                                               | Table<br>fset[28]    | Table<br>Offset[27]      | Table<br>Offset[26]     | Table<br>Offset[25]     | Table<br>Offset[24]           | Table<br>Offset[23]      | Table<br>Offset[22]     | Table<br>Offset[21]                 |
| B4h         | MSI-X PBA<br>Offset and BIR   | R        | PBA Table<br>Offset[4]                        |                      | PBA Table<br>Offset[3]   | PBA Table<br>Offset[2]  | PBA Table<br>Offset[1]  | PBA Table<br>Offset[0]        | PBA<br>BIR[2]            | PBA BIR[1]              | PBA BIR[0]                          |
| B5h         |                               | R        |                                               | A Table<br>fset[12]  | PBA Table<br>Offset[11]  | PBA Table<br>Offset[10] | PBA Table<br>Offset[9]  | PBA Table<br>Offset[8]        | PBA Table<br>Offset[7]   | PBA Table<br>Offset[6]  | PBA Table<br>Offset[5]              |
| B6h         |                               | R        |                                               | A Table<br>fset[20]  | PBA Table<br>Offset[19]  | PBA Table<br>Offset[18] | PBA Table<br>Offset[17] | PBA Table<br>Offset[16]       | PBA Table<br>Offset[15]  | PBA Table<br>Offset[14] | PBA Table<br>Offset[13]             |
| B7h         |                               | R        |                                               | BA Table<br>fset[28] | PBA Table<br>Offset[27]  | PBA Table<br>Offset[26] | PBA Table<br>Offset[25] | PBA Table<br>Offset[24]       | PBA Table<br>Offset[23]  | PBA Table<br>Offset[22] | PBA Table<br>Offset[21]             |
| B8h~<br>CBh |                               | Reserved |                                               |                      |                          |                         |                         |                               |                          |                         |                                     |
| CCh         | VPDID                         | R        |                                               | 0                    | 0                        | 0                       | 0                       | 0                             | 0                        | 1                       | 1                                   |
| CDh         | NextPTR                       | R        |                                               | 0                    | 0                        | 0                       | 0                       | 0                             | 0                        | 0                       | 0                                   |
| CEh         | Flag VPD<br>Address           | RW       | ,                                             | VPD<br>ARRD7         | VPD<br>ARRD6             | VPD<br>ARRD5            | VPD<br>ARRD4            | VPD<br>ARRD3                  | VPD<br>ARRD2             | VPD<br>Arrd1            | VPD<br>ARRD0                        |
| CFh         |                               | RW       |                                               | Flag                 | VPD<br>ARRD14            | VPD<br>4 ARRD13         | VPD<br>ARRD12           | VPD<br>ARRD11                 | VPD<br>ARRD10            | VPD<br>ARRD9            | VPD<br>ARRD8                        |
| D0h         | VPD Data                      | RW       | VPD<br>Data7                                  |                      | VPD<br>Data6             | VPD<br>Data5            | VPD<br>Data4            | VPD<br>Data3                  | VPD<br>Data2             | VPD<br>Data1            | VPD<br>Data0                        |
| D1h         |                               | RW       |                                               | VPD<br>Data15        | VPD                      | VPD<br>Data13           | VPD<br>Data12           | VPD<br>Data11                 | VPD<br>Data10            | VPD<br>Data9            | VPD<br>Data8                        |
| D2h         |                               | RW       |                                               | VPD<br>Data23        | VPD<br>Data22            | VPD<br>Data21           | VPD<br>Data20           | VPD<br>Data19                 | VPD<br>Data18            | VPD<br>Data17           | VPD<br>Data16                       |
| D3h         |                               | RW       |                                               | VPD<br>Data31        | VPD<br>Data30            | VPD<br>Data29           | VPD<br>Data28           | VPD<br>Data27                 | VPD<br>Data26            | VPD<br>Data25           | VPD<br>Data24                       |
| D4h~<br>FFh |                               |          |                                               |                      |                          | Re                      | served                  |                               |                          |                         |                                     |



### 5. PXE Parameters

**Table 11. PXE Parameters** 

| Bit | Symbol                | RW | Description      |
|-----|-----------------------|----|------------------|
| 7-6 | Boot Protocol         | RW | 00: PXE protocol |
|     | Boot Protocor         |    | 01: RPL protocol |
|     |                       | RW | 00: ROM disable  |
| 5-4 | Boot order            |    | 01: Int 18h      |
| 3-4 |                       |    | 10: Int 19h      |
|     |                       |    | 11: PnP/BEV(BBS) |
| 3   | Show Config Message   | RW | 0: Enable        |
| 3   | Show Coming Message   |    | 1: Disable       |
| 2   | Shift+F10 Menu Entry  | RW | 0: Enable        |
| 2   | Sinit 1710 Menu Entry |    | 1: Disable       |
|     |                       | RW | 00: 3 Seconds    |
| 1-0 | Show Config Time      |    | 01: 5 Seconds    |
| 1-0 | Show Connig Time      |    | 10: 1 Second     |
|     |                       |    | 11: 0 Seconds    |



### 6. Pin Assignments



Figure 5. Pin Assignments

## Realtek Semiconductor Corp. Headquarters

No. 2, Innovation Road II

Hsinchu Science Park, Hsinchu 300, Taiwan

Tel.: +886-3-578-0211. Fax: +886-3-577-6047

www.realtek.com