

pubs.acs.org/NanoLett Letter

# A Flexible Design Platform for Si/SiGe Exchange-Only Qubits with Low Disorder

Wonill Ha, Sieu D. Ha,\* Maxwell D. Choi, Yan Tang, Adele E. Schmitz, Mark P. Levendorf, Kangmu Lee, James M. Chappell, Tower S. Adams, Daniel R. Hulbert, Edwin Acuna, Ramsey S. Noah, Justine W. Matten, Michael P. Jura, Jeffrey A. Wright, Matthew T. Rakher, and Matthew G. Borselli



Cite This: Nano Lett. 2022, 22, 1443-1448



**ACCESS** 

III Metrics & More

Article Recommendations

s Supporting Information

ABSTRACT: Spin-based silicon quantum dots are an attractive qubit technology for quantum information processing with respect to coherence time, control, and engineering. Here we present an exchange-only Si qubit device platform that combines the throughput of CMOS-like wafer processing with the versatility of direct-write lithography. The technology, which we coin "SLEDGE", features dot-shaped gates that are patterned simultaneously on one topographical plane and subsequently connected by vias to interconnect metal lines. The process design enables nontrivial layouts as well as flexibility in gate dimensions, material selection, and additional device features such as for rf



qubit control. We show that the SLEDGE process has reduced electrostatic disorder with respect to traditional overlapping gate devices with lift-off metallization, and we present spin coherent exchange oscillations and single qubit blind randomized benchmarking data.

KEYWORDS: quantum dots, qubits, exchange-only, silicon, silicon germanium

ated silicon quantum dots are of widespread interest as Jphysical qubits for quantum information processing due to favorable coherence times, 1,2 a variety of control techniques,<sup>3-5</sup> and the prospect of leveraging well-established Si CMOS engineering for density, scale, and yield. However, much of the Si qubit work to date has been demonstrated using gates defined by lift-off metallization techniques, 6,7 which suffer from poor wafer-level process control and which have not been used in Si integrated circuit foundries in several decades.8 There have been examples of Si quantum dots fabricated in CMOS facilities with industry-standard processes, 9-12 some of which have exhibited coherent control of single electron spins. However, single-spin qubits are known to be susceptible to decoherence from global magnetic fields, among several disadvantages. 13 In this work, we present a device fabrication process termed SLEDGE (single-layer etchdefined gate electrodes) for Si/SiGe heterostructure exchangeonly spin qubits. The SLEDGE platform uses processes designed for typical CMOS wafer fabrication, but it has inherent design flexibility for highly customizable device layouts. We show that the SLEDGE process has reduced electrostatic disorder with respect to lift-off technologies, and we show representative coherent exchange oscillations and single-qubit blind randomized benchmarking data to extract quantum gate performance.5

The SLEDGE technology is designed for heterostructure quantum dots, wherein semiconductor epitaxial boundaries and gate-defined electric fields confine and, in the latter case, manipulate individual electrons. A SLEDGE device, as shown in Figure 1A, consists of (1) a gate layer, in which all gates are patterned simultaneously on the same plane (i.e., uniplanar); and (2) back-end-of-line (BEOL) interconnect layers, in which vertical vias directly contact active gates and then spans ("M1") connect vias to macroscopic routing  $10-50 \mu m$  away (not shown). The gate-level design (Figure 1B) is similar to recent work on Si quantum dot devices. 7,14 Plunger (P) and exchange (X) gates for accumulating and exchange-coupling electron spins are arranged collinearly and are offset from measure dot (M) gates used for charge sensing and readout of spin-to-charge conversion. Electrons are supplied by bath (B) gates via tunnel gates (T and Z) to P- and M-gates, respectively. Electron baths are supplied from source/drain Ohmics via supply gates (SG, see Figure 2A lower right),

Received: August 5, 2021
Revised: November 17, 2021
Published: November 22, 2021







Figure 1. (A) Illustrated render of SLEDGE device. Gate level in tan and BEOL levels in aqua. (B) Top-down SEM image after gate etch with gaps evident between gates. Labels are as described in text. (C) Top-down SEM image after M1 CMP of dual damascene BEOL. Spans connect each via to bond-level routing (not shown). Scale bars in panels B and C are 200 nm. (D) Cross-section TEM image through P-gate row, as illustrated by red dashed line in panel C, showing BEOL vias contacting uniplanar gates. (E) Cross-section TEM image through right-most P-T-gates, as illustrated by blue dashed line in panel C, showing M1 trench in ILD connecting to P-gate via. Scale bars in (D) and (E) are 100 nm. Panel A courtesy of HRL Laboratories, LLC (graphic by John B. Carpenter). Copyright 2021.

which control Ohmic—bath contact resistance independent of B-gate voltage. <sup>15</sup> There are two field gates used for depleting carriers around the active gates: the inner field gate (IFG) for the region between P- and M-gates and the outer field gate (OFG) for the periphery. SLEDGE devices are nominally designed for triple-dot exchange-only qubit operation, <sup>16</sup> but could be used for a variety of encodings. Moreover, the process

flow should be applicable to SiMOS devices,<sup>17</sup> assuming appropriate design adjustments are made to account for enhanced gate capacitance.

The uniplanar gate arrangement is a key feature of SLEDGE and is unlike conventional academic-style quantum dot qubit devices that have been demonstrated to date, in which exchange gates (sometimes referred to as barrier gates) are on a separate dielectric plane and may overlap laterally with plunger gates. 18 From a qubit operation perspective, exchange gates on the same topographical plane as plunger gates experience less electric field screening than those on a separate plane and therefore require smaller voltage throws to modulate exchange energy for qubit rotations (see the Supporting Information). The absence of an additional dielectric layer between exchange gates and quantum well may also reduce charge noise. 19 In addition to the uniplanar gate design, the quantum dot gates are notably dot-shaped (~zero-dimensional), as opposed to conventional extended line-shaped gates (~one-dimensional). The major drawback of using onedimensional gate lines to define a zero-dimensional quantum dot is that device designs are essentially topologically limited to ring-like (i.e., two-row) geometries, whereas SLEDGE designs can be extended to highly customizable gate arrangements with additional BEOL levels as needed (see the Supporting Information).

The process flow to fabricate SLEDGE devices on Si/SiGe quantum well heterostructures is outlined in Figure 2A. The heterostructure ("epi wafer") consists of a tensile-strained Si quantum well epitaxially grown on a strain-relaxed  $Si_{1-x}Ge_x$  (x = 0.25-0.35) buffer, followed by a SiGe capping layer of the same stoichiometry as the buffer. The beginning of the process flow includes optical lithography steps to pattern degenerately doped phosphorus-implanted Ohmics (NWELL) and argonimplanted electrically inactive regions (ISO). After defining implant regions, the gate dielectric (bilayer Al<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub>) and gate metal (TiN) stack are blanket deposited, and gates are patterned in two steps. First, an optically defined coarse etch removes gate metal from a majority of the wafer, leaving a block of gate metal for each device from which all active gates will be subtractively patterned. Second, positive tone e-beam lithography is used to write gaps between gates, and a F-based dry-etch of gaps defines gates, as seen in the top-down SEM image of Figure 1B. The process flow then enters the BEOL



Figure 2. (A) Depiction of SLEDGE process flow, not to scale. Cross-section is an illustrative piecewise cut from an Ohmic, through bath gates, up T-gates, and across a triple-dot P-gate row. Steps are as described in text. "SG" in lower right panel is supply gate patterned at M1. (B) Top-down SEM images of three different devices patterned on the same wafer, each with varying P- and X-gate dimensions. The P-gate diameter  $(d_p)$  and X-gate length  $(l_X)$  parameters are defined in the lower left image with 10 nm gaps between gates. Because each device has the same P-P pitch and M-P distance, all use the same M1-level pattern as shown in the lower SEM image. All images are at the same scale, with 200 nm scale bar in center top image. Panel A courtesy of HRL Laboratories, LLC (graphic by John B. Carpenter). Copyright 2021.

Nano Letters pubs.acs.org/NanoLett Letter

phase, wherein gates are contacted by vias (V01, connects M0 (gate) to M1) through an interlayer dielectric material (ILD,  $SiO_2$ ), and spans (M1) connect vias to macroscopic routing at the bond pad level. A top-down SEM image after M1 patterning is shown in Figure 1C.

The gate stack consisting of bilayer Al<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub> gate dielectric and TiN gate metal optimizes process integration and device operation considerations. Experimentally, we have found that the bilayer gate dielectric combines a low defect density SiGe-Al<sub>2</sub>O<sub>3</sub> interface with a high-*k* and etch-resistant HfO<sub>2</sub> layer, consistent with recent interface studies.<sup>20</sup> Each layer by itself does not have all three benefits. TiN gate metal is used because it has favorable etch selectivity to HfO<sub>2</sub> and because it has a London penetration depth potentially several orders of magnitude larger than that of Al previously used in lift-off gate devices.<sup>21</sup> This is expected to drastically reduce Meissner-induced paramagnetic gradients at low applied magnetic field.

The SLEDGE gate process is compatible with a variety of BEOL integration schemes due to its topographically flat design. Panels D and E of Figure 1 show cross-sectional TEM images along horizontal and vertical cuts from a TiN dual damascene process. (We have also demonstrated a subtractive BEOL process flow, as discussed in the Supporting Information.) Here, vias are patterned by e-beam lithography and etched into the ILD, stopping selectively on a HfO2 etch stop dielectric layer deposited on top of the gates prior to ILD deposition. M1 spans are then patterned by e-beam lithography, and trenches are etched into the ILD. Following e-beam resist strip, a blanket etch completes the via etch down to gates through the etch stop layer. We fill V01 and M1 with an atomic layer deposition (ALD) TiN process, followed by chemical-mechanical polishing (CMP) to remove excess TiN and isolate M1 spans (Figure 1C). M1 is subsequently contacted by an optically defined metallization step to create wide  $(1-3 \mu m)$  routing lines and bond pads for wire-bonding to a chip carrier.

Using direct-write e-beam lithography with separate gate and BEOL contact layers allows for within-wafer flexibility in device design. In one reticle (~10 mm × 10 mm), of which many are patterned across each wafer, we can fabricate devices with varying parameters to explore a broad design space including, but not limited to, gate pitch, P-M separation, relative P/X ratio, and M1 width. The gate, V01, and M1-level designs can be easily and independently modified in layout. Using appropriate proximity effect correction,<sup>22</sup> new designs are fractured and patterned in e-beam lithography without needing substantial development, if any, to optimize exposure or develop conditions. As an example, we show in Figure 2B SEM images of three different devices patterned in one reticle with varying P/X dimensions but fixed pitch and fixed V01/ M1-level design. The P-gate diameter  $(d_P)$  and X-gate length  $(l_x)$  are varied from 90/50 nm to 110/30 nm, but the BEOL dimensions are unchanged between devices. This allows for examining relative P- and X-gate capacitances without confounding effects from differences in contact layers. The device design flexibility is additionally independent of the substrate heterostructure design, wherein Si well and SiGe cap can be modified in the epitaxial growth stage prior to fabrication. The ability to explore a broad parameter space is crucial for converging on the optimal device design for spinbased quantum information processing.

Flexibility of the SLEDGE process extends beyond gate-level device design. BEOL materials can be chosen separately from gate metal provided a sufficient Ohmic contact can be engineered. For example, a subtractive BEOL process can be used if sputtered metals (e.g., Nb or Pt) are desired, while dual damascene is conducive to materials deposited by chemical vapor deposition or ALD (e.g., W or TiN). Moreover, the BEOL span fanout can be readily designed to allow space for additional active features in arbitrary locations around the device, such as a micromagnet or a superconducting resonator, 4,23 again independent of the gate-level design. A schematic of additional post-BEOL device features as well as a discussion of BEOL scaling limitations can be found in the Supporting Information.

The requirements for e-beam overlay between V01-gate and M1-V01 layers are approximately 5-15 nm, set by gate pitch and minimum gate dimension. While nontrivial, we readily achieve the alignment requirements within-wafer and across lots with a noncustomized, commercially available Raith EBPG5200 e-beam writer. In the Supporting Information, we show that the mean misalignment magnitude across four representative lots (with four wafers per lot) is ≤5 nm for both V01-gate and M1-V01 levels. We use the tool with four 3-in. wafers (i.e., one lot) mounted onto a 200 mm wafer holder, and therefore the overlay we achieve represents a 200 mm wafer capability for e-beam lithography. We show also that the mean P-gate critical dimension (CD) in lithography varies <7% between the same four lots. Overall, this demonstrates that ebeam lithography is well-capable of wafer-level Si qubit fabrication. Note that although e-beam lithography is conventionally slower than optical lithography, the overall process time for the three SLEDGE e-beam levels (gate, V01, M1) is still a relatively small fraction (~10%) of the overall process flow. This fraction is expected to remain approximately constant for different device designs.

In addition to device design flexibility, the SLEDGE process flow enables aggressive SiGe surface cleaning prior to gate dielectric deposition. With overlapping gate technologies, 7,24 the screening gate (also known as confinement gate) and underlying gate dielectric, which are commonly Al-based, preclude most wet surface cleans prior to plunger gate dielectric deposition. Similar restrictions exist for exchange gate dielectric deposition. This can lead to substantial interface defect densities and associated electrostatic non-uniformity. Pd gates are more etch-resistant than Al25 but still may be roughened or delaminated in common HCl- or piranha-based (H<sub>2</sub>SO<sub>4</sub>:H<sub>2</sub>O<sub>2</sub>:H<sub>2</sub>O) cleaning chemistries. In the SLEDGE process with simultaneously patterned uniplanar gates, there is only one dielectric layer for all gates, and the semiconductor surface is free of metal and dielectric materials prior to dielectric deposition. Therefore, wet etchants for trace metal, oxide, and carbon contamination, such as SC1  $(NH_4OH:H_2O_2:H_2O)$ , SC2  $(HCl:H_2O_2:H_2O)$ , HF, and piranha, can be used given ratios are chosen to have reasonable selectivity to SiGe.

The improvement in electrostatic uniformity with appropriate surface cleaning can be demonstrated from characteristics of gated Hall bars (HB) fabricated on-wafer alongside quantum dot devices. On our device wafers, gates for HBs ( $\sim$ 400  $\mu$ m  $\times$  20  $\mu$ m) are fabricated as process control monitors at each planar metallization step (e.g., gate, M1, bond), and Hall parameters are measured to characterize the epitaxial material and device dielectric layers. Such HBs serve

Nano Letters pubs.acs.org/NanoLett Lette

to quickly quantify intra- and interwafer gate/semiconductor uniformity due to relative ease of fabrication and measurement interpretation. We use low carrier density HB properties to quantify potential disorder, <sup>26</sup> which influences charge manipulation at the dot level. In two-dimensional electron systems, potential disorder on relevant length scales can be characterized by the density at which there is a crossover from metallic to insulating behavior. The crossover density has various potential mechanisms, for example strong localization or that of classical percolation theory, both of which have several measurement methods.<sup>27</sup> In our Hall measurements, we characterize disorder instead using the sheet density at which the Hall mobility extrapolates to 0 in a linear mobilitydensity plot, which we denote as  $n_{\min}$ . To extract  $n_{\min}$ , we perform a line fit using only data in the low-density regime (n  $\leq 4 \times 10^{10} \text{ cm}^{-2}$ ). While not necessarily physical (negative values are possible),  $^{28}$  the advantage of  $n_{\min}$  is that extrapolation is relatively straightforward, in contrast to the percolation density or metal-insulator transition density. The latter may involve temperature sweeps and/or fitting many data points to some functional form, which can be difficult for imperfect gate or epitaxial structures. In addition, we have found in our HBs that  $n_{\min}$  typically scales similarly as the percolation and metal-insulator transition densities.

In Figure 3A, we plot  $n_{\min}$  distributions for lift-off plunger gates (from our overlapping gate technology prior to



Figure 3. (A) Gated Hall bar measurements of  $n_{\rm min}$  for various gate types. Quartile box plots, means (diamonds), and 99% confidence intervals (dashed whiskers) are shown. Mean  $n_{\rm min}$  exhibits a statistically significant decrease from lift-off gates to unoptimized SLEDGE gates to optimized SLEDGE gates. (B) Per-wafer pooled standard deviations of P- and X-/T-gate voltage differences at first electron loading line in single dot charge stability diagram (inset), measured at 1.6 K. Quartile box plots, means, and 99% confidence intervals are shown. There is a statistically significant decrease in mean from lift-off gates to SLEDGE gates, unoptimized or optimized.

SLEDGE), SLEDGE gates with unoptimized surface cleaning, and SLEDGE gates with optimized surface cleaning. For all categories, only data from wafers with 60 nm SiGe cap thickness are plotted, to control for gate capacitance. Our prior overlapping gate technology uses a similar bilayer  $Al_2O_3/HfO_2$  dielectric stack as in SLEDGE, and the devices are similar to those reported elsewhere. From lift-off gates to unoptimized SLEDGE gates, mean  $n_{\rm min}$  is reduced from 4.5 ×  $10^{10}$  to 2.6 ×  $10^{10}$  cm<sup>-2</sup>. There is a further reduction in mean  $n_{\rm min}$  with optimized SLEDGE gates to 1.4 ×  $10^{10}$  cm<sup>-2</sup>. The means are statistically different with >99% confidence. The data imply a reduction in disorder by switching from overlapping or multiplanar gates, which have several dielectric depositions

before gate patterning and limited pregate clean options, to uniplanar gates, which allow for more aggressive predeposition wet cleans.

We can further quantify potential disorder at the device level by analyzing single-dot charge stability diagrams across wafers. One metric is to use the differential voltage between P- and neighboring T- or X-gates  $(V_P - V_T)$  at the first electron loading line, as shown in the inset of Figure 3B. We have found that the differential voltage scales exponentially with SiGe cap thickness as expected from solving Laplace's equation for a pinned surface gate potential model.<sup>30</sup> This indicates that (1) across devices, the quantum well is tuned to approximately the same potential at the one-electron loading line and (2) variations in the voltage difference to load one electron are due to potential disorder. Note that the data acquisition time scale has minimal effect on  $V_{\mathrm{T}}$  because of the exponential dependence of electron tunneling rate on barrier voltage.<sup>31</sup> For each wafer, we find the standard deviation (pooled by device) of all  $(V_P - V_T)$  differential biases from the wafer, which we use as a metric for disorder. In Figure 3B, we plot distributions of the pooled standard deviations  $(\sigma_p)$  for lift-off gates, SLEDGE gates with unoptimized preclean, and SLEDGE gates with optimized preclean. As with Figure 3A, only 60 nm SiGe cap wafers are compared to control for gate capacitance. We observe a statistically significant reduction (>99% confidence) in mean  $\sigma_{\rm p}$  from lift-off gates to unoptimized SLEDGE gates of 0.34 to 0.13 V. The mean for optimized SLEDGE gates is 0.12 V, but it is not statistically different from that of unoptimized SLEDGE gates at the same confidence level, perhaps because of residual disorder in the gate stack itself. The reduction in  $\sigma_{\rm p}$  indicates that, on a SLEDGE wafer, the voltage difference  $\dot{V}_{\rm P}-V_{\rm T}$ , and therefore the electrostatic potential landscape, is more consistent across devices than on a lift-off gate wafer. Moreover, the mean SLEDGE  $\sigma_{\rm p}$  values compare favorably to corresponding addition voltages (~40 mV; see Figure 3B inset). While the HB and charge stability diagram data both show a clear reduction in wafer-level disorder with SLEDGE devices, the effect is likely larger for quantum dots because they are more susceptible to local disorder than large-area HBs.

Beyond the advantages in device design flexibility and disorder with the SLEDGE process, the technology also readily produces qubit devices capable of spin coherent operations. A representative set of charge stability diagrams from a six-dot SLEDGE device recorded at 1.6 K is shown in Figure 4A, with one diagram for each adjacent plunger gate pair. Each diagram exhibits the canonical double-dot honeycomb pattern with cells merging at higher electron occupancy due to tunnel barrier lowering. Loading voltages for the most relevant (0,1), (1,0), and (1,1) charge configurations are all  $\leq 1$  V, and with the exception of the outer dots, which experience enhanced cross-capacitance from the OFG, all loading voltages are similar to each other. This is a critical feature for proposed multiplexed cryogenic control.  $^{32}$ 

Representative plots from each X-gate showing exchange (J) fringes as a function of neighboring P-P detuning  $(\Delta, \text{ ordinate})$  and exchange gate voltage  $(V_X, \text{ abscissa})$  are shown in Figure 4B. In these so-called "fingerprint" plots, <sup>29</sup> which were measured at dilution refrigerator (DF) temperatures from the same device as in Figure 4A, the exchange frequency between interdot electrons increases with both tunnel coupling (controlled by  $V_X$ ) and  $\Delta$ . Fingerprint plots are used to determine the symmetric axis (vector in  $\Delta - V_X$  voltage space



Figure 4. (A) Charge stability diagrams measured at 1.6 K from each double-dot pair of a representative six-dot SLEDGE device. (B) Exchange oscillation fringes measured in a DF (nominally at 50 mK) for each double-dot pair as a function of corresponding P-P detuning and X-gate voltage ("fingerprint" plots). Fingerprints were measured from the same device as in panel A. (C) Single-qubit blind randomized benchmarking from a SLEDGE device. The  $|0\rangle$  branch (blue points) and  $|1\rangle$  branch (red points) are used to extract per-Clifford error and leakage rates. The arrows show estimated populations in states  $|0\rangle$ ,  $|1\rangle$  (shaded region) and leaked states  $|Q\rangle$ .

where  $\frac{dJ}{d\Delta} \sim 0$ ) for reduced sensitivity to charge noise, and they indicate that a given double-dot pair exhibits spin coherent exchange oscillations. Furthermore, single-qubit blind randomized benchmarking (RB) data from an exchange-only encoded three-dot SLEDGE device is shown in Figure 4C. In the blind RB sequence, the qubit is initialized in the spin singlet ( $|0\rangle$ ), a sequence of N gates randomly selected from the Clifford group is applied, and a recovery Clifford returns the qubit ideally to the spin singlet or spin triplet  $(|1\rangle)$ . The sum and difference of the |0 and |1 return probabilities as a function of N can be fit to exponential forms to extract per-Clifford error and leakage rates. For this particular device, we find per-Clifford error from the right-most triple dot of 0.12  $\pm$ 0.01% and leakage of 0.035  $\pm$  0.011%. Other operable triple dots in the device displayed similar RB error, and mechanisms of error variability are expected to be discussed in future work. The SLEDGE qubit fidelity measured here is slightly improved with respect to our previous demonstration with lift-off gate devices. In both cases, errors are consistent with processindependent limitations from nuclear spin hyperfine dephasing and unintentional voltage pulse overlap control errors.

In conclusion, we have demonstrated a flexible fabrication process for Si/SiGe exchange-only qubits wherein uniplanar dot-shaped gates and routing are defined on separate planes and are contacted with interconnect vias. The separation, in combination with electron-beam lithography, enables high customizability in materials and device designs, particularly toward nonconventional layouts. SLEDGE qubit devices have low electrostatic disorder compared to overlapping gate devices fabricated with lift-off metallization processes. Future work includes improved rf engineering of M1 and optical layer routing, as well as integration of micromagnets and superconducting resonators.

# ASSOCIATED CONTENT

### Supporting Information

The Supporting Information is available free of charge at https://pubs.acs.org/doi/10.1021/acs.nanolett.1c03026.

Figures and discussion of SLEDGE design extensions, SLEDGE exchange energy, e-beam lithography repeatability, SLEDGE M-to-P tunability, and subtractive BEOL and parasitic metal dots (PDF)

#### AUTHOR INFORMATION

# **Corresponding Author**

Sieu D. Ha − HRL Laboratories, LLC, Malibu, California 90265, United States; orcid.org/0000-0003-1715-6397; Email: sdha@hrl.com

# Authors

Wonill Ha – HRL Laboratories, LLC, Malibu, California 90265, United States

Maxwell D. Choi – HRL Laboratories, LLC, Malibu, California 90265, United States

Yan Tang – HRL Laboratories, LLC, Malibu, California 90265, United States

Adele E. Schmitz – HRL Laboratories, LLC, Malibu, California 90265, United States

Mark P. Levendorf – HRL Laboratories, LLC, Malibu, California 90265, United States

**Kangmu Lee** – HRL Laboratories, LLC, Malibu, California 90265, United States

James M. Chappell – HRL Laboratories, LLC, Malibu, California 90265, United States

Tower S. Adams – HRL Laboratories, LLC, Malibu, California 90265, United States

Daniel R. Hulbert – HRL Laboratories, LLC, Malibu, California 90265, United States

Edwin Acuna – HRL Laboratories, LLC, Malibu, California 90265, United States

Ramsey S. Noah – HRL Laboratories, LLC, Malibu, California 90265, United States

Justine W. Matten – HRL Laboratories, LLC, Malibu, California 90265, United States

Michael P. Jura – HRL Laboratories, LLC, Malibu, California 90265, United States

Jeffrey A. Wright – HRL Laboratories, LLC, Malibu, California 90265, United States Matthew T. Rakher – HRL Laboratories, LLC, Malibu, California 90265, United States

Matthew G. Borselli – HRL Laboratories, LLC, Malibu, California 90265, United States

Complete contact information is available at: https://pubs.acs.org/10.1021/acs.nanolett.1c03026

#### Notes

The authors declare no competing financial interest.

#### ACKNOWLEDGMENTS

We thank Jacob Z. Blumoff, Christopher D. Bohn, John B. Carpenter, Catherine M. Erickson, Aaron M. Jones, Thaddeus D. Ladd, Maggy L. Lau, Seán M. Meenehan, Matthew D. Reed, and Aaron J. Weinstein for valuable discussions and contributions.

#### REFERENCES

- (1) Veldhorst, M.; Hwang, J. C. C.; Yang, C. H.; Leenstra, A. W.; de Ronde, B.; Dehollain, J. P.; Muhonen, J. T.; Hudson, F. E.; Itoh, K. M.; Morello, A.; Dzurak, A. S. An addressable quantum dot qubit with fault-tolerant control-fidelity. *Nat. Nanotechnol.* **2014**, *9*, 981–985.
- (2) Eng, K.; Ladd, T. D.; Smith, A.; Borselli, M. G.; Kiselev, A. A.; Fong, B. H.; Holabird, K. S.; Hazard, T. M.; Huang, B.; Deelman, P. W.; Milosavljevic, I.; Schmitz, A. E.; Ross, R. S.; Gyure, M. F.; Hunter, A. T. Isotopically enhanced triple-quantumdot qubit. *Science Advances* **2015**, *1* (4), e1500214.
- (3) Muhonen, J. T.; Laucht, A.; Simmons, S.; Dehollain, J. P.; Kalra, R.; Hudson, F. E.; Freer, S.; Itoh, K. M.; Jamieson, D. N.; McCallum, J. C.; Dzurak, A. S.; Morello, A. Quantifying the quantum gate fidelity of single-atom spin qubits in silicon by randomized benchmarking. *J. Phys.: Condens. Matter* **2015**, *27*, 154205.
- (4) Kawakami, E.; Jullien, T.; Scarlino, P.; Ward, D. R.; Savage, D. E.; Lagally, M. G.; Dobrovitski, V. V.; Friesen, M.; Coppersmith, S. N.; Eriksson, M. A.; Vandersypen, L. M. K. Gate fidelity and coherence of an electron spin in an Si/SiGe quantum dot with micromagnet. *Proc. Natl. Acad. Sci. U. S. A.* **2016**, *113*, 11738–11743.
- (5) Andrews, R. W.; et al. Quantifying error and leakage in an encoded Si/SiGe tripledot qubit. *Nat. Nanotechnol.* **2019**, *14*, 747–750.
- (6) Veldhorst, M.; Yang, C. H.; Hwang, J. C. C.; Huang, W.; Dehollain, J. P.; Muhonen, J. T.; Simmons, S.; Laucht, A.; Hudson, F. E.; Itoh, K. M.; Morello, A.; Dzurak, A. S. A two-qubit logic gate in silicon. *Nature* **2015**, *526*, 410.
- (7) Zajac, D. M.; Hazard, T. M.; Mi, X.; Nielsen, E.; Petta, J. R. Scalable Gate Architecture for a One-Dimensional Array of Semi-conductor Spin Qubits. *Phys. Rev. Appl.* **2016**, *6*, 054013.
- (8) Homma, Y.; Yajima, A.; Harada, S. Feature Size Limit of Liftoff Metallization Technology. *IEEE J. Solid-State Circuits* **1982**, *17*, 142–147.
- (9) Maurand, R.; Jehl, X.; Kotekar-Patil, D.; Corna, A.; Bohuslavskyi, H.; Laviéville, R.; Hutin, L.; Barraud, S.; Vinet, M.; Sanquer, M.; De Franceschi, S. A CMOS silicon spin qubit. *Nat. Commun.* **2016**, *7*, 13575.
- (10) Gilbert, W.; Saraiva, A.; Lim, W. H.; Yang, C. H.; Laucht, A.; Bertrand, B.; Rambal, N.; Hutin, L.; Escott, C. C.; Vinet, M.; Dzurak, A. S. Single-Electron Operation of a Silicon-CMOS 2 × 2 Quantum Dot Array with Integrated Charge Sensing. *Nano Lett.* **2020**, *20*, 7882–7888. PMID: 33108202
- (11) Chanrion, E.; et al. Charge Detection in an Array of CMOS Quantum Dots. *Phys. Rev. Appl.* **2020**, *14*, 024066.
- (12) Zwerver, A. M. J.; et al. Qubits made by advanced semiconductor manufacturing. arXiv Preprint (Condensed Matter: Mesoscale and Nanoscale Physics), 2021. arXiv:2101.12650. https://arxiv.org/abs/2101.12650 (accessed 2021-11-15).
- (13) Russ, M.; Burkard, G. Three-electron spin qubits. J. Phys.: Condens. Matter 2017, 29, 393001.

- (14) Jones, A.; et al. Spin-Blockade Spectroscopy of Si/Si-Ge Quantum Dots. *Phys. Rev. Appl.* **2019**, *12*, 014026.
- (15) Willems van Beveren, L. H.; Tan, K. Y.; Lai, N. S.; Dzurak, A. S.; Hamilton, A. R. Overlapping-gate architecture for silicon Hall bar field-effect transistors in the low electron density regime. *Appl. Phys. Lett.* **2010**, *97*, 152102.
- (16) DiVincenzo, D. P.; Bacon, D.; Kempe, J.; Burkard, G.; Whaley, K. B. Universal quantum computation with the exchange interaction. *Nature* **2000**, *408*, 339–342.
- (17) Li, R.; Stuyck, N. I. D.; Kubicek, S.; Jussot, J.; Chan, B. T.; Mohiyaddin, F. A.; Elsayed, A.; Shehata, M.; Simion, G.; Godfrin, C.; Canvel, Y.; Ivanov, T.; Goux, L.; Govoreanu, B.; Radu, I. P. A flexible 300 mm integrated Si MOS platform for electron- and hole-spin qubits exploration. 2020 IEEE Int. Electron Devices Meet. 2020, 38.3.1–38.3.4.
- (18) Lawrie, W.; Eenink, H.; Hendrickx, N.; Boter, J.; Petit, L.; Amitonov, S.; Lodari, M.; Paquelet Wuetz, B.; Volk, C.; Philips, S.; et al. Quantum dot arrays in silicon and germanium. *Appl. Phys. Lett.* **2020**, *116*, 080501.
- (19) Connors, E. J.; Nelson, J.; Qiao, H.; Edge, L. F.; Nichol, J. M. Low-frequency charge noise in Si/SiGe quantum dots. *Phys. Rev. B: Condens. Matter Mater. Phys.* **2019**, *100*, 165305.
- (20) Kavrik, M. S.; Ercius, P.; Cheung, J.; Tang, K.; Wang, Q.; Fruhberger, B.; Kim, M.; Taur, Y.; McIntyre, P. C.; Kummel, A. C. Engineering High-k/SiGe Interface with ALD Oxide for Selective GeOx Reduction. ACS Appl. Mater. Interfaces 2019, 11, 15111–15121.
- (21) Pracht, U. S.; Scheffler, M.; Dressel, M.; Kalok, D. F.; Strunk, C.; Baturina, T. I. Direct observation of the superconducting gap in a thin film of titanium nitride using terahertz spectroscopy. *Phys. Rev. B: Condens. Matter Mater. Phys.* **2012**, *86*, 184503.
- (22) Hauptmann, M.; Choi, K.-H.; Jaschinsky, P.; Hohle, C.; Kretz, J.; Eng, L. Determination of proximity effect parameters by means of CD-linearity in sub 100nm electron beam lithography. *Microelectron. Eng.* **2009**, *86*, 539–543. MNE '08
- (23) Mi, X.; Cady, J. V.; Zajac, D. M.; Stehlik, J.; Edge, L. F.; Petta, J. R. Circuit quantum electrodynamics architecture for gate-defined quantum dots in silicon. *Appl. Phys. Lett.* **2017**, *110*, 043502.
- (24) Eenink, H. G. J.; Petit, L.; Lawrie, W. I. L.; Clarke, J. S.; Vandersypen, L. M. K.; Veldhorst, M. Tunable Coupling and Isolation of Single Electrons in Silicon Metal-Oxide-Semiconductor Quantum Dots. *Nano Lett.* **2019**, *19*, 8653–8657.
- (25) Brauns, M.; Amitonov, S. V.; Spruijtenburg, P.-C.; Zwanenburg, F. A. Palladium gates for reproducible quantum dots in silicon. *Sci. Rep.* **2018**, *8*, 5690.
- (26) Efros, A. L.; Pikus, F. G.; Burnett, V. G. Density of states of a two-dimensional electron gas in a long-range random potential. *Phys. Rev. B: Condens. Matter Mater. Phys.* **1993**, 47, 2233–2243.
- (27) Das Sarma, S.; Hwang, E. H. Two-dimensional metal-insulator transition as a strong localization induced crossover phenomenon. *Phys. Rev. B: Condens. Matter Mater. Phys.* **2014**, 89, 235423.
- (28) McCamey, D. R.; Francis, M.; McCallum, J. C.; Hamilton, A. R.; Greentree, A. D.; Clark, R. G. Semicond. Sci. Technol. 2005, 20, 363–368
- (29) Reed, M. D.; et al. Reduced Sensitivity to Charge Noise in Semiconductor Spin Qubits via Symmetric Operation. *Phys. Rev. Lett.* **2016**, *116*, 110402.
- (30) Davies, J. H.; Larkin, I. A.; Sukhorukov, E. V. Modeling the patterned twodimensional electron gas: Electrostatics. *J. Appl. Phys.* **1995**, 77, 4504–4512.
- (31) Borselli, M. G.; Eng, K.; Ross, R. S.; Hazard, T. M.; Holabird, K. S.; Huang, B.; Kiselev, A. A.; Deelman, P. W.; Warren, L. D.; Milosavljevic, I.; Schmitz, A. E.; Sokolich, M.; Gyure, M. F.; Hunter, A. T. Undoped accumulation-mode Si/SiGe quantum dots. *Nanotechnology* **2015**, *26*, 375202.
- (32) Xue, X.; et al. CMOS-based cryogenic control of silicon quantum circuits. *Nature* **2021**, 593, 205–210.