# Simple Guide for NVDLA Hardware Integrator

Chen Tinghuan

April 17, 2019

### 1 Environment Setup

note: I use linux9 to run this code, please don't use linux2-4.

The big picture about NVDLA Hardware integrator is shown in Fig.??:



Figure 1: Hardware process for NVDLA

- Java jdk1.7 (installed in "/usr/bin/java")
- Perl perl-5.10 (installed in "/usr/bin/perl") XML::Simple Capture::Tiny
- CPP gcc-4.9.3 (installed in "/usr/bin/g++"")
- CPP (installed in "/usr/bin/cpp")
- Python python2.6 (installed in "/usr/bin/python")
- SystemC systemc-2.3.0 (need to be installed, by "./configure -prefix" to install in local)

- Verilator Verilator 3.912 (for Verilator builds, need to be installed, by "./configure -prefix" to install in local)
- clang clang 3.4 (for Verilator builds, installed in "/usr/bin/clang" in linux2-4)

#### Additional tools:

- cpan (installed, however you have to reconfigurate installation in local dir and collect all add URL:https://metacpan.org)
- IO::Tee (run cpan IO::Tee to install)
- VCS (installed in "/opt2/synopsys/vcs-F-2011.12/bin")
- Verdi (installed in "/opt2/synopsys/verdi/Verdi\_M-2017.03-SP2-2/bin")

### 2 Tree Build

Revise the Makefile in hw root:

- DEFAULT\_CPP := /usr/bin/cpp
- DEFAULT\_GCC := /research/byu1/thchen/tools/gcc4.9.3/bin/g++
- DEFAULT\_PERL := /usr/bin/perl
- DEFAULT\_JAVA := /usr/bin/java
- DEFAULT\_SYSTEMC := /uac/gds/thchen/systemc/
- DEFAULT\_VERILATOR := /research/byu1/thchen/tools/verilator-3.9.12/bin/verilator
- DEFAULT\_CLANG := /research/byu1/thchen/tools/build/bin/clang

Until now, you can run in hw root:

- make
- ./tools/bin/tmake -build vmod
- ./tools/bin/tmake -build verif\_sim
- ./tools/bin/tmake -build cmod\_top

#### 3 Front-end Verification

Next, we will compile Verilog RTL code and generate waveform.

If you want to use VCS to compile verilog RTL, you will revise the Makefile in hw-root/verif/sim/

- export VCS\_HOMW := /opt2/synopsys/vcs-F-2011.12
- export VERDI\_HOME := /opt2/synopsys/verdi/Verdi\_M-2017.03-SP2-2
- export NOVAS\_HOME := /opt2/synopsys/verdi/Verdi\_M-2017.03-SP2-2

- export LM\_LICENSE\_FILE := /opt2/synopsys/key
- export  $VCS\_CC := /usr/bin/g++$

Until now, you can run in hw-root/verif/sim

- make build
- make run TESTDIR=../traces/traceplayer/sanity0
- make build DUMP=1 DUMPER=VERDI
- make vericom DUMP=1 DUMPER=VERDI
- make run DUMP=1 DUMPER=VERDI TESTDIR=../traces/traceplayer/sanity0
- make verdi DUMP=1 DUMPER=VERDI TESTDIR=../traces/traceplayer/sanity0

If you want to use vivado to compile verilog RTL, you will revise the Makefile in hw-root/verif/sim\_vivado

- export XILINX\_HOME := /research/byu1/thchen/tools/vivado0/Vivado/2017.1
- PERL := /bin/perl
- AWK := /bin/awk
- TEE := /bin/tee

Until now, you can run in hw-root/verif/sim\_vivado

- make build
- make run TESTDIR=../traces/traceplayer/sanity0
- make run GUI=1 TESTDIR=../traces/traceplayer/sanity0
- $\bullet$  make build DUMP=1
- make run DUMP=1 TESTDIR=../traces/traceplayer/sanity0
- make regress
- make regress MINIREGRESS=1

# 4 Back-end Synthesis

To be up-dated soon...

### Acknowledge

I many thank Yuzhe Ma@CSE, CUHK and Zhenyu Zhu@IC school, SEU/Nanrui Micro give help for building this environment.

#### 5 Reference

1. NVDLA, http://nvdla.org