

# 1. Description

# 1.1. Project

| Project Name    | Body-Synthesizer_STM32_F746ZG |
|-----------------|-------------------------------|
| Board Name      | custom                        |
| Generated with: | STM32CubeMX 6.2.1             |
| Date            | 06/18/2021                    |

## 1.2. MCU

| MCU Series     | STM32F7       |
|----------------|---------------|
| MCU Line       | STM32F7x6     |
| MCU name       | STM32F746ZGTx |
| MCU Package    | LQFP144       |
| MCU Pin number | 144           |

# 1.3. Core(s) information

| Core(s) | Arm Cortex-M7 |  |
|---------|---------------|--|

# 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number<br>LQFP144 | Pin Name<br>(function after | Pin Type | Alternate<br>Function(s) | Label        |
|-----------------------|-----------------------------|----------|--------------------------|--------------|
|                       | reset)                      |          |                          |              |
| 6                     | VBAT                        | Power    |                          |              |
| 10                    | PF0                         | I/O      | I2C2_SDA                 | GYRO_I2C_SDA |
| 11                    | PF1                         | I/O      | I2C2_SCL                 | GYRO_I2C_SCL |
| 16                    | VSS                         | Power    |                          |              |
| 17                    | VDD                         | Power    |                          |              |
| 18                    | PF6                         | I/O      | ADC3_IN4                 | ADC_EMG_DC   |
| 19                    | PF7                         | I/O      | ADC3_IN5                 | ADC_EMG_AC   |
| 22                    | PF10 *                      | I/O      | GPIO_Output              | SD_CS        |
| 25                    | NRST                        | Reset    |                          |              |
| 26                    | PC0                         | I/O      | ADC2_IN10                | ADC_Poti     |
| 28                    | PC2                         | I/O      | ADC1_IN12                | ADC_Keyboard |
| 30                    | VDD                         | Power    |                          |              |
| 31                    | VSSA                        | Power    |                          |              |
| 32                    | VREF+                       | Power    |                          |              |
| 33                    | VDDA                        | Power    |                          |              |
| 34                    | PA0/WKUP *                  | I/O      | GPIO_Output              | DISP_DC      |
| 36                    | PA2 **                      | I/O      | USART2_TX                |              |
| 37                    | PA3 **                      | I/O      | USART2_RX                |              |
| 38                    | VSS                         | Power    |                          |              |
| 39                    | VDD                         | Power    |                          |              |
| 40                    | PA4                         | I/O      | DAC_OUT1                 |              |
| 41                    | PA5                         | I/O      | DAC_OUT2                 |              |
| 42                    | PA6                         | I/O      | ADC2_IN6                 | Joystick_VRx |
| 46                    | PB0                         | I/O      | ADC2_IN8                 | Joystick_VRy |
| 47                    | PB1 *                       | I/O      | GPIO_Input               | DISP_BUSY    |
| 48                    | PB2                         | I/O      | SPI3_MOSI                | SD_DI_MOSI   |
| 50                    | PF12 *                      | I/O      | GPIO_Output              | DISP_RST     |
| 51                    | VSS                         | Power    |                          |              |
| 52                    | VDD                         | Power    |                          |              |
| 56                    | PG0                         | I/O      | GPIO_EXTI0               | Joystick_SW  |
| 59                    | PE8                         | I/O      | GPIO_EXTI8               | Button_Enter |
| 61                    | VSS                         | Power    |                          |              |
| 62                    | VDD                         | Power    |                          |              |
| 71                    | VCAP_1                      | Power    |                          |              |
| 72                    | VDD                         | Power    |                          |              |
| 77                    | PD8                         | I/O      | USART3_TX                |              |

| Pin Number<br>LQFP144 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label       |
|-----------------------|---------------------------------------|----------|--------------------------|-------------|
| 78                    | PD9                                   | I/O      | USART3_RX                |             |
| 83                    | VSS                                   | Power    |                          |             |
| 84                    | VDD                                   | Power    |                          |             |
| 94                    | VSS                                   | Power    |                          |             |
| 95                    | VDDUSB                                | Power    |                          |             |
| 98                    | PC8 *                                 | I/O      | GPIO_Output              | DISP_CS     |
| 99                    | PC9                                   | I/O      | GPIO_EXTI9               | Button_Back |
| 106                   | VCAP_2                                | Power    |                          |             |
| 107                   | VSS                                   | Power    |                          |             |
| 108                   | VDD                                   | Power    |                          |             |
| 111                   | PC10                                  | I/O      | SPI3_SCK                 | SD_CLK      |
| 112                   | PC11                                  | I/O      | SPI3_MISO                | SD_DO_MISO  |
| 120                   | VSS                                   | Power    |                          |             |
| 121                   | VDD                                   | Power    |                          |             |
| 130                   | VSS                                   | Power    |                          |             |
| 131                   | VDD                                   | Power    |                          |             |
| 133                   | PB3                                   | I/O      | SPI1_SCK                 | DISP_CLK    |
| 135                   | PB5                                   | I/O      | SPI1_MOSI                | DISP_DIN    |
| 138                   | BOOT0                                 | Boot     |                          |             |
| 143                   | PDR_ON                                | Reset    |                          |             |
| 144                   | VDD                                   | Power    |                          |             |

<sup>\*</sup> The pin is affected with an I/O function

<sup>\*\*</sup> The pin is affected with a peripheral function but no peripheral mode is activated

# 4. Clock Tree Configuration



Page 5

# 5. Software Project

## 5.1. Project Settings

| Name                              | Value                                                                     |
|-----------------------------------|---------------------------------------------------------------------------|
| Project Name                      | Body-Synthesizer_STM32_F746ZG                                             |
| Project Folder                    | C:\Users\Marc Bielen\Documents\Studium\Master TU Berlin\6. Semester\Body- |
| Toolchain / IDE                   | STM32CubeIDE                                                              |
| Firmware Package Name and Version | STM32Cube FW_F7 V1.16.0                                                   |
| Application Structure             | Advanced                                                                  |
| Generate Under Root               | Yes                                                                       |
| Do not generate the main()        | No                                                                        |
| Minimum Heap Size                 | 0x200                                                                     |
| Minimum Stack Size                | 0x400                                                                     |

# 5.2. Code Generation Settings

| Name                                                          | Value                                 |
|---------------------------------------------------------------|---------------------------------------|
| STM32Cube MCU packages and embedded software                  | Copy only the necessary library files |
| Generate peripheral initialization as a pair of '.c/.h' files | No                                    |
| Backup previously generated files when re-generating          | No                                    |
| Keep User Code when re-generating                             | Yes                                   |
| Delete previously generated files when not re-generated       | Yes                                   |
| Set all free pins as analog (to optimize the power            | No                                    |
| consumption)                                                  |                                       |
| Enable Full Assert                                            | No                                    |

## 5.3. Advanced Settings - Generated Function Calls

| Rank | Function Name       | Peripheral Instance Name |
|------|---------------------|--------------------------|
| 1    | SystemClock_Config  | RCC                      |
| 2    | MX_GPIO_Init        | GPIO                     |
| 3    | MX_TIM8_Init        | TIM8                     |
| 4    | MX_DMA_Init         | DMA                      |
| 5    | MX_DAC_Init         | DAC                      |
| 6    | MX_TIM6_Init        | TIM6                     |
| 7    | MX_USART3_UART_Init | USART3                   |
| 8    | MX_ADC1_Init        | ADC1                     |
| 9    | MX_ADC2_Init        | ADC2                     |
| 10   | MX_ADC3_Init        | ADC3                     |
| 11   | MX_I2C2_Init        | I2C2                     |

| Ran | Function Name | Peripheral Instance Name |
|-----|---------------|--------------------------|
| 12  | MX_SPI3_Init  | SPI3                     |
| 13  | MX_SPI1_Init  | SPI1                     |

# 6. Power Consumption Calculator report

## 6.1. Microcontroller Selection

| Series    | STM32F7       |
|-----------|---------------|
| Line      | STM32F7x6     |
| MCU       | STM32F746ZGTx |
| Datasheet | DS10916_Rev4  |

## 6.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.3 |

## 6.3. Battery Selection

| Battery           | Alkaline(9V) |
|-------------------|--------------|
| Capacity          | 625.0 mAh    |
| Self Discharge    | 0.3 %/month  |
| Nominal Voltage   | 9.0 V        |
| Max Cont Current  | 200.0 mA     |
| Max Pulse Current | 0.0 mA       |
| Cells in series   | 1            |
| Cells in parallel | 1            |

# 6.4. Sequence

| Step                   | Step1            | Step2                     |
|------------------------|------------------|---------------------------|
| Mode                   | RUN              | STOP UDM (Under Drive)    |
| Vdd                    | 3.3              | 3.3                       |
| Voltage Source         | Battery          | Battery                   |
| Range                  | Scale1-High      | No Scale                  |
| Fetch Type             | ITCM/FLASH/REGON | n/a                       |
| CPU Frequency          | 216 MHz          | 0 Hz                      |
| Clock Configuration    | HSE PLL          | Regulator LP Flash-PwrDwn |
| Clock Source Frequency | 4 MHz            | 0 Hz                      |
| Peripherals            |                  |                           |
| Additional Cons.       | 0 mA             | 0 mA                      |
| Average Current        | 130 mA           | 100 μΑ                    |
| Duration               | 0.1 ms           | 0.9 ms                    |
| DMIPS                  | 462.0            | 0.0                       |
| Ta Max                 | 87.84            | 104.99                    |
| Category               | In DS Table      | In DS Table               |

## 6.5. Results

| Sequence Time | 1 ms            | Average Current | 13.09 mA  |
|---------------|-----------------|-----------------|-----------|
| Battery Life  | 1 day, 23 hours | Average DMIPS   | 462.24005 |
|               |                 |                 | DMIPS     |

## 6.6. Chart



# 7. Peripherals and Middlewares Configuration

7.1. ADC1 mode: IN12

7.1.1. Parameter Settings:

ADCs\_Common\_Settings:

Mode Independent mode

ADC\_Settings:

Clock Prescaler

PCLK2 divided by 8 \*

Resolution

12 bits (15 ADC Clock cycles)

Data Alignment Right alignment

Scan Conversion Mode Enabled

Continuous Conversion Mode Enabled \*

Discontinuous Conversion Mode Disabled

DMA Continuous Requests Enabled \*

End Of Conversion Selection EOC flag at the end of single channel conversion

<a href="https://www.ncb.nub.com/st/microxplorer/image/snk/error.png">httml><img src='bundleresource://426.fwk842415453:1/com/st/microxplorer/image/snk/error.png">https://www.ncb.nub.com/st/microxplorer/image/snk/error.png</a> <a href="https://www.ncb.nub.com/st/microxplorer/image/snk/error.png">https://www.ncb.nub.com/st/microxplorer/image/snk/error.png</a> <a href="https://www.ncb.nub.com/st/microxplorer/image/snk/error.png">https://www.ncb.nub.com/st/microxplorer/image/snk/error.png</a> <a href="https://www.ncb.nub.com/st/microxplorer/image/snk/error.png">https://www.ncb.nub.com/st/microxplorer/image/snk/error.png</a> <a href="https://www.ncb.nub.com/st/microxplorer/image/snk/error.png">https://www.ncb.nub.com/st/microxplorer/image/snk/error.png</a> <a href="https://www.ncb.nub.com/st/microxplorer/image/snk/error.png">https://www.ncb.nub.com/st/microxplorer/image/snk/error.png</a> <a href="https://www.ncb.nub.com/st/microxplorer/image/snk/error.png">https://www.ncb.nub.com/snk/error.png</a> <a href="https://www.ncb.nub.com/snk/error.png">https://www.ncb.nub.com/snk/error.png</a> <a href="https://www.ncb.nub.com/snk/error.png"

Number Of Conversion 2 \*

External Trigger Conversion Source Regular Conversion launched by software

External Trigger Conversion Edge None Rank 1

Channel 12
Sampling Time 15 Cycles \*

<u>Rank</u> 2 \*

ADC\_Injected\_ConversionMode:

Number Of Conversions 0

WatchDog:

Enable Analog WatchDog Mode false

7.2. ADC2 mode: IN6 mode: IN8 mode: IN10

#### 7.2.1. Parameter Settings:

ADCs\_Common\_Settings:

Mode Independent mode

ADC\_Settings:

Clock Prescaler PCLK2 divided by 8 \*

Resolution 12 bits (15 ADC Clock cycles)

Data Alignment Right alignment

Scan Conversion Mode Disabled
Continuous Conversion Mode Disabled
Discontinuous Conversion Mode Disabled
DMA Continuous Requests Disabled

End Of Conversion Selection EOC flag at the end of single channel conversion

ADC\_Regular\_ConversionMode:

Number Of Conversion 1

External Trigger Conversion Source Regular Conversion launched by software

External Trigger Conversion Edge None Rank 1

Channel Channel 6
Sampling Time 3 Cycles

ADC Injected ConversionMode:

Number Of Conversions 0

WatchDog:

Enable Analog WatchDog Mode false

7.3. ADC3 mode: IN4 mode: IN5

7.3.1. Parameter Settings:

ADCs\_Common\_Settings:

Mode Independent mode

ADC\_Settings:

Clock Prescaler

PCLK2 divided by 8 \*

Resolution

12 bits (15 ADC Clock cycles)

Data Alignment Right alignment

Scan Conversion Mode Disabled

Continuous Conversion Mode Disabled

Discontinuous Conversion Mode Disabled

DMA Continuous Requests Disabled

End Of Conversion Selection EOC flag at the end of single channel conversion

ADC\_Regular\_ConversionMode:

Number Of Conversion

External Trigger Conversion Source Regular Conversion launched by software

External Trigger Conversion Edge None Rank 1

Channel 5 \*

Sampling Time 3 Cycles

ADC Injected ConversionMode:

Number Of Conversions 0

WatchDog:

Enable Analog WatchDog Mode false

#### **7.4. CORTEX\_M7**

#### 7.4.1. Parameter Settings:

#### **Cortex Interface Settings:**

Flash Interface AXI Interface
ART ACCLERATOR Disabled
Instruction Prefetch Disabled
CPU ICache Disabled
CPU DCache Disabled
Cortex Memory Protection Unit Control Settings:

MPU Control Mode MPU NOT USED

7.5. DAC

mode: OUT1 Configuration mode: OUT2 Configuration 7.5.1. Parameter Settings:

DAC Out1 Settings:

Output Buffer Enable

Trigger Out event \*

Wave generation mode Disabled

**DAC Out2 Settings:** 

Output Buffer Enable
Trigger None

7.6. I2C2 I2C: I2C

#### 7.6.1. Parameter Settings:

#### Timing configuration:

I2C Speed Mode Standard Mode

I2C Speed Frequency (KHz)100Rise Time (ns)0Fall Time (ns)0Coefficient of Digital Filter0

Analog Filter Enabled

Timing 0x20404768 \*

**Slave Features:** 

Clock No Stretch Mode Disabled
General Call Address Detection Disabled
Primary Address Length selection 7-bit
Dual Address Acknowledged Disabled
Primary slave address 0

#### 7.7. RCC

#### 7.7.1. Parameter Settings:

#### **System Parameters:**

VDD voltage (V) 3.3

Flash Latency(WS) 7 WS (8 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16

TIM Prescaler Selection Disabled
HSE Startup Timout Value (ms) 100
LSE Startup Timout Value (ms) 5000

**Power Parameters:** 

Power Over Drive Enabled

Power Regulator Voltage Scale Power Regulator Voltage Scale 1

#### 7.8. SPI1

## **Mode: Half-Duplex Master**

#### 7.8.1. Parameter Settings:

#### **Basic Parameters:**

Frame Format Motorola

Data Size 8 Bits \*

First Bit MSB First

**Clock Parameters:** 

Prescaler (for Baud Rate) 16 \*

Baud Rate 6.75 MBits/s \*

Clock Polarity (CPOL) Low
Clock Phase (CPHA) 1 Edge

**Advanced Parameters:** 

CRC Calculation Disabled

NSSP Mode Enabled

NSS Signal Type Software

#### 7.9. SPI3

#### **Mode: Full-Duplex Master**

#### 7.9.1. Parameter Settings:

#### **Basic Parameters:**

Frame Format Motorola

Data Size 4 Bits

First Bit MSB First

**Clock Parameters:** 

Prescaler (for Baud Rate) 2

Baud Rate 27.0 MBits/s \*

Clock Polarity (CPOL) Low
Clock Phase (CPHA) 1 Edge

**Advanced Parameters:** 

CRC Calculation Disabled

NSSP Mode Enabled

NSS Signal Type Software

#### 7.10. SYS

Timebase Source: SysTick

#### 7.11. TIM6

mode: Activated

#### 7.11.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 0

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value ) 5400 \*

auto-reload preload Enable \*

#### **Trigger Output (TRGO) Parameters:**

Trigger Event Selection Update Event \*

#### 7.12. TIM8

**Clock Source: Internal Clock** 

**Channel4: PWM Generation No Output** 

#### 7.12.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 0
Counter Mode Up

Counter Period (AutoReload Register - 16 bits value ) 10800 \*
Internal Clock Division (CKD) No Division

Repetition Counter (RCR - 16 bits value) 0

auto-reload preload Enable \*

#### **Trigger Output (TRGO) Parameters:**

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection TRGO Update Event \*

Trigger Event Selection TRGO2 Reset (UG bit from TIMx\_EGR)

#### **Break And Dead Time management - BRK Configuration:**

BRK State Disable
BRK Polarity High
BRK Filter (4 bits value) 0

#### **Break And Dead Time management - BRK2 Configuration:**

BRK2 State Disable
BRK2 Polarity High
BRK2 Filter (4 bits value) 0

#### **Break And Dead Time management - Output Configuration:**

Automatic Output State Disable
Off State Selection for Idle Mode (OSSI) Disable
Lock Configuration Off

#### **PWM Generation Channel 4:**

Mode PWM mode 1

Pulse (16 bits value) 0

Output compare preload Enable

Fast Mode Disable

CH Polarity High

CH Idle State Reset

#### 7.13. USART3

#### **Mode: Asynchronous**

#### 7.13.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

#### **Advanced Parameters:**

Data Direction Receive and Transmit

Over Sampling 16 Samples
Single Sample Disable

#### **Advanced Features:**

Auto Baudrate Disable TX Pin Active Level Inversion Disable **RX Pin Active Level Inversion** Disable Disable Data Inversion TX and RX Pins Swapping Disable Enable Overrun DMA on RX Error Enable MSB First Disable

|                       | Body-Synthesizer_STM32_F746ZG Project |
|-----------------------|---------------------------------------|
|                       | Configuration Report                  |
|                       |                                       |
|                       |                                       |
|                       |                                       |
| * User modified value |                                       |
|                       |                                       |
|                       |                                       |
|                       |                                       |
|                       |                                       |
|                       |                                       |
|                       |                                       |
|                       |                                       |
|                       |                                       |
|                       |                                       |
|                       |                                       |
|                       |                                       |
|                       |                                       |
|                       |                                       |
|                       |                                       |
|                       |                                       |
|                       |                                       |
|                       |                                       |
|                       |                                       |
|                       |                                       |
|                       |                                       |
|                       |                                       |
|                       |                                       |
|                       |                                       |

# 8. System Configuration

# 8.1. GPIO configuration

| IP               | Pin      | Signal      | GPIO mode                        | GPIO pull/up pull<br>down   | Max<br>Speed   | User Label   |
|------------------|----------|-------------|----------------------------------|-----------------------------|----------------|--------------|
| ADC1             | PC2      | ADC1_IN12   | Analog mode                      | No pull-up and no pull-down | n/a            | ADC_Keyboard |
| ADC2             | PC0      | ADC2_IN10   | Analog mode                      | No pull-up and no pull-down | n/a            | ADC_Poti     |
|                  | PA6      | ADC2_IN6    | Analog mode                      | No pull-up and no pull-down | n/a            | Joystick_VRx |
|                  | PB0      | ADC2_IN8    | Analog mode                      | No pull-up and no pull-down | n/a            | Joystick_VRy |
| ADC3             | PF6      | ADC3_IN4    | Analog mode                      | No pull-up and no pull-down | n/a            | ADC_EMG_DC   |
|                  | PF7      | ADC3_IN5    | Analog mode                      | No pull-up and no pull-down | n/a            | ADC_EMG_AC   |
| DAC              | PA4      | DAC_OUT1    | Analog mode                      | No pull-up and no pull-down | n/a            |              |
|                  | PA5      | DAC_OUT2    | Analog mode                      | No pull-up and no pull-down | n/a            |              |
| I2C2             | PF0      | I2C2_SDA    | Alternate Function Open<br>Drain | Pull-up                     | Very High<br>* | GYRO_I2C_SDA |
|                  | PF1      | I2C2_SCL    | Alternate Function Open<br>Drain | Pull-up                     | Very High      | GYRO_I2C_SCL |
| SPI1             | PB3      | SPI1_SCK    | Alternate Function Push Pull     | No pull-up and no pull-down | Very High      | DISP_CLK     |
|                  | PB5      | SPI1_MOSI   | Alternate Function Push Pull     | No pull-up and no pull-down | Very High      | DISP_DIN     |
| SPI3             | PB2      | SPI3_MOSI   | Alternate Function Push Pull     | No pull-up and no pull-down | Very High      | SD_DI_MOSI   |
|                  | PC10     | SPI3_SCK    | Alternate Function Push Pull     | No pull-up and no pull-down | Very High      | SD_CLK       |
|                  | PC11     | SPI3_MISO   | Alternate Function Push Pull     | No pull-up and no pull-down | Very High      | SD_DO_MISO   |
| USART3           | PD8      | USART3_TX   | Alternate Function Push Pull     | No pull-up and no pull-down | Very High      |              |
|                  | PD9      | USART3_RX   | Alternate Function Push Pull     | No pull-up and no pull-down | Very High      |              |
| Single<br>Mapped | PA2      | USART2_TX   | Alternate Function Push Pull     | No pull-up and no pull-down | Very High      |              |
| Signals          | PA3      | USART2_RX   | Alternate Function Push Pull     | No pull-up and no pull-down | Very High      |              |
| GPIO             | PF10     | GPIO_Output | Output Push Pull                 | No pull-up and no pull-down | Low            | SD_CS        |
|                  | PA0/WKUP | GPIO_Output | Output Push Pull                 | No pull-up and no pull-down | Low            | DISP_DC      |
|                  | PB1      | GPIO_Input  | Input mode                       | No pull-up and no pull-down | n/a            | DISP_BUSY    |
|                  | PF12     | GPIO_Output | Output Push Pull                 | No pull-up and no pull-down | Low            | DISP_RST     |

# Body-Synthesizer\_STM32\_F746ZG Project Configuration Report

| IP | Pin | Signal      | GPIO mode                                                  | GPIO pull/up pull           | Max   | User Label   |
|----|-----|-------------|------------------------------------------------------------|-----------------------------|-------|--------------|
|    |     |             |                                                            | down                        | Speed |              |
|    | PG0 | GPIO_EXTI0  | External Interrupt Mode with Rising edge trigger detection | No pull-up and no pull-down | n/a   | Joystick_SW  |
|    | PE8 | GPIO_EXTI8  | External Interrupt Mode with Rising edge trigger detection | No pull-up and no pull-down | n/a   | Button_Enter |
|    | PC8 | GPIO_Output | Output Push Pull                                           | No pull-up and no pull-down | Low   | DISP_CS      |
|    | PC9 | GPIO_EXTI9  | External Interrupt Mode with Rising edge trigger detection | No pull-up and no pull-down | n/a   | Button_Back  |

## 8.2. DMA configuration

| DMA request | Stream       | Direction            | Priority    |
|-------------|--------------|----------------------|-------------|
| DAC1        | DMA1_Stream5 | Memory To Peripheral | Very High * |
| ADC1        | DMA2_Stream0 | Peripheral To Memory | Low         |

## DAC1: DMA1\_Stream5 DMA request Settings:

Mode: Circular \*
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Word \*
Memory Data Width: Word \*

## ADC1: DMA2\_Stream0 DMA request Settings:

Mode: Circular \*
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Word \*
Memory Data Width: Word \*

# 8.3. NVIC configuration

# 8.3.1. NVIC

| Into wount Table                                                   | Cachle | Dragonmontion Driggity | Cub Drianity |
|--------------------------------------------------------------------|--------|------------------------|--------------|
| Interrupt Table                                                    | Enable | Preenmption Priority   | SubPriority  |
| Non maskable interrupt                                             | true   | 0                      | 0            |
| Hard fault interrupt                                               | true   | 0                      | 0            |
| Memory management fault                                            | true   | 0                      | 0            |
| Pre-fetch fault, memory access fault                               | true   | 0                      | 0            |
| Undefined instruction or illegal state                             | true   | 0                      | 0            |
| System service call via SWI instruction                            | true   | 0                      | 0            |
| Debug monitor                                                      | true   | 0                      | 0            |
| Pendable request for system service                                | true   | 0                      | 0            |
| System tick timer                                                  | true   | 0                      | 0            |
| DMA1 stream5 global interrupt                                      | true   | 1                      | 0            |
| DMA2 stream0 global interrupt                                      | true   | 0                      | 0            |
| PVD interrupt through EXTI line 16                                 | unused |                        |              |
| Flash global interrupt                                             | unused |                        |              |
| RCC global interrupt                                               | unused |                        |              |
| EXTI line0 interrupt                                               | unused |                        |              |
| ADC1, ADC2 and ADC3 global interrupts                              | unused |                        |              |
| EXTI line[9:5] interrupts                                          | unused |                        |              |
| I2C2 event interrupt                                               | unused |                        |              |
| I2C2 error interrupt                                               | unused |                        |              |
| SPI1 global interrupt                                              |        | unused                 |              |
| USART3 global interrupt                                            |        | unused                 |              |
| TIM8 break interrupt and TIM12 global interrupt                    |        | unused                 |              |
| TIM8 update interrupt and TIM13 global interrupt                   | unused |                        |              |
| TIM8 trigger and commutation interrupts and TIM14 global interrupt | unused |                        |              |
| TIM8 capture compare interrupt                                     | unused |                        |              |
| SPI3 global interrupt                                              | unused |                        |              |
| TIM6 global interrupt, DAC1 and DAC2 underrun error interrupts     | unused |                        |              |
| FPU global interrupt                                               |        | unused                 |              |

# 8.3.2. NVIC Code generation

| Enabled interrupt Table | Select for init   | Generate IRQ | Call HAL handler |
|-------------------------|-------------------|--------------|------------------|
|                         | sequence ordering | handler      |                  |
| Non maskable interrupt  | false             | true         | false            |
| Hard fault interrupt    | false             | true         | false            |
| Memory management fault | false             | true         | false            |

| Enabled interrupt Table                 | Select for init   | Generate IRQ | Call HAL handler |
|-----------------------------------------|-------------------|--------------|------------------|
|                                         | sequence ordering | handler      |                  |
| Pre-fetch fault, memory access fault    | false             | true         | false            |
| Undefined instruction or illegal state  | false             | true         | false            |
| System service call via SWI instruction | false             | true         | false            |
| Debug monitor                           | false             | true         | false            |
| Pendable request for system service     | false             | true         | false            |
| System tick timer                       | false             | true         | true             |
| DMA1 stream5 global interrupt           | false             | true         | true             |
| DMA2 stream0 global interrupt           | false             | true         | true             |

<sup>\*</sup> User modified value

# 9. System Views

9.1. Category view

9.1.1. Current



# 10. Docs & Resources

Type Link

Datasheet http://www.st.com/resource/en/datasheet/DM00166116.pdf

Reference http://www.st.com/resource/en/reference\_manual/DM00124865.pdf

manual

Programming http://www.st.com/resource/en/programming manual/DM00237416.pdf

manual

Errata sheet http://www.st.com/resource/en/errata\_sheet/DM00145382.pdf

Application note http://www.st.com/resource/en/application\_note/CD00167594.pdf

Application note http://www.st.com/resource/en/application\_note/CD00211314.pdf

Application note http://www.st.com/resource/en/application\_note/CD00259245.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264321.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264342.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264379.pdf

Application note http://www.st.com/resource/en/application\_note/DM00042534.pdf

Application note http://www.st.com/resource/en/application\_note/DM00046011.pdf

Application note http://www.st.com/resource/en/application\_note/DM00072315.pdf

Application note http://www.st.com/resource/en/application\_note/DM00073742.pdf

Application note http://www.st.com/resource/en/application\_note/DM00073853.pdf

Application note http://www.st.com/resource/en/application\_note/DM00080497.pdf

Application note http://www.st.com/resource/en/application\_note/DM00081379.pdf

Application note http://www.st.com/resource/en/application\_note/DM00129215.pdf

Application note http://www.st.com/resource/en/application\_note/DM00160482.pdf

Application note http://www.st.com/resource/en/application\_note/DM00164538.pdf

Application note http://www.st.com/resource/en/application\_note/DM00164549.pdf

Application note http://www.st.com/resource/en/application\_note/DM00173083.pdf

Application note http://www.st.com/resource/en/application\_note/DM00210367.pdf

Application note http://www.st.com/resource/en/application\_note/DM00220769.pdf

Application note http://www.st.com/resource/en/application\_note/DM00227538.pdf

Application note http://www.st.com/resource/en/application\_note/DM00257177.pdf http://www.st.com/resource/en/application\_note/DM00272912.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00272913.pdf Application note http://www.st.com/resource/en/application\_note/DM00226326.pdf http://www.st.com/resource/en/application\_note/DM00236305.pdf Application note http://www.st.com/resource/en/application\_note/DM00281138.pdf Application note http://www.st.com/resource/en/application note/DM00296349.pdf Application note Application note http://www.st.com/resource/en/application note/DM00327191.pdf Application note http://www.st.com/resource/en/application note/DM00287603.pdf Application note http://www.st.com/resource/en/application note/DM00340311.pdf Application note http://www.st.com/resource/en/application\_note/DM00337702.pdf Application note http://www.st.com/resource/en/application\_note/DM00354244.pdf Application note http://www.st.com/resource/en/application\_note/DM00373474.pdf Application note http://www.st.com/resource/en/application\_note/DM00315319.pdf http://www.st.com/resource/en/application\_note/DM00380469.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00395696.pdf http://www.st.com/resource/en/application\_note/DM00431633.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00493651.pdf Application note http://www.st.com/resource/en/application\_note/DM00536349.pdf http://www.st.com/resource/en/application note/DM00600614.pdf Application note Application note http://www.st.com/resource/en/application note/DM00725181.pdf