

# POK – System specification

Julien Delange <julien@gunnm.org>

### **Forewords**



#### The POK project

- Design and implement safe and secure system
- Complete development process with model-based engineering

#### Now, focus on system specification

- How you can describe system requirements
- Different representation approaches
- Validation functionalities, requirements enforcement

### **Outline**



Reminder about partitioned architectures

Introduction to XML and AADL formalisms

AADL specification and validation

XML specification and validation

### **Outline**



Reminder about partitioned architectures

Introduction to XML and AADL formalisms

AADL specification and validation

XML specification and validation

### Reminder



- Strong requirements
  - Partitions run as if they are on a single processor
- Time isolation
  - Partitions has a fixed time slice
  - Two scheduling layers
- Space isolation
  - Partitions contained in isolated address spaces
  - Communications monitored by the kernel

## Specification rationale



#### Describe system requirements

- Kernel level: isolation policy, required functionalities, ...
- Partition level: resources, communications channels, ...

#### Analyze

- Detect errors and defects as early as possible
- Avoid errors prior to implementation steps

#### And more!

- Generate configuration or code
- Use them for certification purposes

# Specification requirements



#### Appropriate semantics

- Declare architecture/requirements as more as possible
- Specify kernel and partitions requirements ...
- ... and potentially other nodes

#### Avoid disambiguation

- One requirement = one specification pattern
- Help tools in specifications usage

### **Outline**



Reminder about partitioned architectures

Introduction to XML and AADL formalisms

AADL specification and validation

XML specification and validation

### **Formalisms**



#### AADL

- Architecture modeling standard, standardized by the SAE
- Dedicated patterns for partitioned architectures
- Appropriate semantics for system specification

#### • XML

- ARINC653 specific file content
- Wide-known formalism, many tools
- General-purpose semantics, not specific to modeling

### AADL vs. XML



|      | Pros                                                                                                                                                                                                                  | Cons                                                                                                                                                                          |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AADL | <ul> <li>Complete system specs.</li> <li>Graphical and textual representation</li> <li>System validation tools</li> <li>Code Generation for configuration and behavioral code</li> <li>Certification hints</li> </ul> | <ul> <li>Still "new" technology</li> <li>O/S specific code generation</li> </ul>                                                                                              |
| XML  | <ul> <li>Many editors</li> <li>Supported by all ARINC653 implementations</li> <li>Generate kernel configuration</li> </ul>                                                                                            | <ul> <li>Textual representation only</li> <li>Do not describe partitions requirements</li> <li>Do not generate behavioral code</li> <li>Partial system description</li> </ul> |

# **AADL** development process



Dedicated modeling patterns

**AADL** models

ARINC653 requirements validation

1. Validation

Application code

ARINC653 automatic code generation

2. Implementation of module and partitions

DO178B automatic certification

3. Certification

Partition Partition

Module

# XML development process





### **Tool support**



#### AADL

- Modeling: Eclipse/OSATE, Topcased, Ocarina, ...
- System analysis: OSATE, Ocarina/REAL
- Code Generation: Ocarina

#### • XML

- Modeling: text-editor, no graphical representation
- System analysis: O/S specific
- Code Generation: O/S specific

### **Outline**



Reminder about partitioned architectures

Introduction to XML and AADL formalisms

AADL specification and validation

XML specification and validation

### **AADL** basics



- Convenient modeling approaches
  - Graphical notation: user-friendly
  - Textual notation : tool-oriented
- Aggregation of components
  - Topmost component : a system
  - System contains other components

# **AADL** language basics



#### Components categories

- Software: subprogram, thread, process, data
- Hardware: processor, memory, bus, device, virtual processor, virtual bus
- Other: abstract, system

#### Extensions mechanisms

- Properties bound to each component
- Annex languages (behavior, error, ...)

# **AADL** language basics



#### Components and subcomponents

- Components contains other components
- (ex : a process contains one or several threads)
- Constrained by predefined standardized rules
- Communication mechanisms (interfaces)
  - Components export communication ports
  - Ports are potentially associated with a type
  - Component requires/provides access to something
  - Ex: A process need an access to a bus

## **AADL** model example





# **ARINC653** specification



- Dedicated annex of the AADL
  - Standardized modeling patterns
  - Experienced for configuration and code generation
- Introduce specific properties
  - ARINC653 requirements
  - Helpful for ARINC653 systems generation

## Partition modeling



- AADL Process + virtual processor components
  - Process = partition content (processes, ...)
  - Virtual processor = partition runtime (scheduler, services, ...)
  - Association with the Actual\_Processor\_Binding property



```
system implementation arincsystem.i
subcomponents
  module : processor arincmodule.i;
  partcontent1 : process part1.i;
  partcontent2 : process part2.i;
properties
  Actual_Processor_Binding =>
        (reference (module.part1))
        applies to partcontent1;
  Actual_Processor_Binding =>
        (reference (module.part2))
        applies to partcontent2.i;
end arincsystem.i;
```

### Module modeling



- AADL Processor component
  - Contains partitions runtime (virtual processor)
  - Time partitioning policy using specific properties

processor implementation module.i

ARINC653::Slots Allocation =>

```
subcomponents
                        part1 : virtual processor
                                partruntime.i;
                        part2 : virtual processor
                                partruntime.i;
                     properties
runtime
          runtime
                        ARINC653::Partitions Slots =>
```

```
ARINC653 module
```

(reference (part1), reference (part2)); end module.i; Julien Delange <julien@gunnm.org> - http://pok.gunnm.org

(300ms, 500ms);

### Memory modeling/space isolation



- Hierarchy of AADL memory components
  - Main memory component = RAM
  - Memory subcomponents = memory segments
  - Associate partitions with memory segments with the Actual\_Memory\_Binding property



```
system implementation arincsystem.i
subcomponents
  mainmem : memory ram.i;
  partcontent1 : process part1.i;
  partcontent2 : process part2.i;
properties
  Actual_Memory_Binding =>
       (reference (mainmem.seg1))
       applies to partcontent1;
  Actual_Memory_Binding =>
       (reference (mainmem.seg2))
       applies to partcontent2;
end arincsystem.i;
```

### **Process modeling**



- AADL Thread in process components
  - Model instruction flows
  - Thread constraints specified using standard properties



```
thread implementation arincprocess.i
properties
   Period => 10ms;
   Compute_Execution_Time => 0ms .. 10ms;
   Deadline => 10ms;
end arincprocess.i;

process implementation partitioncontent.i
subcomponents
   myprocess : thread arincprocess.i;
end partitioncontent.i;
```

## Interface with application code



- Subprogram calls inside a thread
  - AADL Subprogram components reference application code
  - AADL Thread components describe their call sequence

```
subprogram implementation helloworld.i
properties
   Source_Language => C;
   Source_Text => "helloworld.c";
   Source_Name => "user_helloworld";
end helloworld.i
```

subprogram

```
thread /
```

```
calls
   Mycall : {pspg:subprogram helloworld.i;};
properties
   Period => 10ms;
   Compute_Execution_Time => 0ms .. 10ms;
   Deadline => 10ms;
end arincprocess.i;
```

thread implementation arincprocess.i

### Intra-partition - buffer

a partitioned

- Use AADL event data ports
  - **Data queuing**
  - Connection across AADL threads (ARINC653 processes)

```
source
thread
 dest
thread
```

```
thread src
  features
     data source : out event data port mytype.i;
  end src;
  thread dst
  features
     data sink : in event data port mytype.i;
  end dst;
  process implementation partitioncontent.i
  subcomponents
     thr src : thread implementation src.i;
     thr dst : thread implementation dst.i;
  connections
     port thr src.data source → thr dst.data sink;
end partitioncontent i;
Julien Delange <a href="mailto:right">julien Delange <a href="mailto:right">julien@gunnm.org</a> - http://pok.gunnm.org
```

### Intra-partition - blackboard



- Use AADL event data ports
  - No queuing, new data instances replace old ones
  - **Connection across AADL threads (ARINC653 processes)**

```
source
thread
 dest
thread
```

```
thread src
  features
    data source : out data port mytype.i;
  end src;
  thread dst
  features
    data sink : in data port mytype.i;
  end dst;
  process implementation partitioncontent.i
  subcomponents
    thr src : thread implementation src.i;
    thr dst : thread implementation dst.i;
  connections
    port thr src.data source → thr dst.data sink;
end partitioncontent i;
Julien Delange <julien@gunnm.org - http://pok.gunnm.org
```

### **Intra-partition - events**



- Use AADL event ports
  - **Events processing, no queuing**
  - Connection across AADL threads (ARINC653 processes)

```
source
thread
 dest
thread
```

```
thread src
  features
     data source : out event port mytype.i;
  end src;
  thread dst
  features
     data sink : in event port mytype.i;
  end dst;
  process implementation partitioncontent.i
  subcomponents
     thr src : thread implementation src.i;
     thr dst : thread implementation dst.i;
  connections
     port thr src.data source → thr dst.data sink;
end partitioncontent i;
Julien Delange <a href="mailto:right">julien Delange <a href="mailto:right">julien@gunnm.org</a> - http://pok.gunnm.org
```

### Inter-partition - sampling

a partitioned OOK

- Use AADL data ports
  - NO queuing, new data instances replace old ones
  - Connection across AADL process (ARINC653 partitions)

```
source
partition
  dest
```

```
process src
  features
    data source : out data port mytype.i;
  end src;
  process dst
  features
    data sink : in data port mytype.i;
  end dst;
  system implementation arincsystem.i
  subcomponents
    part src : process implementation src.i;
    part dst : process implementation dst.i;
  connections
    port part src.data source → part dst.data sink;
  end arincsystem.i;
Julien Delange <julien@gunnm.org> - http://pok.gunnm.org
                                                    28
```

### Inter-partition - queuing



- Use AADL event data ports
  - Data queuing
  - Connection across AADL process (ARINC653 partitions)

```
source
partition
  dest
partition
```

```
process src
features
  data source : out event data port mytype.i;
end src;
process dst
features
  data sink : in event data port mytype.i;
end dst;
system implementation arincsystem.i
subcomponents
 part src : process implementation src.i;
  part dst : process implementation dst.i;
connections
 port part src.data source → part dst.data sink;
end arincsystem.i;
```

# Communication specificities



- Queuing policy
  - ARINC653::Queuing\_Policy (ARINC653-specific)
  - FIFO or By\_Priority values
- Queuing pool size
  - Queue\_Size (standard property)
- Timeout
  - ARINC653::Timeout property (ARINC653-specific)

### **Health Monitoring**



- ARINC653::HM\_Errors
  - Associated with AADL processor, virtual processor or thread
  - Describe errors that may be raised in each level
- ARINC653::HM\_Actions
  - Associated with AADL processor, virtual processor or thread
  - Associate a recovery action for each potential error

# ARINC653 system validation



- System consistency
  - Verify architecture correctness

- Health Monitoring policy impacts
  - Can a LEVEL\_B (low-critical) partition impacts a LEVEL\_A partition (higher criticality ?)
  - Analysis using partitions AND process informations

# System validation - cont'd



- Scheduling analysis
  - Space isolation
  - Partitions scheduling
  - Use module AND partitions scheduling properties
  - See Cheddar http://beru.univ-brest.fr/~singhoff/cheddar/

# **AADL** modeling, summary



- Describe the whole architecture
  - Everything, except application concerns
  - Specify architecture requirements & properties

- Suitable to drive the development process
  - Validation & analysis
  - Configuration & code generation
  - Automatic certification

### **Outline**



Reminder about partitioned architectures

Introduction to XML and AADL formalisms

AADL specification and validation

XML specification and validation

## XML - Module mapping



```
<ARINC_653_Module
   xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
   xsi:noNamespaceSchemaLocation=""
   ModuleName="MyARINCModule"
   ModuleVersion="22-March-2010">
<!-- Content of the module (XML subitems) →
</ARINC_653_Module>
```

- One XML item that contains everything
  - Partitions, connections, ... are described in subitems

### **XML - Partition mapping**



```
<Partition PartitionIdentifier="1"
PartitionName="myfirstpartition"

Criticality ="LEVEL_B"
SystemPartition="false" EntryPoint="main">
<!-- subitems describe partitions inter-partitions ports -->
</Partition>
```

- One dedicated node
- ARINC653::Criticality property
- Contain inter-partitions ports description
- Information disseminated in module subitems
  - Time isolation
  - Space isolation
- Missing informations
  - Process management
  - Intra-partition ports

## XML – Specification of Inter-partitions ports



Size of the data associated with the port

### Name of the AADL interface (port)

**AADL** out port

**AADL Queue\_Size property** 

### XML - Inter-partitions ports connection



# XML specification of partitions scheduling policy



Partitions scheduling policy repeated every 0.2s

Scheduling of partition 1 changes every 0.1s ... and uses 20ms

# XML – Space isolation (memory allocation)



```
<Partition_Memory PartitionIdentifier="1" PartitionName="firstpart">
   <Memory_Requirements Type="CODE" SizeBytes="20000"
Access="READ_ONLY"/>
   <Memory_Requirements Type="DATA" SizeBytes="20000"
Access="READ_WRITE"/>
   <Memory_Requirements Type="INPUT_OUTPUT" SizeBytes="128000"
    PhysicalAddress="FF000000" Access="READ_WRITE"/>
   </Partition_Memory>
   <!-- description of other memory allocation -->
```

#### Memory requirements for each partition

- Specify memory location and type
- Can be deduced from AADL models from memory bindings

# XML Health Monitoring specification – system table



- Information about the whole HM policy
  - Errors raised
  - Recovery location
- Do not specify the recovery policy
  - Module recovery policy in Module\_HM\_Table
  - Partition recovery policy in Partition\_HM\_Table
  - Process recovery policy not specified

### XML Health Monitoring system table example



```
<System HM Table>
  <System State Entry SystemState="1" Description="ModuleInit">
     <Error ID Level ErrorIdentifier="1"</pre>
      Description="Configuration Error" ErrorLevel="MODULE"/>
     <!-- description of other errors -->
  </System State Entry>
  <System State Entry SystemState="4" Description="PartitionInit">
     <Error ID Level ErrorIdentifier="3" Description="partition</pre>
config error" ErrorLevel="PARTITION"/>
    <!-- description of other errors -->
  </System State Entry>
  <System State Entry SystemState="7" Description="ProcessExecution">
    <Error ID Level ErrorIdentifier="5"</pre>
     Description="segmentation error" ErrorL evel="PROCESS"
     ErrorCode="MEMORY VIOLATION"/>
    <!-- description of other errors -->
  </System State Entry>
<!-- describe Health Monitoring policy for other states \rightarrow
</System HM Table>
```

### XML Health Monitoring module table



```
<Module_HM_Table ModuleCallback="module_HM_callback">
    <System_State_Entry SystemState="1" Description="module init">
        <Error_ID_Action ErrorIdentifier="1" A ction="SHUTDOWN"/>
        <Error_ID_Action ErrorIdentifier="2" Action="SHUTDOWN"/>
        <Error_ID_Action ErrorIdentifier="5" Action="SHUTDOWN"/>
        <Error_ID_Action ErrorIdentifier="6" Action="IGNORE"/>
        <Error_ID_Action ErrorIdentifier="7" Action="IGNORE"/>
        </system_State_Entry>
    <!-- describe HM recovery policy for other systems →
    </Module_HM_Table>
```

#### Specify recovery strategy for each state

- Associate actions for each error
- Handle only module-level errors!
- Partition level errors described in the Partition\_HM\_Table
- Can be deduced from AADL properties in processor components

## XML Health Monitoring partition table



#### Specify recovery strategy for each state

- Associate actions for each error
- Handle only partition-level errors!
- Can be deduced from AADL models using virtual processors

  Julien Delange <julien@gunnm.org> http://pok.gunnm.org

  45

#### **XML** validation



#### System consistency

- Check memory isolation
- Verify channels consistency
- Limited validation, need more informations

#### Scheduling

- Partitions scheduling
- Cannot validation scheduling for each partition

#### Limited analysis

Lack of specification

#### **Outline**



Reminder about partitioned architectures

Introduction to XML and AADL formalisms

AADL specification and validation

XML specification and validation

### XML file generation



- AADL for architecture modeling
  - Better analysis & validation
  - Suitable for code generation
- XML file generation
  - Available in Ocarina AADL toolsuite
  - Deployment and interoperability purposes

#### Conclusion



### AADL to address the whole development process

- Complete system description
- System validation, code generation, ...
- User & tool-friendly!
- Still a newcomer

#### • XML

- Very specific to each O/S implementation
- Redundant information, not user-friendly
- Limited in analysis, validation & code generation



### **Questions?**