

### Quad channel high side driver for automotive applications

#### **Features**

| Max transient supply voltage      | $V_{CC}$        | 41V                 |
|-----------------------------------|-----------------|---------------------|
| Operating voltage range           | $V_{CC}$        | 4.5 to 36 V         |
| Max on-state resistance (per ch.) | R <sub>ON</sub> | 160 mΩ              |
| Current limitation (typ)          | $I_{LIMH}$      | 5.4 A               |
| Off-state supply current          | Is              | 2 μA <sup>(1)</sup> |

1. Typical value with all loads connected

#### General features

- Inrush current active management by power limitation
- Very low standby current
- 3.0 V CMOS compatible input
- Optimized electromagnetic emission
- Very low electromagnetic susceptibility
- In compliance with the 2002/95/EC European directive

#### ■ Diagnostic functions

- Open drain status output
- On-state open-load detection
- Off-state open-load detection
- Thermal shutdown indication

#### ■ Protection

- Undervoltage shutdown
- Overvoltage clamp
- Output stuck to V<sub>CC</sub> detection
- Load current limitation
- Self limiting of fast thermal transients
- Protection against loss of ground and loss of V<sub>CC</sub>
- Thermal shut down
- Reverse battery protection (see Application schematic on page 18



Electrostatic discharge protection

#### **Applications**

 All types of resistive, inductive and capacitive loads

#### **Description**

The VNQ5160K-E is a monolithic device made using STMicroelectronics VIPower™ M0-5 technology. It is intended for driving resistive or inductive loads with one side connected to ground. Active V<sub>CC</sub> pin voltage clamp protects the device against low energy spikes (see ISO7637 transient compatibility table).

The device detects open-load condition in both on and off states, when STAT\_DIS is left open or driven low. Output shorted to  $V_{CC}$  is detected in the off-state. When STAT\_DIS is driven high, the STATUS pin is in a high impedance condition.

Output current limitation protects the device in overload condition. In the case of long duration overload, the device limits the dissipated power to a safe level up to thermal shutdown intervention.

Thermal shutdown with automatic restart allows the device to recover normal operation as soon as a fault condition disappears.

Table 1. Device summary

| Package     | Order codes |               |  |
|-------------|-------------|---------------|--|
|             | Tube        | Tape and reel |  |
| PowerSSO-24 | VNQ5160K-E  | VNQ5160KTR-E  |  |

Contents VNQ5160K-E

## **Contents**

| Block diagram and pin configuration                       |    |  |  |  |  |
|-----------------------------------------------------------|----|--|--|--|--|
| trical specifications                                     | 7  |  |  |  |  |
| Absolute maximum ratings                                  | 7  |  |  |  |  |
| Thermal data                                              | 8  |  |  |  |  |
| Electrical characteristics                                | 8  |  |  |  |  |
| Electrical characteristics curves                         | 4  |  |  |  |  |
| lication information1                                     | 8  |  |  |  |  |
| GND protection network against reverse battery 1          | 8  |  |  |  |  |
| 3.1.1 Solution 1: resistor in the ground line (RGND only) | 8  |  |  |  |  |
| 3.1.2 Solution 2: a diode (DGND) in the ground line       | 9  |  |  |  |  |
| Load dump protection                                      | 9  |  |  |  |  |
| Microcontroller I/Os protection                           | 9  |  |  |  |  |
| Open-load detection in off-state                          | 9  |  |  |  |  |
| Maximum demagnetization energy (VCC = 13.5V)              | 2  |  |  |  |  |
| kage and PC board thermal data                            | 3  |  |  |  |  |
| PowerSSO-24 thermal data                                  | :3 |  |  |  |  |
| kage and packing information                              | 6  |  |  |  |  |
| ECOPACK® packages 2                                       | :6 |  |  |  |  |
| PowerSSO-24™ mechanical data                              | :6 |  |  |  |  |
| Packing information                                       | :8 |  |  |  |  |
| sion history                                              | 9  |  |  |  |  |
|                                                           |    |  |  |  |  |

VNQ5160K-E List of tables

## List of tables

| Table 1.  | Device summary                                          | 1    |
|-----------|---------------------------------------------------------|------|
| Table 2.  | Pin functions                                           |      |
| Table 3.  | Suggested connections for unused and not connected pins | . 6  |
| Table 4.  | Absolute maximum ratings                                | . 7  |
| Table 5.  | Thermal data                                            | . 8  |
| Table 6.  | Power section                                           | . 8  |
| Table 7.  | Switching (VCC = 13V; Tj = 25°C)                        | . 9  |
| Table 8.  | Status pin (V <sub>SD</sub> =0)                         | . 9  |
| Table 9.  | Protection                                              | . 9  |
| Table 10. | Open-load detection                                     | . 10 |
| Table 11. | Logic input                                             | . 10 |
| Table 12. | Truth table                                             | . 12 |
| Table 13. | Electrical transient requirements (part 1/3)            | . 13 |
| Table 14. | Electrical transient requirements (part 2/3)            | . 13 |
| Table 15. | Electrical transient requirements (part 3/3)            | . 13 |
| Table 16. | Thermal parameters                                      | 25   |
| Table 17. | PowerSSO-24™ mechanical data                            | 27   |
| Table 18  | Document revision history                               | 29   |

List of figures VNQ5160K-E

# List of figures

| Figure 1.  | Block diagram                                                                   |
|------------|---------------------------------------------------------------------------------|
| Figure 2.  | Configuration diagram (top view)                                                |
| Figure 3.  | Current and voltage conventions                                                 |
| Figure 4.  | Status timings                                                                  |
| Figure 5.  | Output voltage drop limitation                                                  |
| Figure 6.  | Switching characteristics                                                       |
| Figure 7.  | Off-state output current                                                        |
| Figure 8.  | High level input current                                                        |
| Figure 9.  | Input clamp voltage14                                                           |
| Figure 10. | Input low level voltage                                                         |
| Figure 11. | Input high level voltage                                                        |
| Figure 12. | Input hysteresis voltage                                                        |
| Figure 13. | Status low output voltage                                                       |
| Figure 14. | Status leakage current                                                          |
| Figure 15. | On-state resistance vs T <sub>case</sub> <sub>15</sub>                          |
| Figure 16. | On-state resistance vs V <sub>CC</sub> <sub>15</sub>                            |
| Figure 17. | Status clamp voltage                                                            |
| Figure 18. | Open-load on-state detection threshold                                          |
| Figure 19. | Open-load off-state voltage detection threshold                                 |
| Figure 20. | Undervoltage shutdown                                                           |
| Figure 21. | Turn-on voltage slope                                                           |
| Figure 22. | I <sub>LIMH</sub> vs T <sub>case</sub>                                          |
| Figure 23. | Turn-off voltage slope                                                          |
| Figure 24. | High-level STAT_DIS voltage                                                     |
| Figure 25. | STAT_DIS clamp voltage                                                          |
| Figure 26. | Low level STAT_DIS voltage                                                      |
| Figure 27. | Application schematic                                                           |
| Figure 28. | Open-load detection in off-state                                                |
| Figure 29. | Waveforms                                                                       |
| Figure 30. | Maximum turn-off current versus inductance (for each channel)                   |
| Figure 31. | PowerSSO-24 PC board                                                            |
| Figure 32. | Rthj-amb vs PCB copper area in open box free air condition (one channel ON) 23  |
| Figure 33. | PowerSSO-24 thermal impedance junction ambient single pulse (one channel on) 24 |
| Figure 34. | Thermal fitting model of a double channel HSD in PowerSSO-24 <sup>(1)</sup>     |
| Figure 35. | PowerSSO-24 <sup>™</sup> package dimensions                                     |
| Figure 36. | PowerSSO-24 tube shipment (no suffix)                                           |
| Figure 37. | Tape and reel shipment (suffix "TR")                                            |

## 1 Block diagram and pin configuration

Figure 1. Block diagram



Table 2. Pin functions

| Name            | Function                                                                                    |
|-----------------|---------------------------------------------------------------------------------------------|
| V <sub>CC</sub> | Battery connection                                                                          |
| OUTPUTn         | Power output                                                                                |
| GND             | Ground connection. Must be reverse battery protected by an external diode/resistor network  |
| INPUTn          | Voltage controlled input pin with hysteresis, CMOS compatible. Controls output switch state |
| STATUSn         | Open drain digital diagnostic pin                                                           |
| STAT_DIS        | Active high CMOS compatible pin, to disable the STATUS pin                                  |

Figure 2. Configuration diagram (top view)



Table 3. Suggested connections for unused and not connected pins

| Connection / Pin | Status              | N.C. | Output | Input                  | STAT_DIS               |
|------------------|---------------------|------|--------|------------------------|------------------------|
| Floating         | Х                   | Х    | Х      | Х                      | Х                      |
| To ground        | N.R. <sup>(1)</sup> | Х    | N.R.   | Through 10 kΩ resistor | Through 10 kΩ resistor |

1. Not recommended

# 2 Electrical specifications

Figure 3. Current and voltage conventions



Note:  $V_{Fn} = V_{OUTn} - V_{CCn}$  during reverse battery condition

### 2.1 Absolute maximum ratings

Table 4. Absolute maximum ratings

| Symbol                | Parameter                                                                                                                                                                          | Value                                | Unit             |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------|
| V <sub>CC</sub>       | DC supply voltage                                                                                                                                                                  | 41                                   | V                |
| - V <sub>CC</sub>     | Reverse DC supply voltage                                                                                                                                                          | 0.3                                  | V                |
| - I <sub>GND</sub>    | DC reverse ground pin current                                                                                                                                                      | 200                                  | mA               |
| I <sub>OUT</sub>      | DC output current                                                                                                                                                                  | Internally limited                   | Α                |
| - I <sub>OUT</sub>    | Reverse DC output current                                                                                                                                                          | 6                                    | Α                |
| I <sub>IN</sub>       | DC input current                                                                                                                                                                   | +10 / -1                             | mA               |
| I <sub>STAT</sub>     | DC status current                                                                                                                                                                  | +10 / -1                             | mA               |
| I <sub>STAT_DIS</sub> | DC status disable current                                                                                                                                                          | +10 / -1                             | mA               |
| E <sub>MAX</sub>      | Maximum switching energy (single pulse) (L=12mH; R <sub>L</sub> =0Ω; V <sub>bat</sub> =13.5V; T <sub>jstart</sub> =150 $^{\circ}$ C; I <sub>OUT</sub> = I <sub>limL</sub> (Typ.) ) | 33                                   | mJ               |
| V <sub>ESD</sub>      | Electrostatic discharge (Human Body Model: R=1.5KΩ; C=100pF)  - Input  - Status  - STAT_DIS  - Output  - V <sub>CC</sub>                                                           | 4000<br>4000<br>4000<br>5000<br>5000 | V<br>V<br>V<br>V |
| V <sub>ESD</sub>      | Charge device model (CDM-AEC-Q100-011)                                                                                                                                             | 750                                  | V                |

Table 4. Absolute maximum ratings (continued)

| Symbol           | Parameter                      | Value       | Unit |
|------------------|--------------------------------|-------------|------|
| T <sub>j</sub>   | Junction operating temperature | -40 to 150  | °C   |
| T <sub>stg</sub> | Storage temperature            | - 55 to 150 | °C   |

### 2.2 Thermal data

Table 5. Thermal data

| Symbol                | Parameter                                              | Max. value     | Unit |
|-----------------------|--------------------------------------------------------|----------------|------|
| R <sub>thj-case</sub> | Thermal resistance junction-case (with one channel on) | 8              | °C/W |
| R <sub>thj-amb</sub>  | Thermal resistance junction-ambient                    | See Figure 32. | °C/W |

### 2.3 Electrical characteristics

 $8V \! < \! V_{CC} \! < \! 36V;$  -40°C<  $T_{j} < \! 150^{\circ}C,$  unless otherwise specified

Table 6. Power section

| Symbol               | Parameter                                             | Test conditions                                                                                                                                                         | Min. | Тур.             | Max.              | Unit                     |
|----------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------|-------------------|--------------------------|
| V <sub>CC</sub>      | Operating supply voltage                              |                                                                                                                                                                         | 4.5  | 13               | 36                | V                        |
| V <sub>USD</sub>     | Undervoltage shutdown                                 |                                                                                                                                                                         |      | 3.5              | 4.5               | V                        |
| V <sub>USDhyst</sub> | Undervoltage shutdown hysteresis                      |                                                                                                                                                                         |      | 0.5              |                   | V                        |
| R <sub>ON</sub>      | On-state resistance <sup>(1)</sup>                    | I <sub>OUT</sub> =1A; T <sub>j</sub> =25°C<br>I <sub>OUT</sub> =1A; T <sub>j</sub> =150°C<br>I <sub>OUT</sub> =1A; V <sub>CC</sub> =5V; T <sub>j</sub> =25°C            |      |                  | 160<br>320<br>210 | $m\Omega$<br>$m\Omega$   |
| V <sub>clamp</sub>   | Clamp voltage                                         | I <sub>S</sub> =20 mA                                                                                                                                                   | 41   | 46               | 52                | V                        |
| I <sub>S</sub>       | Supply current                                        | Off-state; $V_{CC}$ =13V; $V_{IN}$ = $V_{OUT}$ =0V; $T_j$ =25°C On-state; $V_{IN}$ =5V; $V_{CC}$ =13V;                                                                  |      | 2 <sup>(2)</sup> | 5 <sup>(2)</sup>  | μА                       |
|                      |                                                       | I <sub>OUT</sub> =0A                                                                                                                                                    |      | 8                | 14                | mA                       |
| I <sub>L(off1)</sub> | Off-state output current <sup>(1)</sup>               | V <sub>IN</sub> =V <sub>OUT</sub> =0V; V <sub>CC</sub> =13V; T <sub>j</sub> =25°C<br>V <sub>IN</sub> =V <sub>OUT</sub> =0V; V <sub>CC</sub> =13V; T <sub>j</sub> =125°C | 0    | 0.01             | 3<br>5            | μ <b>Α</b><br>μ <b>Α</b> |
| I <sub>L(off2)</sub> | Off-state output current <sup>(1)</sup>               | V <sub>IN</sub> =0V; V <sub>OUT</sub> =4V                                                                                                                               | -75  |                  | 0                 | μА                       |
| V <sub>F</sub>       | Output - V <sub>CC</sub> diode voltage <sup>(1)</sup> | -l <sub>OUT</sub> =0.6A; T <sub>j</sub> =150°C                                                                                                                          |      |                  | 0.7               | V                        |

<sup>1.</sup> For each channel.

<sup>2.</sup> PowerMOS leakage included.

Table 7. Switching ( $V_{CC} = 13V$ ;  $T_j = 25^{\circ}C$ )

| Symbol                                 | Parameter                                        | Test conditions                             | Min. | Тур.             | Max. | Unit |
|----------------------------------------|--------------------------------------------------|---------------------------------------------|------|------------------|------|------|
| t <sub>d(on)</sub>                     | Turn-on delay time                               | R <sub>L</sub> =13Ω (see <i>Figure 6</i> .) |      | 15               |      | μS   |
| t <sub>d(off)</sub>                    | Turn-off delay time                              | R <sub>L</sub> =13Ω (see <i>Figure 6</i> .) |      | 15               |      | μS   |
| dV <sub>OUT</sub> /dt <sub>(on)</sub>  | Turn-on voltage slope                            | R <sub>L</sub> =13Ω                         |      | See<br>Figure 6. |      | V/μs |
| dV <sub>OUT</sub> /dt <sub>(off)</sub> | Turn-off voltage slope                           | R <sub>L</sub> =13Ω                         |      | See<br>Figure 6. |      | V/μs |
| W <sub>ON</sub>                        | Switching energy losses during t <sub>won</sub>  | $R_L=13\Omega$ (see <i>Figure 6</i> .)      |      | 0.05             |      | mJ   |
| W <sub>OFF</sub>                       | Switching energy losses during t <sub>woff</sub> | $R_L=13\Omega$ (see <i>Figure 6</i> .)      |      | 0.03             |      | mJ   |

Table 8. Status pin (V<sub>SD</sub>=0)

| Symbol             | Parameter                    | Test conditions                                     | Min | Тур  | Max | Unit   |
|--------------------|------------------------------|-----------------------------------------------------|-----|------|-----|--------|
| V <sub>STAT</sub>  | Status low output voltage    | I <sub>STAT</sub> = 1.6 mA, V <sub>SD</sub> =0V     |     |      | 0.5 | ٧      |
| I <sub>LSTAT</sub> | Status leakage current       | Normal operation or $V_{SD}$ =5V, $V_{STAT}$ = 5V   |     |      | 10  | μА     |
| C <sub>STAT</sub>  | Status pin input capacitance | Normal operation or $V_{SD}$ =5V, $V_{STAT}$ = 5V   |     |      | 100 | pF     |
| V <sub>SCL</sub>   | Status clamp voltage         | I <sub>STAT</sub> = 1mA<br>I <sub>STAT</sub> = -1mA | 5.5 | -0.7 | 7   | V<br>V |

Table 9. Protection<sup>(1)</sup>

| Symbol            | Parameter                                              | Test conditions                                          | Min.                | Тур.                | Max.       | Unit   |
|-------------------|--------------------------------------------------------|----------------------------------------------------------|---------------------|---------------------|------------|--------|
| I <sub>limH</sub> | DC Short circuit current                               | V <sub>CC</sub> =13V<br>5V <v<sub>CC&lt;36V</v<sub>      | 3.8                 | 5.4                 | 7.5<br>7.5 | A<br>A |
| I <sub>limL</sub> | Short circuit current during thermal cycling           | $V_{CC}$ =13V<br>$T_{R}$ < $T_{j}$ < $T_{TSD}$           |                     | 2                   |            | А      |
| T <sub>TSD</sub>  | Shutdown temperature                                   |                                                          | 150                 | 175                 | 200        | ů      |
| T <sub>R</sub>    | Reset temperature                                      |                                                          | T <sub>RS</sub> + 1 | T <sub>RS</sub> + 5 |            | °C     |
| T <sub>RS</sub>   | Thermal reset of STATUS                                |                                                          | 135                 |                     |            | °C     |
| T <sub>HYST</sub> | Thermal hysteresis (T <sub>TSD</sub> -T <sub>R</sub> ) |                                                          |                     | 7                   |            | °C     |
| t <sub>SDL</sub>  | Status delay in overload conditions                    | T <sub>j</sub> >T <sub>TSD</sub> (See <i>Figure 4.</i> ) |                     |                     | 20         | μS     |

577

Table 9. Protection<sup>(1)</sup> (continued)

| Symbol             | Parameter                      | Test conditions                                                                 | Min.                | Тур.                | Max.                | Unit |
|--------------------|--------------------------------|---------------------------------------------------------------------------------|---------------------|---------------------|---------------------|------|
| V <sub>DEMAG</sub> | Turn-off output voltage clamp  | I <sub>OUT</sub> =1A; V <sub>IN</sub> =0; L=20mH                                | V <sub>CC</sub> -41 | V <sub>CC</sub> -46 | V <sub>CC</sub> -52 | ٧    |
| V <sub>ON</sub>    | Output voltage drop limitation | I <sub>OUT</sub> =0.03A (see <i>Figure 5</i> .)<br>T <sub>j</sub> = -40°C+150°C |                     | 25                  |                     | mV   |

To ensure long term reliability under heavy overload or short circuit conditions, protection and related diagnostic signals must be used together with a proper software strategy. If the device is subjected to abnormal conditions, this software must limit the duration and number of activation cycles

Table 10. Open-load detection

| Symbol               | Parameter                                                                               | Test conditions                                                        | Min | Тур                  | Max              | Unit |
|----------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----|----------------------|------------------|------|
| I <sub>OL</sub>      | Open-load on-state detection threshold                                                  | V <sub>IN</sub> = 5V ,8V <v<sub>CC&lt;18V</v<sub>                      | 10  | See<br>Figure<br>18. | 40               | mA   |
| t <sub>DOL(on)</sub> | Open-load on-state detection delay                                                      | I <sub>OUT</sub> = 0A, V <sub>CC</sub> =13V<br>(See <i>Figure 4</i> .) |     |                      | 200              | μS   |
| t <sub>POL</sub>     | Delay between INPUT<br>falling edge and<br>STATUS rising edge in<br>Open-load condition | I <sub>OUT</sub> = 0A (See <i>Figure 4.</i> )                          | 200 | 500                  | 1000             | μs   |
| V <sub>OL</sub>      | Open-load OFF-state voltage detection threshold                                         | V <sub>IN</sub> = 0V, 8V <v<sub>CC&lt;16V</v<sub>                      | 2   | See<br>Figure<br>19. | 4                | V    |
| t <sub>DSTKON</sub>  | Output short circuit to $V_{cc}$ detection delay at turn-off                            | (See Figure 4.)                                                        | 180 |                      | t <sub>POL</sub> | μS   |

Table 11. Logic input

| Symbol               | Parameter                   | Test conditions                                 | Min. | Тур. | Max. | Unit   |
|----------------------|-----------------------------|-------------------------------------------------|------|------|------|--------|
| V <sub>IL</sub>      | Input low level             |                                                 |      |      | 0.9  | V      |
| I <sub>IL</sub>      | Low level input current     | V <sub>IN</sub> = 0.9V                          | 1    |      |      | μΑ     |
| V <sub>IH</sub>      | Input high level            |                                                 | 2.1  |      |      | V      |
| I <sub>IH</sub>      | High level input current    | V <sub>IN</sub> = 2.1V                          |      |      | 10   | μΑ     |
| V <sub>I(hyst)</sub> | Input hysteresis voltage    |                                                 | 0.25 |      |      | V      |
| V <sub>ICL</sub>     | Input clamp voltage         | I <sub>IN</sub> = 1mA<br>I <sub>IN</sub> = -1mA | 5.5  | -0.7 | 7    | V<br>V |
| V <sub>SDL</sub>     | STAT_DIS low level voltage  |                                                 |      |      | 0.9  | V      |
| I <sub>SDL</sub>     | Low level STAT_DIS current  | V <sub>SD</sub> =0.9V                           | 1    |      |      | μА     |
| V <sub>SDH</sub>     | STAT_DIS high level voltage |                                                 | 2.1  |      |      | V      |

Table 11. Logic input (continued)

| Symbol                | Parameter                   | Test conditions                               | Min. | Тур. | Max. | Unit   |
|-----------------------|-----------------------------|-----------------------------------------------|------|------|------|--------|
| I <sub>SDH</sub>      | High level STAT_DIS current | V <sub>SD</sub> =2.1V                         |      |      | 10   | μА     |
| V <sub>SD(hyst)</sub> | STAT_DIS hysteresis voltage |                                               | 0.25 |      |      | V      |
| V <sub>SDCL</sub>     | STAT_DIS clamp voltage      | I <sub>SD</sub> =1mA<br>I <sub>SD</sub> =-1mA | 5.5  | -0.7 | 7    | V<br>V |

Figure 4. Status timings



Figure 5. Output voltage drop limitation



Table 12. Truth table

| Conditions                       | INPUTn | OUTPUTn | STATUSn (V <sub>SD</sub> =0V) <sup>(1)</sup> |
|----------------------------------|--------|---------|----------------------------------------------|
| Normal operation                 | L      | L       | H                                            |
|                                  | H      | H       | H                                            |
| Current limitation               | L      | L       | H                                            |
|                                  | H      | X       | H                                            |
| Overtemperature                  | L      | L       | H                                            |
|                                  | H      | L       | L                                            |
| Undervoltage                     | L      | L       | X                                            |
|                                  | H      | L       | X                                            |
| Output voltage > V <sub>OL</sub> | L      | H       | L <sup>(2)</sup>                             |
|                                  | H      | H       | H                                            |
| Output current < I <sub>OL</sub> | L      | L       | H <sup>(3)</sup>                             |
|                                  | H      | H       | L                                            |

- 2. The STATUS pin is low with a delay equal to  $\, t_{DSTKON} \,$  after INPUT falling edge.
- 3. The STATUS pin becomes high with a delay equal to  $\, t_{POL} \,$  after INPUT falling edge.

Figure 6. Switching characteristics



Table 13. Electrical transient requirements (part 1/3)

| ISO 7637-2:           | Test levels <sup>(1)</sup> |        | Number of                  | Burst cy | Delays and |                       |
|-----------------------|----------------------------|--------|----------------------------|----------|------------|-----------------------|
| 2004(E)<br>Test pulse | III                        | IV     | test times repetition time |          | Impedance  |                       |
| 1                     | -75 V                      | -100 V | 5000<br>pulses             | 0.5 s    | 5 s        | 2 ms, 10 Ω            |
| 2a                    | +37 V                      | +50 V  | 5000<br>pulses             | 0.2 s    | 5 s        | 50 μs, 2 Ω            |
| 3a                    | -100 V                     | -150 V | 1h                         | 90 ms    | 100 ms     | 0.1 μs, 50 Ω          |
| 3b                    | +75 V                      | +100 V | 1h                         | 90 ms    | 100 ms     | 0.1 μs, 50 Ω          |
| 4                     | -6 V                       | -7 V   | 1 pulse                    |          |            | 100 ms, 0.01 $\Omega$ |
| 5b <sup>(1)</sup>     | +65 V                      | +87 V  | 1 pulse                    |          |            | 400 ms, 2 Ω           |

<sup>1.</sup> Valid in case of external load dump clamp: 40V maximum referred to ground.

Table 14. Electrical transient requirements (part 2/3)

|                        | · · · · · · · · · · · · · · · · · · · |    |  |  |  |
|------------------------|---------------------------------------|----|--|--|--|
| ISO 7637-2:<br>2004(E) | Test level results <sup>(1)</sup>     |    |  |  |  |
| Test pulse             | III                                   | IV |  |  |  |
| 1                      | С                                     | С  |  |  |  |
| 2a                     | С                                     | С  |  |  |  |
| 3a                     | С                                     | С  |  |  |  |
| 3b                     | С                                     | С  |  |  |  |
| 4                      | С                                     | С  |  |  |  |
| 5b <sup>(2)</sup>      | С                                     | С  |  |  |  |
|                        |                                       |    |  |  |  |

<sup>1.</sup> The above test levels must be considered referred to Vcc = 13.5V except for pulse 5b

Table 15. Electrical transient requirements (part 3/3)

| Class | Contents                                                                                                                                                                 |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С     | All functions of the device are performed as designed after exposure to disturbance.                                                                                     |
| E     | One or more functions of the device are not performed as designed after exposure to disturbance and cannot be returned to proper operation without replacing the device. |

577

<sup>2.</sup> Valid in case of external load dump clamp: 40V maximum referred to ground.

#### 2.4 Electrical characteristics curves

Figure 7. Off-state output current

50 75

100 125

150 175

Figure 8. High level input current



Figure 9. Input clamp voltage

0

Figure 10. Input low level voltage





Figure 11. Input high level voltage

Figure 12. Input hysteresis voltage





**577** 

Figure 13. Status low output voltage

Figure 14. Status leakage current





Figure 15. On-state resistance vs T<sub>case</sub>

Figure 16. On-state resistance vs V<sub>CC</sub>





Figure 17. Status clamp voltage

Figure 18. Open-load on-state detection threshold





4

Figure 19. Open-load off-state voltage detection threshold

Figure 20. Undervoltage shutdown





Figure 21. Turn-on voltage slope

Figure 22. I<sub>LIMH</sub> vs T<sub>case</sub>





Figure 23. Turn-off voltage slope

Figure 24. High-level STAT\_DIS voltage





Figure 25. STAT\_DIS clamp voltage

Figure 26. Low level STAT\_DIS voltage





57

### 3 Application information

Figure 27. Application schematic



Note: Channels 2, 3 and 4 have the same internal circuit as channel 1.

### 3.1 GND protection network against reverse battery

#### 3.1.1 Solution 1: resistor in the ground line ( $R_{GND}$ only).

This solution can be used with any type of load.

The following is an indication on how to dimension the R<sub>GND</sub> resistor.

- 1.  $R_{GND} \le 600 \text{mV} / (I_{S(on)max})$ .
- 2.  $R_{GND} \ge (-V_{CC}) / (-I_{GND})$

where -I<sub>GND</sub> is the DC reverse ground pin current and can be found in the absolute maximum rating section of the device datasheet.

Power dissipation in  $R_{GND}$  (when  $V_{CC}$ <0: during reverse battery situations) is:

$$P_D = (-V_{CC})^2 / R_{GND}$$

This resistor can be shared amongst several different HSDs. Please note that the value of this resistor should be calculated with formula (1) where  $I_{S(on)max}$  becomes the sum of the maximum on-state currents of the different devices.

Please note that if the microprocessor ground is not shared by the device ground then the  $R_{GND}$  will produce a shift ( $I_{S(on)max} * R_{GND}$ ) in the input thresholds and the status output values. This shift will vary depending on how many devices are ON in the case of several high side drivers sharing the same  $R_{GND}$ .

If the calculated power dissipation leads to a large resistor or several devices have to share the same resistor then ST suggests that Solution 2 is used(see below).

#### 3.1.2 Solution 2: a diode (D<sub>GND</sub>) in the ground line.

A resistor ( $R_{GND}$ =1k $\Omega$ ) should be inserted in parallel with  $D_{GND}$  if the device drives an inductive load.

This small signal diode can be safely shared amongst several different HSDs. Also in this case, the presence of the ground network will produce a shift (~600mV) in the input threshold and in the status output values if the microprocessor ground is not common with the device ground. This shift will not vary if more than one HSD shares the same diode/resistor network.

### 3.2 Load dump protection

 $D_{ld}$  is necessary (Voltage Transient Suppressor) if the load dump peak voltage exceeds to  $V_{CC}$  max DC rating. The same applies if the device is subject to transients on the  $V_{CC}$  line that are greater than the ones shown in the ISO T/R 7637/1 table.

#### 3.3 Microcontroller I/Os protection

If a ground protection network is used and negative transients are present on the  $V_{CC}$  line, the control pins will be pulled negative. ST suggests the insertion of resistors ( $R_{prot}$ ) in the lines to prevent the  $\mu C$  I/Os pins from latching up.

The values of these resistors are a compromise between the leakage current of  $\mu C$  and the current required by the HSD I/Os (input levels compatibility) with the latch-up limit of the  $\mu C$  I/Os.

 $-V_{CCpeak}/I_{latchup} \le R_{prot} \le (V_{OH\mu C}-V_{IH}-V_{GND}) / I_{IHmax}$ 

Calculation example:

For  $V_{CCpeak}$ = - 100V and  $I_{latchup} \ge 20 mA$ ;  $V_{OH\mu C} \ge 4.5 V$ 

 $5k\Omega \le R_{prot} \le 65k\Omega$ .

Recommended  $R_{prot}$  value is  $10k\Omega$ .

### 3.4 Open-load detection in off-state

Off-state open-load detection requires an external pull-up resistor ( $R_{PU}$ ) connected between the OUTPUT pin and a positive supply voltage ( $V_{PU}$ ) like the +5V line used to supply the microprocessor.

The external resistor has to be selected according to the following requirements:

- 1. No false open-load indication when load is connected: in this case we have to avoid  $V_{OUT}$  to be higher than  $V_{Olmin}$ ; this results in the following condition:
  - $V_{OUT} = (V_{PU}/(R_L + R_{PU}))R_L < V_{Olmin.}$
- 2. No misdetection when the load is disconnected: in this case the  $V_{OUT}$  has to be higher than  $V_{OLmax}$ ; this results in the following condition:

$$R_{PU}$$
< $(V_{PU}-V_{OLmax})/I_{L(off2)}$ .

Because  $I_{s(OFF)}$  may significantly increase if  $V_{out}$  is pulled high (up to several mA), the pull-up resistor  $R_{PU}$  should be connected to a supply that is switched OFF when the module is in standby.

The values of  $V_{OLmin}$ ,  $V_{OLmax}$  and  $I_{L(off2)}$  are available in the Electrical characteristics section.

NPUT DRIVER LOGIC OUT OUT RED RELOGIC RED RELOGIC RELO

Figure 28. Open-load detection in off-state

Figure 29. Waveforms



#### Maximum demagnetization energy ( $V_{CC} = 13.5V$ ) 3.5



Figure 30. Maximum turn-off current versus inductance (for each channel)

B: T<sub>jstart</sub> = 100°C repetitive pulse

C: T<sub>jstart</sub> = 125°C repetitive pulse



Note: Values are generated with  $R_L = 0\Omega$ 

In case of repetitive pulses,  $T_{jstart}$  (at beginning of each demagnetization) of every pulse must not exceed the temperature specified above for curves A and B.

## 4 Package and PC board thermal data

#### 4.1 PowerSSO-24 thermal data

Figure 31. PowerSSO-24 PC board



Note:

Layout condition of  $R_{th}$  and  $Z_{th}$  measurements (PCB: double layer, thermal vias, FR4 area= 77mm x 86mm, PCB thickness=1.6mm, Cu thickness=70mm (front and back side), copper areas: from minimum pad lay-out to 8cm<sup>2</sup>).

Figure 32. R<sub>thj-amb</sub> vs PCB copper area in open box free air condition (one channel ON)





Figure 33. PowerSSO-24 thermal impedance junction ambient single pulse (one channel on)





<sup>1.</sup> The fitting model is a semplified thermal tool and is valid for transient evolutions where the embedded protections (power limitation or thermal cycling during thermal shutdown) are not triggered

#### Equation 1: pulse calculation formula:

$$\begin{split} Z_{TH\delta} &= R_{TH} \cdot \delta + Z_{THtp} (1 - \delta) \\ \text{where } \delta &= t_p / T \end{split}$$

Table 16. Thermal parameters

| Area/island (cm <sup>2</sup> ) | Footprint | 2  | 8  |
|--------------------------------|-----------|----|----|
| R1 = R7 = R9 = R11 (°C/W)      | 1.2       |    |    |
| R2 = R8 = R10 = R12 (°C/W)     | 6         |    |    |
| R3 (°C/W)                      | 6         |    |    |
| R4 (°C/W)                      | 7.7       |    |    |
| R5 (°C/W)                      | 9         | 9  | 8  |
| R6 (°C/W)                      | 28        | 17 | 10 |
| C1 = C7 = C9 = C11 (W.s/°C)    | 0.0008    |    |    |
| C2 = C8 = C10 = C12 (W.s/°C)   | 0.0016    |    |    |
| C3 (W.s/°C)                    | 0.025     |    |    |
| C4 (W.s/°C)                    | 0.75      |    |    |
| C5 (W.s/°C)                    | 1         | 4  | 9  |
| C6 (W.s/°C)                    | 2.2       | 5  | 17 |

## 5 Package and packing information

## 5.1 ECOPACK® packages

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>.

ECOPACK® is an ST trademark.

### 5.2 PowerSSO-24™ mechanical data

Figure 35. PowerSSO-24™ package dimensions



Table 17. PowerSSO-24™ mechanical data

| Occupation I |       | Millimeters |       |
|--------------|-------|-------------|-------|
| Symbol       | Min   | Тур         | Max   |
| А            |       |             | 2.45  |
| A2           | 2.15  |             | 2.35  |
| a1           | 0     |             | 0.1   |
| b            | 0.33  |             | 0.51  |
| С            | 0.23  |             | 0.32  |
| D            | 10.10 |             | 10.50 |
| E            | 7.4   |             | 7.6   |
| е            |       | 0.8         |       |
| e3           |       | 8.8         |       |
| F            |       | 2.3         |       |
| G            |       |             | 0.1   |
| Н            | 10.1  |             | 10.5  |
| h            |       |             | 0.4   |
| k            | 0°    |             | 8°    |
| L            | 0.55  |             | 0.85  |
| 0            |       | 1.2         |       |
| Q            |       | 0.8         |       |
| S            |       | 2.9         |       |
| Т            |       | 3.65        |       |
| U            |       | 1.0         |       |
| N            |       |             | 10°   |
| Х            | 4.1   |             | 4.7   |
| Y            | 6.5   |             | 7.1   |

### 5.3 Packing information

Figure 36. PowerSSO-24 tube shipment (no suffix)



Figure 37. Tape and reel shipment (suffix "TR")

Reel dimensions

Base Q.ty 1000
Bulk Q.ty 1000
A (max) 330
B (min) 1.5
C (± 0.2) 13



**TAPE DIMENSIONS**According to Electronic Industries Association (EIA) Standard 481 rev. A, Feb 1986

| Tape width        | w          | 24   |
|-------------------|------------|------|
| Tape Hole Spacing | P0 (± 0.1) | 4    |
| Component Spacing | Р          | 12   |
| Hole Diameter     | D (± 0.05) | 1.55 |
| Hole Diameter     | D1 (min)   | 1.5  |
| Hole Position     | F (± 0.1)  | 11.5 |
| Compartment Depth | K (max)    | 2.85 |
| Hole Spacing      | P1 (± 0.1) | 2    |

24 4 4 12 5.55 .5 1.5 8.5 2 User Direction of Feed





User direction of feed

VNQ5160K-E Revision history

# 6 Revision history

Table 18. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                   |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8-Jan-2004  | 1        | Initial release.                                                                                                                                                                                                                                                          |
| 20-Jan-2006 | 2        | Major general update                                                                                                                                                                                                                                                      |
| 15-Mar-2007 | 3        | Reformatted and restructured. Contents, List of tables and List of figures added.  Section 3.5: Maximum demagnetization energy (VCC = 13.5V) added.  Section 5.1: ECOPACK® packages information added.  New disclaimer added.                                             |
| 01-Jun-2007 | 4        | Table 4: Absolute maximum ratings: EMAX entries updated.  Table 13: Electrical transient requirements (part 1/3): Test level values III and IV for test pulse 5b and notes updated  Figure 34: Thermal fitting model of a double channel HSD in PowerSSO-24(1) note added |
| 22-Jun-2009 | 5        | Table 17: PowerSSO-24™ mechanical data:  - Deleted A (min) value  - Changed A (max) value from 2.47 to 2.45  - Changed A2 (max) value from 2.40 to 2.35  - Changed a1 (max) value from 0.075 to 0.1  Added F and k rows                                                   |
| 23-Jul-2009 | 6        | Updated Figure 35: PowerSSO-24™ package dimensions.  Updated Table 17: PowerSSO-24™ mechanical data:  - Deleted G1 row  - Added O, Q, S, T and U rows                                                                                                                     |
| 23-Sep-2013 | 7        | Updated Disclaimer                                                                                                                                                                                                                                                        |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

