## $\mathbf{SAMODYA} \ A \mathsf{BEYSIRIWARDANE} \\ \mathsf{San\ Jose,\ CA\cdot hello@ransara.xyz\cdot https://s.ransara.xyz}$

Work

| Test Engineer I                                                          | Jabil Circuit, San Jose, CA                                                                | Spring 2019 - Present        |
|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------|
| ☐ Design and develop a tab completer improve technicians' debug workflow | framework for the Python REPL to use in land operator on-boarding process                  | ouilding completers that     |
| $\Box$ Build a Continuos Delivery pipeline :                             | for internal tools to get faster iterations                                                |                              |
| Test Engineering Intern                                                  | Jabil Circuit, San Jose, CA                                                                | Summer 2018                  |
| $\hfill\Box$<br>End to end development of a tool for                     | live analysis of internal test and debugging                                               | g data                       |
| $\Box$<br>Design and develop a failure resistan                          | t testcell grid data aggregator, backend and                                               | a simple frontend            |
| ☐ For high impact in workcell efficiency                                 | y, selected for competition: Jabil - Design B                                              | est Practices (ongoing)      |
| ☐ Experience with: Golang, Python, M                                     | ySQL, JS/React                                                                             |                              |
| Gradudate Research Assistant                                             | Computer Science, Purdue                                                                   | Spring 2017–Spring 2018      |
| ☐ Worked on: 3-way merging data stru                                     | ctures research project                                                                    |                              |
| ☐ Workshop paper: Mergeable Types, I                                     | ML Workshop, 2017                                                                          |                              |
| ☐ Experience with: OCaml, Git interns                                    | als, Database Consistency                                                                  |                              |
| Teaching Assistant                                                       | Computer Engineering, Purdue                                                               | Spring 2015                  |
| ☐ Course: Computer Design and Prote                                      | otyping (ECE437)                                                                           |                              |
| ☐ Assist students in benchmarking, and pipelined MIPS processor          | alyzing performance and taking design decis                                                | sions to develop a multicore |
| ☐ Experience with: Verilog, Python, Lo                                   | ogic synthesis targeting FPGA                                                              |                              |
| Student Software Developer                                               | Krannert Computing, Purdue                                                                 | Summer 2012–Fall 2016        |
| $\square$ Worked with a team on: Backend and                             | d frontend for web and desktop applications                                                | 3                            |
| $\hfill\Box$ CV Parser, Job Queue, Calendar Ap                           | plication, Course Content aggregator                                                       |                              |
| $\square$ Mentor new students on coding stand                            | dards, best practices and version control                                                  |                              |
| □ Experience with: C#, MSSQL, Reger                                      | x, XML/XSLT, HTML/CSS/JS, MVC, TF                                                          | S                            |
| EDUCATION                                                                |                                                                                            |                              |
| MSc Computer Science                                                     | Purdue, West Lafayette, IN                                                                 | Spring 2016–Fall 2018        |
| ☐ Courses: Distributed systems, Advan Language Theory, Algorithm design  | nced database systems (Relational and non-<br>and analysis                                 | relational), Programming     |
| BSc Computer Engineering                                                 | Purdue, West Lafayette, IN                                                                 | Fall 2011–Spring 2015        |
|                                                                          | design and prototyping, Signals and system<br>dvanced C, Intro to AI, Intro to Infosec, Co |                              |
| NOTABLE PROJECTS                                                         |                                                                                            |                              |
| Mergeable Types ocaml                                                    | https://github.                                                                            | com/sransara/mtypes-lib      |
| $\Box$ Extend Okasaki's Purely functional o                              | lata structures with 3-way merge operations                                                | S                            |
| Distributed Key-Value Store java                                         | https://github.com/sra                                                                     | ansara/kvs-transactions      |
| $\Box$ Key level granular multi key transac                              | tions, $2PL/2PC$ concurrency control, Strong                                               | g consistency                |
| ${\bf Micro\ Language\ Compiler}\ {\it java}$                            | https://github.com                                                                         | m/sransara/microbe-lang      |
| $\Box$ Implement Register allocation, IR ge                              | neration, Control flow graph analysis and a                                                | VM to run the serialized IR  |
| Multicore MIPS processor verilog                                         | https://github.com                                                                         | /sransara/aww-processor      |
| $\square$ Develop a multicore processor for Ml                           | PS instruction set architecture optimized for                                              | or synthesis                 |
| OTHER                                                                    |                                                                                            |                              |
| Recognized in hall of fame as reward                                     | recipient for disclosure of XSS bugs in Gma                                                | ail. 2012 July 2012 October  |
| ~                                                                        | nal Junior science olimpiad, Baku, Azerbaija                                               | •                            |
|                                                                          | iai camor coronec chimpiaa, paka, menbanja                                                 | ALL: -000                    |