

# An Artificial Neuron Based on a Threshold Switching Memristor

Xumeng Zhang, Wei Wang, Qi Liu<sup>®</sup>, *Member, IEEE*, Xiaolong Zhao, Jinsong Wei, Rongrong Cao, Zhihong Yao, Xiaoli Zhu, Feng Zhang, Hangbing Lv, Shibing Long, and Ming Liu, *Fellow, IEEE* 

Abstract—Artificial neurons and synapses are critical units for processing intricate information in neuromorphic systems. Memristors are frequently engineered as artificial synapses due to their simple structures, gradually changing conductance and high-density integration. However, few studies have designed memristors as artificial neurons. In this letter, we demonstrate an integration-and-fire artificial neuron based on a Ag/SiO2/Au threshold switching memristor. This neuron displays four critical features for action-potential-based computing: the all-or-nothing spiking of an action potential, threshold-driven spiking, a refractory period, and a strength-modulated frequency response. As a post-synaptic neuron, the designed neuron was demonstrated to be applicable to digit recognition. These results demonstrate that the developed artificial neuron can realize the basic functions of spiking neurons and has great potential for neuromorphic computing.

Index Terms—Integration-and-fire (IF), memristor, threshold switching, artificial neuron.

## I. Introduction

Parameter EUROMORPHIC computing based on spiking neural networks has attracted significant interest due to its low energy consumption and high similarity to biological neural systems. To effectively implement artificial neural net-

Manuscript received November 20, 2017; revised December 5, 2017 and December 7, 2017; accepted December 8, 2017. Date of publication December 12, 2017; date of current version January 25, 2018. This work was supported in part by the National Natural Science Foundation of China under Grant 61521064, Grant 61732020, Grant 61422407, Grant 61474136, Grant 61334007, Grant 61574166, Grant 61404164, and Grant 61522408, in part by the National High Technology Research Development Program under Grant 2017YFB0405603 and Grant 2016YFA0201803, in part by the Beijing Training Project for the Leading Talents in S&T under Grant Ijrc201508, and in part by the Opening Project of the Key Laboratory of Microelectronics Devices and Integrated Technology, Institute of Microelectronics, Chinese Academy of Sciences under Grant Y7YS063005 and Grant Y7YS033003. The review of this letter was arranged by Editor B. Govoreanu. (Xumeng Zhang and Wei Wang contributed equally to this work.) (Corresponding author: Qi Liu.)

X. Zhang, Q. Liu, X. Zhao, J. Wei, R. Cao, Z. Yao, X. Zhu, F. Zhang, H. Lv, S. Long, and M. Liu are with the Key Laboratory of Microelectronics Device & Integrated Technology, Institute of Microelectronics of the Chinese Academy of Sciences, Beijing 100029, China, and also with the University of Chinese Academy of Sciences, Beijing 100049, China (e-mail: liuqi@ime.ac.cn).

W. Wang is with the Key Laboratory of Microelectronics Device and Integrated Technology, Institute of Microelectronics of the Chinese Academy of Sciences, Beijing 100029, China, and also with the College of Electronic Sciences and Engineering, National University of Defense Technology, Changsha 410073, China.

Color versions of one or more of the figures in this letter are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/LED.2017.2782752

works directly in hardware, two key elements must be developed: artificial electronic synapses and neurons. In particular, memristors present promising characteristics for developing artificial synapses to realize brain-inspired computing [1]-[3]. Recently, many bio-synaptic functions have been successfully emulated by various memristors, such as pair-pulse facilitation/depression (PPF/PPD) [4], long-term potentiation/depression (LTP/LTD) [5] and spike-time-dependent plasticity (STDP) [6]. However, most reported artificial neurons are primarily based on CMOS circuits, which require many active components to achieve neuron functions [7]–[9]. These artificial neurons have much lower power efficiency and integration density than memristor-based artificial synapses. Fortunately, several novel artificial neurons with simple devices based on, for example, Nb<sub>2</sub>O<sub>5</sub> [10], VO<sub>2</sub> [11], ferromagnetism [12] and phase change materials [13], have been reported recently. In these innovative neurons, the critical functions of neurons were tentatively demonstrated, opening up a new path to the design of artificial neurons. To develop advanced neuromorphic computing systems, further studies on artificial neurons made from emerging devices are needed.

In this letter, we report a new integration-and-fire (IF) artificial neuron based on a Ag/SiO<sub>2</sub>/Au threshold switching memristor (TSM). To implement the TSM neuron, the TSM device was first connected to a resistor, and then both components were paralleled by a capacitor. By utilizing the circuit structure, we achieved four critical neuron functions: the all-or-nothing spiking of an action potential, threshold-driven spiking, a refractory period and a strength-modulated frequency response. To understand these characteristics, we carefully considered the switching mechanism of the TSM device and the corresponding operating principles of the neuron circuit. Furthermore, through system simulations, we verified the feasibility of using the artificial neuron in a neural network for digit recognition.

# II. EXPERIMENTS

The fabrication processes of the Ag/SiO<sub>2</sub>/Au device are as follows. First, vertical lines of Au/Ti (40/10 nm) as bottom electrodes were deposited on the SiO<sub>2</sub>/Si substrate by e-beam evaporation after the first lithography process and released by the first lift-off process. Then, after the second lithography process, 30 nm SiO<sub>2</sub> was deposited by magnetron sputtering to form the functional layer followed by the second lift-off process. Finally, after the last lithography step, horizontal lines of Ag (40 nm) as top electrodes were deposited

0741-3106 © 2017 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.



Fig. 1. (a) A biological neuron receives inputs from other neurons by interconnected synapses. (b) A representative TSM neuron for accumulating inputs generated by different pre-neurons.

on the SiO<sub>2</sub> film by magnetron sputtering, and then the Ag/SiO<sub>2</sub>/Au devices were released by the third lift-off process. The area of the devices is 5  $\mu$ m × 5  $\mu$ m. In the electrical measurement, a Tektronix AFG3102 pulse generator acted as the input source, and a Tektronix DPO3032 oscilloscope was used to measure the input/output voltages. The electrical characteristics of a single TSM device were tested by an Agilent B1500A.

# III. RESULTS AND DISCUSSION

The IF artificial neuron aims to replicate a crucial neuron function related to the accumulation of electric charge through the cellular membrane [14]. Fig. 1(a) shows a schematic illustration of a simple connected biological neuron network. A biological neuron receives input spikes from other neurons through connected synapses and triggers an output action potential when the membrane potential reaches a threshold value. Correspondingly, the equivalent of the TSM neuron network is shown in Fig. 1(b). The memristor crossbar cells act as artificial synapses to connect the pre- and post-neurons. The TSM neuron acts as a post-neuron to integrate the signals from inputs 1, 2, 3, and 4 via a capacitor. When the accumulated capacitor potential (membrane potential) approaches a certain value, the neuron fires and outputs a spiking pulse. Subsequently, the post-neuron is prevented from spiking again for a certain duration of time known as the refractory period [15]. After the refractory period, the neuron accumulates the inputs again and prepares the next spiking.

The circuit schematic of the TSM neuron with a connected synaptic resistor is shown in Fig. 2(a). The TSM device is in series with a resistor ( $R_o = 51 \text{ k}\Omega$ ), and the two components are in parallel with a capacitor (C = 100 nF). Finally, the neuron connects with a synapse resistor ( $R_s = 510 \text{ k}\Omega$ ). The input signal is a voltage pulse source applied to the left node (input). In addition, the change in the voltage on  $R_o$  is regarded as the output spike. During operation, the circuit can be divided into the charging loop (CL: 1-2-3-1) and the discharging loop (DL: 2-4-3-2), which are marked by red arrows in Fig. 2(a). Fig. 2(b) shows the I-V and R-V curves of the TSM device under a certain compliance current (100  $\mu$ A). If the applied voltage is above a threshold value ( $V_{th2}$ ), the device switches from the high resistance state (HRS)



Fig. 2. (a) Schematic illustration of the proposed neuron circuit. (b) The I-V characteristics of the TSM device and the corresponding switching of the resistance. (c) The voltage variation across the capacitor. The voltage increases when the TSM is in the HRS and decreases when in the LRS. (d) The output neuron spike with the corresponding refractory period and integration moment.

to the low resistance state (LRS) by forming Ag filaments. When the applied voltage is lower than a certain value  $(V_{th1})$ , the device reverts to the HRS due to the regrouping of Ag atoms [16]. When a series of voltage pulses (100 Hz frequency, 7 ms width) with 2 V amplitudes are fed into the left node, the capacitor will accumulate the charges and lift up the voltage potential of node "2", as shown in Fig. 2(c). During charging, the TSM device remains in the HRS ( $R_H \sim 20 \text{ G}\Omega$ ). Therefore, the RC time constant ( $\tau_C = R_sC$ ) in the CL is much shorter than that  $(\tau_D = (R_H + R_o)C)$  in the DL, implying that current leakage through the TSM is negligible and that the capacitor is charged (Fig. 2c). When the voltage between nodes "2" and "4" is beyond V<sub>th2</sub>, the TSM device will switch from the HRS to the LRS. Once the device is in the LRS  $(R_L \sim 3 \text{ k}\Omega)$ , the RC time constant  $(\tau'_D = (R_L + R_o)C)$  in the DL is much shorter than the total  $\tau_{\rm C}$  in the CL. In this case, the capacitor will discharge and the neuron will fire an output voltage spike, as shown in Fig. 2(d). The voltage between nodes "2" and "4" will decrease due to the discharging of the capacitor. When the voltage decreases below V<sub>th1</sub>, the TSM device will spontaneously revert to the HRS again to prepare the next fire action. The maximum firing events of the neuron is corresponding to the endurance of TSM device. Fortunately, this kind of devices has satisfied endurance characteristics (> 10<sup>8</sup> switching cycles) [17], [18], which means that the maximum firing events can be more than  $10^8$  times.

Notably, the net charge integration in the capacitor is virtually zero during the neuron spiking time [11], because any input voltage pulse is directly drained by the DL when the device is turned on. This characteristic can emulate the refractory period of biological neurons [15]. Only when the refractory period is complete, can the TSM device revert to the HRS, and the capacitor recharges during the integration stage. The refractory period and integration stage of the neuron are shown in Fig. 2(d). The results show that the TSM neuron can successfully emulate the IF function with a refractory period, similar to biological neurons.



Fig. 3. (a) The TSM neuron spikes under different input intensities. (b) Statistical voltage/spike-frequency relationship of the neuron. (c) The statistical pulse number/amplitude relationship of the neuron.

In biological neurons, the spike frequency increases with increased stimulus strength [15]. To emulate this strengthmodulated spike frequency characteristic, a series of pulses (100 Hz frequency, 7 ms width) with different amplitudes (1.2 V, 1.4 V, 1.8 V and 2 V) were applied to the artificial neuron, as shown in Fig. 3(a). The spike frequency clearly increases with increasing input pulse amplitude. Fig. 3(b) shows the statistical results of the spike frequency with seven different pulses. This characteristic results from the various integration rates of the capacitor under different pulse amplitudes. Under the lower amplitude pulse input, the capacitor needs more pulses to trigger the output spike, whereas at higher amplitudes, less pulses are needed. To more clearly demonstrate the integration process, the pulse number/amplitude relationship of the neuron extracted from Fig. 3(b) is shown in Fig. 3(c). These results show that the TSM neuron can successfully realize the strength-modulated spike frequency characteristics of biological neurons.

To verify the feasibility of the TSM neuron for application in a spiking neuron network, we present a digit recognition system based on a memristor synapse array and the TSM post-neurons. Fig. 4(a) shows the schematic of this system [19], [20]. The input images are  $5 \times 6$  pixels [21]. The black and white squares indicate logic "1" and "0", which are mapped to an input voltage pulse (1 V, 10 ms) and 0 V, respectively. The off-line training process was implemented on MATLAB, and then the weight values of the synapses were input into the memristor array. When an image of a digit, for example, "6", was applied to the 30 input nodes, the 10 postneurons integrate the current, but only neuron "6" fires because the other neurons are inhibited by the winner-take-all rule. The schematic of the lateral inhibition circuit of neuron "1" is shown in Fig. 4(b). Nine n-type MOS transistors serve as on-off switches to connect two terminals of the capacitor, and then gates are connected to the output end of the other neurons separately. When neuron "6" first fires, the output spike is applied to the connected gates of the other nine neurons, and the corresponding transistors are turned on. Once the transistor is open, the capacitor connected to it will be



Fig. 4. (a) Schematic illustration of the input digits and the two layer spiking neuron network with lateral inhibition. (b) The lateral inhibition circuit of neuron "1" with 9 inhibitory inputs. (c) States of the transistors and neurons when neuron "6" fires.



Fig. 5. The output results of 10 TSM neurons when the corresponding digits are input.

short-circuited and will discharge, and an output spike will not be produced, as shown in Fig. 4(c). The open transistor is labeled in red, whereas the closed one is labeled in black. It is worth to note that the lateral inhibition circuit is only a simple example, further optimization should be studied to promote the large scale application of the TSM neuron in the output layer. When images of digits are applied to the input nodes, the simulation results confirm that only the target neuron fires whereas the others remain at zero, as shown in Fig. 5. These results demonstrate that our TSM neuron can be successfully used for system-level applications and has great potential for neuromorphic computing.

## IV. CONCLUSION

In conclusion, a TSM neuron was shown to emulate biological neuron functions. The TSM neuron successfully achieved four key behaviors of bio-neurons: the all-or-nothing spiking of an action potential, threshold-driven spiking, a refractory period, and a strength-modulated frequency response. Furthermore, a digit recognition system composed of TSM neurons was successfully simulated. These results show that the TSM neuron has a great potential to be used in brain-inspired computing systems. To broaden the application of the TSM neuron for multilayer neural network, the performance of the neuron unit and peripheral circuits (i.e. fan-out circuit, lateral inhibition circuit and so on) are needed to be further optimized in the follow-up study. We believe that after the subsequent optimization operation, a high efficient neuromorphic system based on the TSM neuron will be constructed.

### REFERENCES

- [1] S. Park, H. Kim, M. Choo, J. Noh, A. Sheri, S. Jung, K. Seo, J. Park, S. Kim, W. Lee, J. Shin, D. Lee, G. Choi, J. Woo, E. Cha, J. Jang, C. Park, M. Jeon, B. Lee, B. H. Lee, and H. Hwang, "RRAM-based synapse for neuromorphic system with pattern recognition function," in *IEDM Tech. Dig.*, Dec. 2012, pp. 231–234, doi: 10.1109/IEDM. 2012.6479016.
- [2] M. Prezioso, F. Merrikh-Bayat, B. D. Hoskins, G. C. Adam, K. K. Likharev, and D. B. Strukov, "Training and operation of an integrated neuromorphic network based on metal-oxide memristors," *Nature*, vol. 521, pp. 61–64, May 2015, doi: 10.1038/nature14441.
- [3] P. M. Sheridan, F. Cai, C. Du, W. Ma, Z. Zhang, and W. D. Lu, "Sparse coding with memristor networks," *Nature Nanotechnol.*, vol. 12, pp. 784–789, May 2017, doi: 10.1038/nnano.2017.83.
- [4] X. Yan, Z. Zhou, J. Zhao, Q. Liu, H. Wang, G. Yuan, and J. Chen, "Flexible memristors as electronic synapses for neuro-inspired computation based on scotch tape-exfoliated mica substrates," in *Nano Res.* Beijing, China: Tsinghua Univ. Press, Aug. 2017, pp. 1–10, doi: 10.1007/s12274-017-1781-2.
- [5] X. Zhang, S. Liu, X. Zhao, F. Wu, Q. Wu, W. Wang, R. Cao, Y. Fang, H. Lv, S. Long, Q. Liu, and M. Liu, "Emulating short-term and long-term plasticity of bio-synapse based on Cu/a-Si/Pt memristor," *IEEE Electron Device Lett.*, vol. 38, no. 9, pp. 1207–1211, Sep. 2017, doi: 10.1109/ LED.2017.2722463.
- [6] S. Lashkare, N. Panwar, P. Kumbhare, B. Das, and U. Ganguly, "PCMO-based RRAM and NPN bipolar selector as synapse for energy efficient STDP," *IEEE Electron Device Lett.*, vol. 38, no. 9, pp. 1212–1215, Sep. 2017, doi: 10.1109/LED.2017.2723503.
- [7] G. Indiveri, B. Linares-Barranco, T. J. Hamilton, A. van Schaik, R. Etienne-Cummings, T. Delbruck, S.-C. Liu, P. Dudek, P. Häfliger, S. Renaud, J. Schemmel, G. Cauwenberghs, J. Arthur, K. Hynna, F. Folowosele, S. Saighi, T. Serrano-Gotarredona, J. Wijekoon, Y. Wang, and K. Boahen, "Neuromorphic silicon neuron circuits," *Frontiers Neurosci.*, vol. 5, p. 73, May 2011, doi: 10.3389/fnins.2011.00073.
- [8] J. H. B. Wijekoon and P. Dudek, "Compact silicon neuron circuit with spiking and bursting behaviour," *Neural Netw.*, vol. 21, pp. 524–534, Mar./Apr. 2007, doi: 10.1016/j.neunet.2007.12.037.
- [9] M. Mahowald and R. Douglas, "A silicon neuron," *Nature*, vol. 354, pp. 515–518, Dec. 1991, doi: 10.1038/354515a0.
- [10] M. D. Pickett, G. Medeiros-Ribeiro, and R. S. Williams, "A scalable neuristor built with Mott memristors," *Nature Mater.*, vol. 12, pp. 114–117, Dec. 2012, doi: 10.1038/nmat3510.
- [11] J. Lin, A. Annadi, S. Sonde, C. Chen, L. Stan, K. V. L. V. Achari, S. Ramanathan, and S. Guha, "Low-voltage artificial neuron using feedback engineered insulator-to-metal-transition devices," in *IEDM Tech. Dig.*, Dec. 2016, pp. 862–865, doi: 10.1109/IEDM.2016.7838541.

- [12] A. Jaiswal, S. Roy, G. Srinivasan, and K. Roy, "Proposal for a leaky-integrate-fire spiking neuron based on magnetoelectric switching of ferromagnets," *IEEE Trans. Electron Devices*, vol. 64, no. 4, pp. 1818–1824, Apr. 2017, doi: 10.1109/TED.2017.2671353.
- [13] T. Tuma, A. Pantazi, M. Le Gallo, A. Sebastian, and E. Eleftheriou, "Stochastic phase-change neurons," *Nature Nanotech-nol.*, vol. 11, pp. 633–699, May 2016, doi: 10.1038/nnano.2016.70.
- [14] A. N. Burkitt, "A review of the integrate-and-fire neuron model: I. Homogeneous synaptic input," *Biol. Cybern.*, vol. 95, no. 1, pp. 1–19, Jul. 2006, doi: 10.1007/s00422-006-0068-6.
- [15] D. Purves, G. J. Augustine, D. Fitzpatrick, W. C. Hall, A.-S. LaMantia, and L. E. White, *Neuroscience*, 5th ed. Sunderland, MA, USA: Sinauer Associates, 2012.
- [16] Z. Wang, S. Joshi, S. E. Savel'ev, H. Jiang, R. Midya, P. Lin, M. Hu, N. Ge, J. P. Strachan, Z. Li, Q. Wu, M. Barnell, G.-L. Li, H. L. Xin, R. S. Williams, Q. Xia, and J. J. Yang, "Memristors with diffusive dynamics as synaptic emulators for neuromorphic computing," *Nature Mater.*, vol. 16, pp. 101–108, Sep. 2016, doi: 10.1038/nmat4756.
- [17] R. Midya, Z. Wang, J. Zhang, S. E. Savel'ev, C. Li, M. Rao, M. H. Jang, S. Joshi, H. Jiang, P. Lin, K. Norris, N. Ge, Q. Wu, M. Barnell, Z. Li, H. L. Xin, R. S. Williams, Q. Xia, and J. J. Yang, "Anatomy of Ag/Hafnia-based selectors with 10<sup>10</sup> non-linearity," Adv. Mater., vol. 29, no. 12, p. 1604457, Jan. 2017, doi: 10.1002/adma.201604457.
- [18] S. Yasuda, K. Ohba, T. Mizuguchi, H. Sei, M. Shimuta, K. Aratani, T. Shiimoto, T. Yamamoto, T. Sone, S. Nonoguchi, J. Okuno, A. Kouchiyama, W. Otsuka, and K. Tsutsui, "A cross point Cu-ReRAM with a novel OTS selector for storage class memory applications," in *Proc. Symp. VLSI Technol.*, Jun. 2017, pp. T30–T31, doi: 10.23919/VLSIT.2017.7998189.
- [19] J. Wong, K. Moon, J. Song, S. Lee, M. Kwak, J. Park, and H. Hwang, "Improved synaptic behavior under identical pulses using AlO<sub>x</sub>/HfO<sub>2</sub> bilayer RRAM array for neuromorphic systems," *IEEE Electron Device Lett.*, vol. 37, no. 8, pp. 994–997, Aug. 2016, doi: 10.1109/ LED.2016.2582859.
- [20] P. Yao, H. Wu, B. Gao, S. B. Eryilmaz, X. Huang, W. Zhang, Q. Zhang, N. Deng, L. Shi, H.-S. P. Wong, and H. Qian, "Face classification using electronic synapses," *Nature Commun.*, vol. 8, May 2017, Art. no. 15199, doi: 10.1038/ncomms15199.
- [21] M. Chu, B. Kim, S. Park, H. Hwang, M. Jeon, B. H. Lee, and B.-G. Lee, "Neuromorphic hardware system for visual pattern recognition with memristor array and CMOS neuron," *IEEE Trans. Ind. Electron.*, vol. 62, no. 4, pp. 2410–2419, Apr. 2015, doi: 10.1109/tie.2014.2356439.