

# **Ovonic threshold switching selectors** for three-dimensional stackable phase-change memory

## Min Zhu, Kun Ren, and Zhitang Song

High-current switching performance of ovonic threshold switching (OTS) selectors have successfully enabled the commercialization of high-density three-dimensional (3D) stackable phase-change memory in Intel's 3D Xpoint technology. This bridges the huge performance gap between dynamic random access memory (DRAM) and Flash. Similar to phase-change memory, OTS uses chalcogenide-based materials, but whereas phase-change memory reversibly switches between a high-resistance amorphous phase and a low-resistance crystalline phase, OTS freezes in the amorphous phase. In this article, we review recent developments in OTS materials and their performance in devices, especially current density and selectivity. Advantages and challenges of OTS devices in the integration with the phase-change memory are discussed. We introduce the evolution of theoretical models for explaining the OTS behavior, including thermal runaway, field-induced nucleation, and generation/recombination of charge carriers.

#### Introduction

Computers have not only profoundly transformed our lives, they also provide solutions to some of society's most pressing challenges, from analyzing big data to understanding human language. To meet these and future requirements, faster computing ability and larger data storage are needed.<sup>1,2</sup> However, the huge performance gap between volatile static random-access memory/dynamic random-access memory (SRAM/DRAM) and nonvolatile Flash memory in the storage architecture of current computers (Figure 1a) has become a critical bottleneck for further development.<sup>3,4</sup> Since 2008, storage class memory, a term describing emerging memory technologies that may eventually replace Flash and perhaps even DRAM, has been proposed by IBM to bridge this gap.4-7

Phase-change memory, based on the physical structural change between a high-resistance amorphous phase and a low-resistance crystalline phase of chalcogenides, is the most promising candidate in storage class memory.8-10 Indeed, the 3D Xpoint, a commercial phase-change memory released by Intel in 2015 (Figure 1b), has demonstrated device performance between DRAM and Flash memory, including operation speed, device lifetime, and storage density.11,12

To achieve the highest  $4F^2$  (F = feature size) density as Flash memory, the crossbar array seems to be the most attractive device architecture, which has also been used in the 3D Xpoint (Figure 1c). 11,12 This device architecture is commonly operated using a "Half-V" select scheme, in which the read voltage is applied to the targeted phase-change memory cell, while other lines in the array remain biased at half the voltage. However, the neighboring cells in the same row or column as the selected cell (half-selected cells) become half-biased and can enable unwanted current pathways known as "sneak currents."13 This decreases the read sense margin (the difference in total resistance between the 1 and 0 states), increases power consumption, and limits the array size. A nonlinear switch such as a selector device is connected to each phasechange memory cell in order to suppress sneak currents from the half-selected cells, as shown in Figure 1c. That is, ultralow current (off-current,  $I_{\text{off}}$ ) flows through the selectors when only half the read voltage is applied. When the full read voltage is applied, the "on" threshold voltage,  $V_{th}$ , of the selector is exceeded, and the selectors sustain a high current (on-current,  $I_{on}$ ), sufficient to drive the targeted (selected) phase-change memory cell.

Until now, several selector candidates have been proposed, including a Si-based diode/metal oxide semiconductor

Min Zhu, Shanghai Institute of Microsystem and Information Technology, China; minzhu@mail.sim.ac.cn Kun Ren, Shanghai Institute of Microsystem and Information Technology, and Hangzhou Dianzi University, China; kun.ren.nick@outlook.com Zhitang Song, Shanghai Institute of Microsystem and Information Technology, China; ztsong@mail.sim.ac.cn doi:10.1557/mrs 2019 206



Figure 1. (a) Performance gap in the storage architecture of a current computer. (b) Photo of 3D Xpoint memory released by Intel in 2015. (c) 1S1R stackable crossbar structure of 3D Xpoint memory, showing a selected memory cell in the high-resistance state (1). (d) Ovonic threshold switch (OTS) + phase-change memory (PCM) in a 3D stackable crosspoint array reported by Intel in 2009. The inset highlights one integrated memory cell consisting of one OTS and one PCM cell. (e) Voltage–current curve of a PCM device, showing ovonic memory switching behavior. (f) Voltage–current curve of an OTS device, distinct from that of PCM. Note: S, selector; M, phase-change memory; CPU, central processing unit; SRAM, static random–access memory; DRAM, dynamic random–access memory.

field-effect transistor (MOSFET),14,15 an ovonic threshold switch (OTS),16 Mott-insulator transition (MIT),17 conductive bridge threshold switch (CBTS),18 and field-assistedsuperliner-threshold (FAST) selector. 19 However, to integrate the selector with the phase-change memory, there are several requirements. Most importantly, the selector should be capable of providing >10 MA/cm<sup>2</sup> to melt-quench the chalcogenide in the phase-change memory. Nonlinearity or selectivity, defined as  $I_{op}/I_{off}$ , should be >10<sup>4</sup> to achieve a dense (>1 Mb) phasechange memory array. The selector needs to be accessed for >106 cycles since the device lifetime of phase-change memory is >106 cycles. The selector also needs to be switched within 100 ns, comparable to that of the phase-change memory cell. The selector needs to be fabricated by a process compatible with phase-change memory. High-temperature film deposition should be avoided, which would cause phase segregation of the chalcogenides. The nonlinear behavior of the selector should be able to withstand 450°C for 30 min in the back-endof-the-line process, in which the metal wire and insulating layer are deposited. Most selector candidates thus far fail to meet one or more of these requirements. Among them, the OTS, providing high  $I_{on}$  and being compatible with phase-change memory, has been successfully used in 3D stackable crossbar phase-change memory, as reported by Intel in 2009 (Figure 1d), as well as in the 3D Xpoint.16

Interestingly, OTS selectors employ chalcogenide materials, which are also the basis of phase-change memory. By employing chalcogenides with different stoichiometries,

these devices exhibit distinctly different electronic behaviors, as respectively illustrated in Figure 1e-f for an OTS selector and a phase-change memory device. Both cells show negative-differential-resistance behavior as  $V_{th}$  is reached, and then mA-scale high current flows. When gradually removing the voltage, the phase-change memory cell becomes highly conductive (with 10<sup>2</sup>–10<sup>4</sup> ohm resistance) and shows ohmic property, whereas the OTS cell returns to its initial high resistance state at a certain voltage ( $V_{\text{hold}}$ ,  $0 < V_{\text{hold}} < V_{\text{th}}$ ). The dramatic resistance drop of the phase-change memory is attributed to the crystallization of the amorphous chalcogenide film, usually GeTe, Sb<sub>2</sub>Te<sub>3</sub>, or GeTe-Sb<sub>2</sub>Te<sub>3</sub> pseudobinary alloys (Figure 1e). 20,21 The current-voltage electrical behavior of phase-change memory is known as ovonic memory switching (OMS). In contrast, the OTS cell freezes in the amorphous phase, and these devices are commonly based on GeSe chalcogenides (Figure 1f).

To date, two interpretations have been proposed to explain this difference. The first one is that OTS materials always have a high crystallization temperature and ultralow crystallization speed, so that they remain intact against thermal fluctuations. <sup>13</sup> This explanation is supported by the performance change of the Ge-Te binary alloy from OMS (GeTe alloy<sup>22</sup>) to OTS (GeTe<sub>6</sub> alloy<sup>23</sup>) with increasing Te concentration. Another explanation is based on the bonding mechanism, namely, phase-change memory materials possess a unique bonding mechanism, metavalent bonding, whereas OTS utilizes conventional covalent bonding (see the article by Pries et al. in this issue). <sup>24,25</sup>

In this article, we first discuss the evolution of OTS materials, especially those discovered after 2009. We summarize their device performance. Finally, we revisit the potential switching mechanisms of the OTS.

## **Emerging OTS materials**

The OTS phenomenon was first observed in the As-Te-I system in 1964 by Noverthover and Pearson.<sup>26</sup> Two years later, Ovshinsky also described the behavior and possible device structures, using it in his patent.<sup>27</sup> In 1968, he reported the OTS behavior of Te<sub>48</sub>As<sub>30</sub>Si<sub>12</sub>Ge<sub>10</sub> chalcogenide and noticed that the removal of As resulted in OMS behavior.<sup>28</sup> Subsequently, several researchers continued to investigate OTS. The idea of integration with phase-change memory as the selector was proposed in 1970.29 Interest in the OTS selector was rekindled by the breakthrough achievement of a 3D stackable crossbar phase-change memory array with OTS elements in 2009;16 the OTS materials used have not yet been made public. Since then, numerous OTS materials have been proposed, 11,12,23,30-52 as summarized in Figure 2.

The first material family developed was a Te-based alloy, represented by Ge-Te, 23,31 doped with elements such as, Si, and N,31-34 as shown in Figure 2. These materials were characterized by short switching times. For example, GeTe<sub>6</sub><sup>23</sup> and Ge-As-Te-Si-N<sup>33</sup> OTS showed <5 ns switching speed. Moreover, B-Te<sup>35</sup> and C-Te<sup>36</sup> OTS were reported to switch within 2 ns. A second material family was a Se-based alloy, in which the addition of Ge seems to be essential. 12,37-43 As shown in Figure 2, Ge-Se OTS has received increasing attention owing to low  $I_{\rm off}$  and good thermal stability. Usually, N, As, Si, and Sb were incorporated to strengthen these advantages.38-43 A composition doped with As and Si is believed to



Figure 2. The evolution of emerging ovonic threshold switching (OTS) materials since 2009. 11,12,23,30-52 The red star highlights the breakthrough achievement of a 3D stackable crossbar phase-change memory array with OTS elements by Intel in 2009; the OTS material used is still unknown.

be the OTS material used in 3D Xpoint.<sup>11,12</sup> In some cases, both Te and Se were involved in the OTS, such as for the Ge-Se-Te-As-Si alloy.44 From Figure 2, we can see that the composition of the OTS material has become increasingly complicated over the years, with five or more elements used. This presents a major challenge to achieve a precise stoichiometry across a silicon wafer for applications. Even if this issue can be solved satisfactorily, electromigration of different atoms toward a positive or negative electrode under regularly applied strong electric fields will limit the device lifetime by altering the stoichiometry.

#### **OTS** performance

Using various materials, OTS cells exhibit varying performance. Here, we summarize device performances of emerging OTS devices, as shown in **Table I**. As previously discussed, higher on-current density  $(J_{on})$  and selectivity are favorable for 3D integration with a phase-change memory cell. Typically, Te-based OTSs show a high  $J_{on}$  of >1 MA/cm<sup>2</sup>. For instance, J<sub>on</sub> of 11 MA/cm<sup>2</sup> has been obtained for a Ge-As-Te-Si-N OTS. 32,33 Nevertheless, these devices showed low selectivity of <104, which was insufficient for achieving a dense (>1Mb) phase-change memory array. 45,46 Noticeably, OTSs employing a Te binary alloy (such as Si-Te,47 C-Te,36 and B-Te35) have demonstrated  $J_{\text{on}}$  of >10 MA/cm<sup>2</sup> and selectivity of >10<sup>5</sup>. Among these devices, the B-Te OTS possesses the highest  $J_{\rm on}$  of 55 MA/cm<sup>2</sup> in the literature.<sup>35</sup> In addition, high endurance up to 108 cycles and thermal stability up to 450°C was reported.

Se-based OTSs, as shown in Table I, typically present MA/ cm²-scale  $J_{\rm on}$ , although a  $J_{\rm on}$  >20 MA/cm² was also reported for undoped and N-doped Ge-Se OTSs. 39,43 Remarkably, they

> show long device lifetimes of  $>6 \times 10^{11}$  cycles for As-doped Ge-Se OTS.44 Moreover, the ultrahigh amorphous resistance, Se-based OTS is also characterized by low  $I_{\text{off}}$  of ~0.1 nA for Ge<sub>58</sub>Se<sub>42</sub> and As-doped Ge-Se OTSs. 41,44 For OTS with the same material, varying  $J_{on}$  and selectivities were reported, which may be due to different cell structures, electrode sizes, and fabrication processes.48-52

> Figure 3 shows the scalability of  $J_{on}$  for a Ge-As-Te-Si-N-based OTS, as reported by Lee et al.<sup>32</sup> Bez reported that for a 500 × 500 nm<sup>2</sup> cell, a  $J_{\rm on}$  of 0.039 MA/cm<sup>2</sup> was obtained, 10 times smaller than that required to operate the phase-change memory cell.53 Fortunately, the  $J_{\rm on}$  of the OTS exponentially increases as the device size shrinks. Although similar scaling behavior of current density was found for operating a phase-change memory cell, it increased much slower than that observed for OTS. As the device shrinks to  $20 \times 20 \text{ nm}^2$ , the  $J_{on}$  of the OTS is expected to reach 22 MA/cm<sup>2</sup>, <sup>32</sup> sufficient for programming the PCM cell.

| Table I. Summary of ovonic threshold switching device performances using different materials. 23,32-52 |             |                 |                          |                         |                     |           |            |                      |
|--------------------------------------------------------------------------------------------------------|-------------|-----------------|--------------------------|-------------------------|---------------------|-----------|------------|----------------------|
| Material                                                                                               | Device Size | On/Off Ratio    | J <sub>on</sub> (MA/cm²) | I <sub>off</sub> (A)    | $V_{\text{th}}$ (V) | $V_h$ (V) | Speed (ns) | Endurance            |
| Ge-Se <sup>39</sup>                                                                                    | 50 nm       | 10 <sup>3</sup> | 23                       | 10-7                    | ~1.4                | ~0.5      | ~2         | 108                  |
| Ge-Se-N <sup>43</sup>                                                                                  | 50 nm       | 10⁵             | 23                       | 2 × 10 <sup>-9</sup>    | ~4                  | ~1        | _          | 108                  |
| Ge-Se-As <sup>44</sup>                                                                                 | 350 nm      | 10 <sup>5</sup> | 7.9                      | 1.3 × 10 <sup>-10</sup> | ~3.5                | ~1.2      | ~10        | 6 × 10 <sup>11</sup> |
| Ge-Se-Sb-N <sup>52</sup>                                                                               | _           | 104             | 1.4                      | 10-9                    | 2.2                 | 0.76      | _          | 10 <sup>6</sup>      |
| Ge <sub>58</sub> Se <sub>42</sub> <sup>41</sup>                                                        | 300 nm      | 10 <sup>5</sup> | 1.5                      | 10-10                   | 3.5                 | 1.7       | ~50        | 10 <sup>9</sup>      |
| GeTe <sub>6</sub> <sup>23</sup>                                                                        | 60 nm       | ~105            | ~1.8                     | _                       | ~1.6                | ~ 0.7     | ~          | 600                  |
| Si-Te <sup>47</sup>                                                                                    | 100 nm      | 10 <sup>6</sup> | 10                       | ~8 × 10 <sup>-10</sup>  | ~1.2                | _         | ~2         | 5 × 10 <sup>5</sup>  |
| Zn-Te <sup>51</sup>                                                                                    | 200 nm      | 10 <sup>5</sup> | 13                       | ~6 × 10 <sup>-6</sup>   | ~0.6                | ~0.4      | _          | _                    |
| C-Te <sup>36</sup>                                                                                     | 30 nm       | 10 <sup>5</sup> | 11                       | 5 × 10 <sup>-9</sup>    | ~0.6                | ~0.3      | ~2         | 10 <sup>8</sup>      |
| B-Te <sup>35</sup>                                                                                     | 30 nm       | 10 <sup>5</sup> | ~55                      | ~10-9                   | ~0.75               | ~0.3      | ~2         | 10 <sup>8</sup>      |
| Ge-As-Te-Si-N <sup>32,33</sup>                                                                         | 30 nm       | 10³             | 11                       | ~10-6                   | ~1.8                | ~1.5      | _          | 108                  |
| Ge-As-Se-Te-Si <sup>45</sup>                                                                           | 350 nm      | 104             | 0.44                     | 1.9 × 10 <sup>-9</sup>  | ~2.2                | ~1.5      | ~50        | 1010                 |

<sup>\*</sup>Bold items highlight the best performances among these devices.

## Potential switching mechanism

Although more and more OTS materials are being proposed, the inherent mechanism remains unclear. In the past half of a century, many models have been proposed to explain this phenomenon. Among them, the representative ones are thermal runaway, field-induced nucleation, and pure electronic models, as shown in **Figure 4**.

The thermal runaway model, illustrated in Figure 4a, was first described by Kroll et al. in the 1970s. 54,55 With increasing applied voltage, the current passing through the OTS cell increases. As a result, the induced Joule effect increases the temperature of the chalcogenide film, which further triggers more carriers. When the temperature rises sufficiently, a positive feedback switches on and the conductivity exponentially increases. Once the voltage reaches  $V_{\rm th}$ , the voltage subsequently decreases in order to maintain a high current density,



**Figure 3.** Scalability of current densities with device size provided by GeAsTeSiN-based ovonic threshold switching (OTS)<sup>32</sup> and current densities required for operating GeSbTe-based phase-change memory.<sup>53</sup>

resulting in the threshold switching. However, this model was greatly challenged by disagreement with the experimental conductivity-temperature relationship and the absence of negative-resistance behavior in simulations.<sup>56</sup>

Karpov et al. proposed<sup>57,58</sup> the field-induced nucleation model in 2007, based on the classical nucleation theory, as illustrated in Figure 4b. According to classical nucleation theory,<sup>59</sup> the crystal growth process only take place after the nuclei exceed a critical size  $(R_0)$ . Under an applied strong electrical field, subcritical nuclei form heterogeneously at the chalcogenide/electrode interface, reducing the device conductivity.<sup>57</sup> Nevertheless, these unstable subcritical nuclei will disappear when the electrical field is removed. This results in the transient nature of the OTS and the relaxation from a low-resistance to high-resistance state (Figure 1f). In contrast, if the electrical field is maintained, these subcritical nuclei develop into stable supercritical ones, even after the field is removed. As the crystalline filament is formed by the growth of these supercritical nuclei, the cell freezes in the highly conductive crystalline state, inducing the OMS behavior seen in Figure 1e.<sup>60</sup> The field-induced nucleation model predicts the experimentally observed  $V_{\rm th}$ -temperature relationship and switching delay time. Yet, the poor conductivity of crystalline OTS material when compared to the amorphous state, observed in GeSe, raises questions about this mechanism.<sup>61</sup>

The electronic model can be tracked back to Kaplan and Adler's work published in 1971;<sup>56</sup> they noticed that a pure thermal model could not achieve negative differential resistance observed in OTS. In 1980, Adler et al. described the threshold switching effect as an interaction of charge-carrier generation and recombination mechanisms.<sup>62</sup> In this model, lone-pair-induced traps above the valence band mobility play a critical role in the conductivity. More specifically, under an applied low electrical field, the field-induced carriers are captured by these traps, which leads to low conductivity. Under a strong field, the



Figure 4. Three representative models to explain the ovonic threshold switching (OTS) phenomena: (a) thermal runaway,<sup>54,55</sup> (b) field-induced nucleation,<sup>57,58</sup> and (c) pure electrical phenomenon (yellow bars represent metal electrode). 66 Note: R<sub>E,0</sub>, critical size of nuclei induced by electric field;  $R_0$ , critical size of nuclei induced by thermal energy;  $E_v$ , valence band;  $E_{c}$ , conduction band.

generation mechanism dominates, and threshold switching occurs, as all of the traps are filled so that the carriers can move freely. A current filament formed by these carriers leads to an amorphous on-state. As long as any filament remains, only a voltage above  $V_{\rm hold}$  is required to resuscitate the on-state. Upon further decreasing the voltage, the recombination mechanism dominates again and the filament disappears, resulting in the transition to the amorphous off-state.<sup>63</sup> Pirovano et al.64 and Redaelli et al.65 reformulated Adler's model after 2000, incorporating impact ionization from the charge carriers.

Ielmini et al., in their work, differed from Adler's model and considered how traps play a positive effect on the conductivity66 (Figure 4c). Under a stronger field, carriers can jump from deep trap states into shallow trap states through thermal emission or tunneling processes. The energy of the excited carriers can be shared among neighboring ones, which causes a nonequilibrium distribution of carriers and nonuniform electric-field distribution. When sufficient carriers are excited into shallow trap states, the threshold switching behavior appears.<sup>60</sup> Ielmini's model successfully accounts for the complete current-voltage relationship, which has been widely accepted. Clima et al. recently proved using first-principles simulations that an electric field can promote carrier repopulation, thereby increasing the conductivity of the OTS.<sup>67</sup>

#### **Conclusions**

This article reviewed the evolution of emerging OTS materials after the successful integration of phase-change memory and OTS cells, and discussed their device performance. Continuous Te-based OTS materials have been reported, characterized

by nanosecond-scale rapid switching speeds and >10 MA/cm<sup>2</sup> large on current density. Another class of material is Ge-Se-based alloys, often doped with N, Sb, and As. They have gained much attention in recent years owing to good thermal stability, low leakage current and good endurances. As they can provide the high current densities required for programming conventional phase-change memory cells, current OTS cells have the capability of driving phasechange memory cells as the cell size shrinks to 20 nm.

Finally, we revisited the underlying physical mechanisms for the OTS phenomenon, including thermal runaway, field-induced nucleation as well as generation/recombination of charge carriers. It is generally accepted that the threshold switching is a purely electronic process, which seems to be well explained using Ielmini's model. Even so, a clear and full understanding of the threshold switching behavior is still needed to enable the design of better OTS for high-density 3D stackable phase-change memory application.

## **Acknowledgments**

This work is supported by the National Key Research and Development Program of China (2017YFB0206101), the Strategic Priority Research Program of the Chinese Academy of Sciences (XDPB12), and the National Natural Science Foundation of China (61504157). M. Zhu acknowledges support by the Hundred Talents Program (Chinese Academy of Sciences) and Shanghai Pujiang Talent Program (18PJ1411100).

#### References

- 1. G. Burr, M.J. Breitswisch, M. Franceschini, D. Garetto, K. Gopalakrishnan, B. Jackson, B. Kurdi, C. Lam, L.A. Lastras, A. Padilla, B. Rajendran, S. Raoux, R.S. Shenory, J. Vac. Sci. Technol. B 28, 223 (2010).
- 2. M. Zhu, Ti-Sb-Te Phase Change Materials: Component Optimization, Mechanism and Applications (Springer Nature, Singapore, 2017).
- 3. W. Zhang, R. Mazzarello, M. Wuttig, E. Ma, Nat. Rev. Mater. 4, 150 (2019). 4. G.W. Burr, B.N. Kurdi, J.C. Scott, C.H. Lam, K. Gopalakrishnan, R.S. Shenoy,
- IBM J. Res. Dev. 52, 449 (2008). 5. R.F. Freitas, W.W. Wicke, *IBM J. Res. Dev.* **52**, 439 (2008).
- 6. M. Zhu, M. Xia, F. Rao, X. Li, L Wu, X. Ji, S. Lv, Z. Song, S. Feng, H. Sun, S. Zhang, Nat. Commun. 5, 4086 (2014).
- 7. M. Salinga, B. Kersting, I. Ronneberger, V.P. Jonnalagadda, X.T. Vu, M.L. Gallo, I. Giannopoulos, O.C. Miredin, R. Mazzarello, A. Sebastian, *Nat. Mater.* 17, 681 (2018). 8. M. Wuttig, N. Yamada, Nat. Mater. 6, 824 (2007).
- 9. J. Shen, S. Lv, X. Chen, T. Li, S. Zhang, Z. Song, M. Zhu, ACS Appl. Mater. Interfaces 7, 7627 (2015).
- 10. F. Rao, K. Ding, Y. Zhou, Y. Zheng, M. Xia, S. Lv, Z. Song, S. Feng, I. Ronneberger, R. Mazzarello, W. Zhang, E. Ma, Science 358, 1423 (2017).
- 11. Intel Corporation, Intel Optane Technology https://www.intel.com/content/ www/us/en/architecture-and-technology/intel-optane-technology.html (2015). 12. J. Choe, "Intel 3D XPoint Memory Die Removed from Intel Optane PCM
- (Phase Change Memory)," TechInsights, http://www.techinsights.com/abouttechinsights/overview/blog/intel-3D-xpoint-memorydie-removed-from-inteloptane-pcm (2017).
- 13. G.W. Burr, R.S. Shenoy, K. Virwani, P. Narayanan, A. Padilla, B. Kurdi, H. Hwang, J. Vac. Sci. Technol. B 32, 040802 (2014).
- 14. J.H. Oh, J.H. Park, Y.S. Lim, H.S. Lim, Y.T. Oh, J.S. Kim, J.M. Shin, J.H. Park, Y.J. Song, K.C. Ryoo, D.W. Lim, S.S. Park, J.I. Kim, J.H. Kim, J. Yu, F. Yeung,

C.W. Jeong, J.H. Kong, D.H. Kang, G.H. Koh, G.T. Jeong, H.S. Jeong, K. Kim, *IEDM Tech. Dig.* 1 (2006).

15. G. Servalli, IEDM Tech. Dig. 5.7.1 (2009).

16. D. Kau, S. Tang, I.V. Karpov, R. Dodge, B. Klehn, J.A. Kalb, J. Strand, A. Diaz, N. Leung, J. Wu, S. Lee, T. Langtry, K. Chang, C. Papagianni, J. Lee, J. Hirst, S. Erra, E. Flores, N. Righos, H. Castro, G. Spadini, *IEDM Tech. Dig.* 27.1.1 (2009). 17. M. Son, J. Lee, J. Park, J. Shin, G. Choi, S. Jung, W. Lee, S. Kim, S. Park, H. Hwang, *IEEE Electron Device Lett.* 32, 1579 (2011).

18. M. Kund, G. Beitel, C. Pinnow, T. Röhr, J. Schumann, R. Symanczyk, K. Ufert, G. Müller, *IEDM Tech. Dig.* 754 (2005).

19. S.H. Jo, T. Kumar, Š. Narayanań, W.D. Lu, H. Nazarian, *IEDM Tech. Dig.* 6.7.1 (2014).

20. N. Yamada, E. Ohno, K. Nishiuchi, N. Akahira, M. Takao, *J. Appl. Phys.* **69**, 2849 (1991).

21. M. Xu, Y.Q. Cheng, L. Wang, H.W. Sheng, Y. Meng, W.G. Yang, X.D. Han, E. Ma, *Proc. Natl. Acad. Sci. U.S.A.* **109**, E1055 (2012).

22. S. Lee, D. Ko, Y. Jung, R. Agarwai, *Appl. Phys. Lett.* **89**, 223116 (2006). 23. M. Anbarasu, M. Wimmer, G. Bruns, M. Salinga, M. Wuttig, *Appl. Phys. Lett.* 

100, 143505 (2012).
24. M. Zhu, O.C. Mirédin, A.M. Mio, J. Keutgen, M. Küpers, Y. Yu, J.-Y. Cho,
R. Dronskowski, M. Wuttig, Adv. Mater. 30, 1706735 (2018).

25. J. Pries, O. Cojocaru-Mirédin, M. Wuttig, *MRS Bull.* **44** (9), 699 (2019).

26. W.R. Noverthover, A.D. Pearson, *US Patent* 3117013 (1964).

27. S.R. Ovshinsky, *US Patent* 3271591 (1966).

28. S.R. Ovshinsky, *Phys. Rev. Lett.* 22, 1450 (1968).

29. D.L. Nelson, J. Non Cryst. Solids 2, 528 (1970).

30. M. Anbarasu, S. Asokan, J. Appl. Phys. 109, 084517 (2011).

31. A. Manivannan, S.K. Myana, K. Miriyala, S. Sahu, R. Ramadura, *Appl. Phys. Lett.* **105**, 243501 (2014).

32. M.-J. Lee, D. Lee, H. Kim, H.-S. Choi, J.-B. Park, H.G. Kim, Y.-K. Cha, U-I. Chung, I.-K. Yoo, K. Kim, *IEDM Tech. Dig.* 2.6.1 (2012).

33. M.-J. Lee, D. Lee, S.-H. Cho, J.-H. Hur, S.-M. Lee, D.H. Seo, D.-S. Kim, M.-S. Yang, S. Lee, E. Hwang, M.R. Uddin, H. Kim, U.I. Chung, Y. Park, I.K. Yoo, *Nat. Commun.* **4**, 2629 (2013).

34. A. Velea, K. Opsomer, W. Devulder, J. Dumortier, J. Fan, C. Detavernier, M. Jurczak, B. Govoreanu, *Sci. Rep.* **7**, 8103 (2017).

35. J. Yoo, D. Lee, J. Park, J. Song, H. Hwang, *IEEE J. Electron Devices Soc.* **6**, 821 (2018).

36. S.A. Chekol, J. Yoo, J. Park, J. Song, C. Sung, H. Hwang, *Nanotechnology* **29**, 345202 (2018).

37. S.-D. Kim, H.-W. Ahn, S.Y. Shin, D.S. Jeong, S.H. Son, H. Lee, B.-K. Cheong, D.W. Shin, S. Leea, *ECS Solid State Lett.* **2**, Q75 (2013).

38. S.-Y. Śhin, J.M. Choi, J. Seo, H.-W. Ahn, Y.G. Choi, B.-K. Cheong, S. Lee, *Sci. Rep.* **4**, 7099 (2014).

39. B. Govoreanu, G.L. Donadio, K. Opsomer, W. Devulder, V.V. Afanas'ev, T. Witters, S. Clima, N.S. Avasarala, A. Redolfi, S. Kundu, O. Richard, D. Tsvetanova, G. Pourtois, C. Detavernier, L. Goux, G.S. Kar, *Symposium on VLSI Technology* (Kyoto, Japan, 2017), p. T92.

40. A. Verdy, G. Navarro, V. Sousa, P. Noé, M. Bernard, F. Fillot, G. Bourgeois, J. Garrione, L. Perniola, *International Memory Workshop* (2017), p. 1.

41. G. Navarro, A. Verdy, N. Castellani, G. Bourgeois, V. Sousa, G. Molas, M. Bernard, C. Sabbione, P. Noé, J. Garrione, L. Fellouh, L. Perniola, *Symposium on VLSI Technology* (Kyoto, Japan, 2017), p. T94.

42. M. Alayan, E. Vianello, G. Navarro, C. Carabasse, S. La Barbera, A. Verdy, N. Castellani, A. Levisse, G. Molas, L. Grenouillet, T. Magis, F. Aussenac, M. Bernard, B. DeSalvo, J.M. Portal, E. Nowak, *IEDM Tech. Dig.* 2.3.1 (2017). 43. N.S. Avasarala, G.L. Donadio, T. Witters, K. Opsomer, B. Govoreanu, A. Fantina, H. Oh, S. Kundu, W. Devulder, M.H. van der Veen, J. Van Houdt, M. Heyns, L. Goux, G.S. Kar, *Symposium on VLSI Technology* (Honolulu, 2018), p. 209.

44. H.Y. Cheng, W.C. Chien, I.T. Kuo, C.W. Yeh, L. Gignac, W. Kim, E.K. Lai, Y.F. Lin, R.L. Bruce, C. Lavoie, C.W. Cheng, A. Ray, F.M. Lee, F. Carta, C.H. Yang, M.H. Lee, H.Y. Ho, M. BrightSky, H.L. Lung, IEDM Tech. Dig. 37.3.1 (2018).

C.H. Yang, M. BrightSky, H.L. Lung, *IEDM Tech. Dig.* 2.2.1 (2017).
46. S. Kim, Y.-B. Kim, K.M. Kim, S.-J. Kim, S.R. Lee, M. Chang, E. Cho, M.-J. Lee, D. Lee, C.J. Kim, U-I. Chung, I.-K. Yoo, *Symposium on VLSI Technology* (Kyoto, Japan, 2013), p. T240.

47. Y. Koo, K. Bak, H. Hwang, *Symposium on VLSI Technology* (Kyoto, Japan, 2016), p. 1.

48. A. Verdy, G. Navarro, M. Bernard, S. Chevalliez, N. Castellani, E. Nolot, J. Garrione, P. Noé, G. Bourgeois, V. Sousa, M.-C. Cyrille, E. Nowak, *International Reliability Physics Symposium* (2018), p. 6D.4.1.

49. J.H. Lee, G.H. Kim, Y.B. Ahn, J.W. Park, S.W. Ryu, C.S. Hwang, H.J. Kim, *Appl. Phys. Lett.* **100**, 123505 (2012).

50. S. Kim, H.-D. Ki, S.-J. Choi, *J. Alloys Compd.* **667**, 91 (2016).

51. Y. Koo, H. Hwang, Sci. Rep. 8, 11822 (2018).

52. A. Verdy, G. Navarro, M. Bernard, P. Noé, C. Licitra, G. Bourgeois, J. Garrione, M.C. Cyrille, V. Sousa, E. Nowak, *International Memory Workshop* (2017), pp. 1–4.

53. B. Bez., IEDM Tech. Dig. 5.1.1 (2009).

54. D.M. Kroll, *Phys. Rev. B* **9**, 1669 (1974).

55. D.M. Kroll, *Phys. Rev. B* **11**, 3814 (1975). 56. T. Kaplan, D. Adler, *Appl. Phys. Lett.* **19**, 418 (1971).

57. V.G. Karpov, Y.A. Kryukov, S.D. Savransky, I.V. Parpov, *Appl. Phys. Lett.* **90**, 123504 (2007).

V.G. Karpov, Y.A. Kryukov, I.V. Karpov, M. Mitra, *Phys. Rev. B* 78, 052201 (2008).
 M. Zhu, M. Xia, Z. Song, Y. Cheng, L. Wu, F. Rao, S. Song, M. Wang, Y. Lu, S. Feng. *Nanoscale* 7, 9935 (2015).

S. Menzel, U. Bottger, M. Wimmer, M. Salinga, Adv. Funct. Mater. 25, 6306 (2015).

61. K. Ren, M. Zhu, W. Song, S. Lv, M. Xia, Y. Wang, Y. Lu, Z. Ji, Z. Song, *Nanoscale* 11, 1595 (2019).

62. D. Adler, M.S. Shur, M. Silver, S.R. Ovshinsky, *J. Appl. Phys.* **51**, 3289 (1980).

W. Czubatyj, S.J. Hudgens, *Electron. Mater. Lett.* 8, 157 (2012).
 A. Pirovano, A.L. Lacaita, A. Benvenuti, F. Pellizzer, R. Bez, *IEEE Trans. Electron Devices* 51, 452 (2004).

65. A. Redaelli, A. Pirovno, A. Benvenuti, A.L. Lacaita, *J. Appl. Phys.* **103**, 111101 (2008).

66. D. Ielmini, Y. Zhang, J. Appl. Phys. 102, 054517 (2007).

67. S. Clima, B. Govoreanu, K. Opsomer, A. Velea, N.S. Avasarala, W. Devulder, I. Shlyakhov, G.L. Donadio, T. Witters, S. Kundu, L. Goux, V. Afanasiev, G.S. Kar, G. Pourtois, *IEDM Tech. Dig.* 4.1.1 (2017).



Min Zhu is currently an associate professor at the Shanghai Institute of Microsystem and Information Technology (SIMIT), China. He received his PhD degree from SIMIT, Chinese Academy of Sciences, in 2014, where he was an assistant researcher. He joined RWTH Aachen University, Germany, as a postdoctoral fellow from 2015 to 2017. His current research interests include phase-change memory and the ovonic threshold switch. Zhu can be reached by email at minzhu@mail.sim.ac.cn.



Kun Ren is currently a postdoctoral fellow at the Shanghai Institute of Microsystem and Information Technology (SIMIT), China. He received his PhD degree from SIMIT, Chinese Academy of Sciences, in 2014. He was a R&D engineer at KLA-Tencor. He then joined Hangzhou Dianzi University, China, as a lecturer in 2016. His current research interests include phase-change materials and ovonic threshold switch materials and structures. Ren can be reached by email at kun.ren.nick@outlook.com.



Zhitang Song joined the Shanghai Institute of Microsystem and Information Technology, Chinese Academy of Sciences, in 1998. He received his PhD degree from the Electronic Materials Research Laboratory, Xi'an Jiaotong University, China, in 1997. He was the director of the State Key Laboratory of Functional Materials for Informatics in China from 2014 to 2018. His research focuses on the development of phase-change memory. He cultivated and organized a 100-person high-level R&D team, integrating industry, university, and research. His current research interests include phase-change memory, selectors, and chemical mechan-

ical polishing. Song can be reached by email at ztsong@mail.sim.ac.cn.