

## Verilog-HDL 기반 4bit binary Adder 설계

**Shinwoong Kim** 

#### **Hardware Description Language (HDL)**

- Manual method for designing logic circuits are feasible only when the circuit is small
- Practically, designers use computer-based design tools
  - ✓ All modern design tools rely on a hardware description language(HDL) to describe the circuit
  - ✓ It is like C, C++, Java or Python (programming language)
- The most widely used language is Verilog and VHDL
  - √ They have many similarities
  - ✓ Verilog-HDL is the more common in industry
    - It is an easier than VHDL to describe, learn and use

#### Half-Adder



#### Half Adder

| x | y | C | S |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 1 | 0 | 1 |
| 1 | 0 | 0 | 1 |
| 1 | 1 | 1 | 0 |



#### **Full-Adder**



# x y z C S 0 0 0 0 0 0 0 0 0 0 0 1 0 1 0 1 0 1 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1

```
module Full Adder (x, y, z, C, S);
input x, y, z;
output C, S;
wire net1, net2, net3;
    //Continuous assignment type
    //for HA1
    assign net1 = x^y; // XOR
    assign net2 = x&y; // AND
    //for HA2
    assign S = net1^z;  // XOR
    assign net3 = net1&z; // AND
    //for C
    assign C = net3 | net2; // OR
endmodule
```

#### **Binary 4-bit Adder**



```
module Binary_4bit_Adder ( A, B, C, Y );
input [3:0] A, B;
output C;
output [3:0] Y;

wire C1, C2, C3;

Full_Adder U0( .x(A[0]), .y(B[0]), .z(1'b0), .C(C1), .S(Y[0]) );
Full_Adder U1( .x(A[1]), .y(B[1]), .z(C1), .C(C2), .S(Y[1]) );
Full_Adder U2( .x(A[2]), .y(B[2]), .z(C2), .C(C3), .S(Y[2]) );
Full_Adder U3( .x(A[3]), .y(B[3]), .z(C3), .C(C), .S(Y[3]) );
endmodule
```

\*Module Instantiation (using *Full\_Adder* module)

5

#### **Simulation: Binary 4-bit Adder**

- Usually make 'test-bench' file first
  - \*Environment to verify the design source
  - ✓ Including an input condition

```
module Binary 4bit Adder ( A, B, C, Y );
module tb Binary 4bit Adder();
                                               input [3:0] A, B;
reg [3:0] A in, B in;
                                               output C;
wire C out;
                                               output [3:0] Y;
wire [3:0] Y out;
                                               wire C1, C2, C3;
Binary 4bit Adder DUT(
    .A(A in),
                                               Full_Adder U0( .x(A[0]), .y(B[0]), .z(1'b0), .C(C1), .S(Y[0]) );
    .B(B in),
                                               Full Adder U1( .x(A[1]), .y(B[1]), .z(C1), .C(C2), .S(Y[1]));
    .C(C out),
                                               Full Adder U2( .x(A[2]), .y(B[2]), .z(C2), .C(C3), .S(Y[2]) );
    .Y(Y out)
                                               Full Adder U3( .x(A[3]), .y(B[3]), .z(C3), .C(C), .S(Y[3]));
                                               endmodule
initial begin
    A in = 4'b0011;
    B in = 4'b0110;
end
                                              tb Binary 4bit Adder.v
endmodule
```



6

#### **Simulation: Binary 4-bit Adder**

- Simulation is also performed based on the computerbased tools
  - √ 1) Source code design
  - ✓ 2) Simulate it to verify the logic function



### 실험

#### • Xilinx Vivado 프로그램에서 4bit binary adder 설계

- ✓ Full\_Adder.v 작성
- ✓ Binary\_4bit\_Adder.v 작성

#### • Xilinx Vivado 프로그램에서 Simulation 수행

- ✓ 테스트 벤치 파일: tb\_Binary\_4bit\_Adder.v 작성
  - 입력 A[3:0]: 4'b0011;
  - 입력 B[3:0]: 4'b0110;
- ✓ 시뮬레이션 수행 → 조교 검사 후 퇴실 가능

#### • [참고]

- ✓ 다음 주 실험은 금일 설계한 4bit adder + 7 segment display decoder를 포함하여 실제 FPGA 보드에 실행해보는 작업 수행 예정
  - 따라서, 설계 data를 잘 간직하기 바람