| Module Name                                                                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Create                                              | Revision                                    | HDL                          | Annroach                                          | Synthesizable | Errors      | Warnings                                       |
|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|---------------------------------------------|------------------------------|---------------------------------------------------|---------------|-------------|------------------------------------------------|
| Bit_Comp_Eq                                                                        | Comparing two bits and determining whether they are equal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2016/08                                             | 2016/08                                     | VHDL                         | Approach<br>Combinatorial                         | √ √           | x           | x                                              |
| Bit Demux1 2                                                                       | 1-Bit 1x2 demultiplexer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2016/08                                             | 2016/08                                     | VHDL                         | Behavioral                                        | · ·           | ×           | ×                                              |
| Bit_Flipflop_D_Async                                                               | 1-Bit D Flip-Flop with asynchronous reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2016/08                                             | 2016/08                                     | VHDL                         | Behavioral                                        | · ✓           | x           | x                                              |
| Bit_Flipflop_D_Async_FallEdge                                                      | 1-Bit D Flip-Flop with asynchronous reset, which responds to<br>the falling edge of the clock                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2016/08                                             | 2016/08                                     | VHDL                         | Behavioral                                        | ✓             | x           | x                                              |
| Bit_Flipflop_D_Sync                                                                | 1-Bit D Flip-Flop with synchronous reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2016/08                                             | 2016/08                                     | VHDL                         | Behavioral                                        | ✓             | х           | х                                              |
| Bit_Mux2_1<br>Edge_Detector                                                        | 1-Bit 2x1 multiplexer  Rising edge detector based on emission delay technique                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2016/08<br>2016/08                                  | 2016/08<br>2016/08                          | VHDL                         | Combinatorial<br>Structural                       | ✓<br>✓        | x<br>x      | x<br>x                                         |
|                                                                                    | Test bench for the rising edge detector that is based on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2010/00                                             |                                             |                              | Structural                                        |               | Ŷ           | ,                                              |
| Edge_Detector_TB                                                                   | emission delay technique<br>UUT => Edge_Detector                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2016/08                                             | 2016/08                                     | VHDL                         | Behavioral                                        | x             | x           | x                                              |
| Flipflop_T_Async                                                                   | T Flip-Flop with asynchronous reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2016/08                                             | 2016/08                                     | VHDL                         | Behavioral                                        | ✓             | х           | х                                              |
| Gen_Addr_Calc                                                                      | Generic core to calculate the address of two cities' distance<br>in the ROM (distance matrix)                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2016/09                                             | 2016/09                                     | VHDL                         | Structural                                        | ✓             | x           | Unconnected ports => 3 Warnings                |
|                                                                                    | Test bench for the generic core that calculates the address of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                     |                                             |                              |                                                   |               |             | ***************************************        |
| Gen_Addr_Calc_TB                                                                   | two cities' distance in the ROM  UUT => Gen Addr Calc (Gen Addr Formula)                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2016/09                                             | 2024/04/24                                  | VHDL                         | Behavioral                                        | x             | x           | x                                              |
| Gon Addr Formula                                                                   | Generic core to calculate the address of two cities' distance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2016/09                                             | 2024/05/22                                  | VHDL                         | Moore FSM                                         | <b>√</b>      | v           | v                                              |
| Gen_Addr_Formula                                                                   | in the ROM (distance matrix)  Generic core to simulate the bee behavior, hold the path of                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2016/09                                             | 2024/03/22                                  | VHDL                         | MODIE F3M                                         | •             | x           | х                                              |
| Gen_Bee_Async                                                                      | TSP and make changes to it                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2016/09                                             | 2024/06/12                                  | VHDL                         | Moore FSM                                         | <b>✓</b>      | x           | х                                              |
| Gen_Bee_Sync                                                                       | Generic core to simulate the bee behavior, hold the path of TSP and make changes to it                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2016/09                                             | 2024/06/12                                  | VHDL                         | Moore FSM                                         | ✓             | x           | x                                              |
|                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                     |                                             | 7                            |                                                   |               |             |                                                |
| Gen_Bee_TB                                                                         | Test bench for the generic core simulating the bee behavior<br>UUT => Gen_Bee_Async / Gen_Bee_Sync                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2016/08                                             | 2016/09                                     | VHDL                         | Behavioral                                        | x             | x           | x                                              |
| Gen_CNT                                                                            | Generic core for an incremental counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2016/08                                             | 2016/08                                     | VHDL                         | Behavioral                                        | <b>√</b>      | x           | x                                              |
| Gen_Comp                                                                           | Generic comparison core of two data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2016/08                                             | 2016/08                                     | VHDL                         | Behavioral                                        | ✓<br>✓        | x           | x                                              |
| Gen_Comp_Eq Gen_Comp_Less                                                          | Generic core for determining that two values are equal  Generic core for comparing two values and specifying the                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2016/08                                             | 2016/08                                     | VHDL                         | Combinatorial<br>Behavioral                       | <b>√</b>      | ×           | x                                              |
| Gen_Demux1_2                                                                       | lesser one                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2016/08                                             | 2016/08                                     | VHDL                         | Behavioral                                        |               | x<br>x      | x<br>x                                         |
| Gen_Demux1_4                                                                       | Generic core for 1x2 demultiplexer  Generic core for 1x4 demultiplexer                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2016/08                                             | 2016/08                                     | VHDL                         | Behavioral                                        | <b>→</b>      | x<br>x      | X                                              |
| Gen_Euclidean_Distance                                                             | Generic core to calculate the Euclidean distance between                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2024/07/15                                          | 2024/07/16                                  | VHDL                         | Moore FSM                                         | <b>✓</b>      | x           | x                                              |
| Con Fuelidese Dieteres Vilian                                                      | two points on the 2D page (Altera SQRT IP core)  Generic core to calculate the Euclidean distance between                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2016/00                                             | 2024/07/40                                  | VIIDI                        | Moore FSM                                         | <b>√</b>      |             | Instantiating black box                        |
| Gen_Euclidean_Distance_Xilinx                                                      | two points on the 2D page (Xilinx SQRT IP core)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2016/09                                             | 2024/07/10                                  | VHDL                         | Moore FSM                                         | •             | х           | module => 1 warning                            |
| Gen_Euclidean_Distance_TB                                                          | Test bench for the generic core calculating the Euclidean<br>distance between two points on the 2D page                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2016/09                                             | 2024/07/10                                  | VHDL                         | Behavioral                                        | x             | x           | x                                              |
| Con Fliaffer D. Anna                                                               | UUT => Gen_Euclidean_Distance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2016/00                                             | 2016/00                                     | VIIDI                        | Dahardasal                                        | <b>√</b>      |             |                                                |
| Gen_Flipflop_D_Async                                                               | Generic core for the D Flip-Flop with asynchronous reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2016/08                                             | 2016/08                                     | VHDL                         | Behavioral                                        | •             | X           | х                                              |
|                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2045/20                                             | 2024/25/22                                  | 1,000                        |                                                   |               |             | Unconnected ports => 4                         |
| Gen_HBA                                                                            | Generic core for Hardware Bee Algorithm for solving the TSP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2016/09                                             | 2024/06/29                                  | VHDL                         | Moore FSM                                         | v             | x           | Warnings<br>Unconnected signals =>             |
|                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                     |                                             |                              |                                                   |               |             | 208 Warnings (trimmed)                         |
| Gen_HBA_TB                                                                         | Test bench for the generic core of Hardware Bee Algorithm<br>which solves the TSP                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 2016/09                                             | 2024/07/06                                  | VHDL                         | Behavioral                                        | ×             | ×           | x                                              |
|                                                                                    | UUT => Gen_HBA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                     | ,,,,,                                       |                              |                                                   |               |             |                                                |
| Gen_Heuristic_Data_Constructor_P1                                                  | Generic core to construct the distances matrix on the RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                     |                                             |                              |                                                   |               |             | Unconnected ports => 7 Warnings                |
|                                                                                    | (RAM address and corresponding distance) ==> Based on<br>synchronous one port ROM                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 2016/09                                             | 2024/07/15                                  | VHDL                         | Structural                                        | ~             | ×           | Instantiating black box                        |
|                                                                                    | sylicinolous one por Now                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                     |                                             |                              |                                                   |               |             | module => 1 warning<br>Unconnected ports => 7  |
| Gen_Heuristic_Data_Constructor_P2                                                  | Generic core to construct the distances matrix on the RAM<br>(RAM address and corresponding distance) ==> Based on                                                                                                                                                                                                                                                                                                                                                                                                                                | 2016/09                                             | 2024/07/15                                  | VHDL                         | Structural                                        | _             | ×           | Warnings                                       |
|                                                                                    | synchronous dual port ROM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2010/03                                             | 2024/07/13                                  | VIIDE                        | Structural                                        |               | ^           | Instantiating black box<br>module => 1 warning |
|                                                                                    | Test bench for the generic core constructing the distances                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                     |                                             |                              |                                                   | 7             |             | module -> 1 warning                            |
| Gen_Heuristic_Data_Constructor_TB                                                  | matrix on the RAM UUT => Gen Heuristic Data Constructor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2016/09                                             | 2024/07/14                                  | VHDL                         | Behavioral                                        | x             | x           | x                                              |
| Gen_Index_ij                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2016/09                                             | 2024/05/05                                  | VHDL                         | Structural                                        | ·             |             | Unconnected ports => 1                         |
| Gen_maex_ij                                                                        | Generic core for sequentially selecting two RAM addresses  Generic core for sequentially selecting two RAM addresses +                                                                                                                                                                                                                                                                                                                                                                                                                            | 2016/09                                             | 2024/03/03                                  | VHDL                         | Structural                                        | •             | х           | Warnings Unconnected ports => 1                |
| Gen_Index_ij_Structural                                                            | case LAST_I (Gen_Index_ij + case LAST_I)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2016/09                                             | 2024/05/05                                  | VHDL                         | Structural                                        | <b>~</b>      | х           | Warnings                                       |
| Gen_Index_ij_Behavioral                                                            | Generic core for sequentially selecting two RAM addresses (Complete cases)                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2016/09                                             | 2024/05/04                                  | VHDL                         | Behavioral                                        | ✓             | x           | x                                              |
|                                                                                    | Test bench for sequentially selecting two RAM addresses                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                     |                                             |                              |                                                   |               |             |                                                |
| Gen_Index_ij_TB                                                                    | UUT => Gen_Index_ij / Gen_Index_ij_Structural / Gen_Index_ij_Behavioral                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2016/09                                             | 2016/09                                     | VHDL                         | Behavioral                                        | x             | x           | x                                              |
| Con Juden II DDAAA                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2016/00                                             | 2024/07/44                                  | VIIDI                        | Structural                                        | <b>√</b>      |             | Unconnected ports => 4                         |
| Gen_Index_ij_BRAM                                                                  | Generic core for sequentially selecting two RAM addresses                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2016/09                                             | 2024/07/14                                  | VHDL                         | Structural                                        | •             | х           | Warnings                                       |
| Gen_Index_ij_BRAM_TB                                                               | Test bench for sequentially selecting two RAM addresses UUT => Gen_Index_ij_BRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2016/09                                             | 2016/09                                     | VHDL                         | Behavioral                                        | x             | x           | x                                              |
| Gen_LFSR<br>Gen_LFSR_Old                                                           | Generic core for 8-Bit LFSR (Linear Feedback Shift Register) Generic core for 8-Bit LFSR (Linear Feedback Shift Register)                                                                                                                                                                                                                                                                                                                                                                                                                         | 2016/09<br>2016/09                                  | 2024/04<br>2016/09                          | VHDL<br>VHDL                 | Behavioral<br>Behavioral                          | ✓<br>✓        | x           | x                                              |
| den_Lr3k_Old                                                                       | Test bench for the generic core of 8-Bit LFSR (Linear                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2010/03                                             | 2010/03                                     | VIIDE                        | bellavioral                                       | -             | X           | х                                              |
| Gen_LFSR_TB                                                                        | Feedback Shift Register) UUT => Gen_LFSR / Gen_LFSR_Old                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2016/09                                             | 2024/05/09                                  | VHDL                         | Behavioral                                        | x             | x           | x                                              |
|                                                                                    | OUT => GEIT_EF3K / GEIT_EF3K_OIG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2016/09                                             | 2024/05/20                                  | VIIDI                        | Marrie FCM                                        | 1             |             | Unconnected ports => 3                         |
| Car Land Carab                                                                     | Considerate 2 Out local county                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                     | 2024/05/28                                  | VHDL                         | Moore FSM                                         | •             | х           | Warnings                                       |
| Gen_Local_Search                                                                   | Generic core for the 2-Opt local search                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2010/03                                             |                                             |                              |                                                   |               |             |                                                |
| Gen_Local_Search Gen_Local_Search_TB                                               | Generic core for the 2-Opt local search  Test bench for the generic core, which is responsible for the 2 Opt local search                                                                                                                                                                                                                                                                                                                                                                                                                         | 2016/09                                             | 2024/05/12                                  | VHDL                         | Behavioral                                        | x             | x           | x                                              |
| Gen_Local_Search_TB                                                                | Test bench for the generic core, which is responsible for the 2<br>Opt local search<br>UUT => Gen_Local_Search                                                                                                                                                                                                                                                                                                                                                                                                                                    | 2016/09                                             |                                             |                              |                                                   |               |             |                                                |
|                                                                                    | Test bench for the generic core, which is responsible for the 2 Opt local search UUT => Gen_Local_Search Generic core for 2x1 multiplexer Generic core for 4x1 multiplexer                                                                                                                                                                                                                                                                                                                                                                        |                                                     | 2024/05/12<br>2016/08<br>2016/08            | VHDL<br>VHDL                 | Behavioral  Combinatorial  Combinatorial          | × ✓           | x<br>x<br>x | x<br>x<br>x                                    |
| Gen_Local_Search_TB Gen_Mux2_1                                                     | Test bench for the generic core, which is responsible for the 2 Opt local search UUT => Gen_Local_Search Generic core for 2x1 multiplexer Generic core for 4x1 multiplexer Generic core for specifying and saving the nearest city from                                                                                                                                                                                                                                                                                                           | 2016/09                                             | 2016/08                                     | VHDL                         | Combinatorial                                     | ✓             | x           | x                                              |
| Gen_Local_Search_TB Gen_Mux2_1 Gen_Mux4_1                                          | Test bench for the generic core, which is responsible for the 2 Opt local search UUT => Gen_Local_Search Generic core for 2x1 multiplexer Generic core for 4x1 multiplexer                                                                                                                                                                                                                                                                                                                                                                        | 2016/09<br>2016/08<br>2016/08                       | 2016/08<br>2016/08                          | VHDL<br>VHDL                 | Combinatorial<br>Combinatorial                    | √<br>√        | x<br>x      | x<br>x                                         |
| Gen_Local_Search_TB Gen_Mux2_1 Gen_Mux4_1                                          | Test bench for the generic core, which is responsible for the 2 Opt local search  UUT => Gen_Local_Search  Generic core for 2x1 multiplexer  Generic core for 4x1 multiplexer  Generic core for specifying and saving the nearest city from the current city in the nearest neighbor search  Test bench for the generic core that specifies and saves the nearest city from the current city in the nearest neighbor                                                                                                                              | 2016/09<br>2016/08<br>2016/08                       | 2016/08<br>2016/08                          | VHDL<br>VHDL                 | Combinatorial<br>Combinatorial                    | √<br>√        | x<br>x      | x<br>x                                         |
| Gen_Local_Search_TB  Gen_Mux2_1 Gen_Mux4_1  Gen_Nearest_City                       | Test bench for the generic core, which is responsible for the 2 Opt local search  UUT => Gen_Local_Search  Generic core for 2x1 multiplexer  Generic core for 4x1 multiplexer  Generic core for specifying and saving the nearest city from the current city in the nearest neighbor search  Test bench for the generic core that specifies and saves the                                                                                                                                                                                         | 2016/09<br>2016/08<br>2016/08<br>2016/09            | 2016/08<br>2016/08<br>2016/09               | VHDL<br>VHDL<br>VHDL         | Combinatorial<br>Combinatorial<br>Structural      | √<br>√        | x<br>x<br>x | x<br>x<br>x                                    |
| Gen_Local_Search_TB  Gen_Mux2_1 Gen_Mux4_1  Gen_Nearest_City                       | Test bench for the generic core, which is responsible for the 2 Opt local search  UUT => Gen_Local_Search  Generic core for 2x1 multiplexer  Generic core for 4x1 multiplexer  Generic core for 4x1 multiplexer  Generic core for specifying and saving the nearest city from the current city in the nearest neighbor search  Test bench for the generic core that specifies and saves the nearest city from the current city in the nearest neighbor search  UUT => Gen_Nearest_City  Generic core for specifying the nearest neighbor from the | 2016/09<br>2016/08<br>2016/08<br>2016/09            | 2016/08<br>2016/08<br>2016/09               | VHDL<br>VHDL<br>VHDL         | Combinatorial<br>Combinatorial<br>Structural      | √<br>√        | x<br>x<br>x | x x x x Unconnected ports => 3                 |
| Gen_Local_Search_TB  Gen_Mux2_1  Gen_Mux4_1  Gen_Nearest_City  Gen_Nearest_City_TB | Test bench for the generic core, which is responsible for the 2 Opt local search  UUT => Gen_Local_Search  Generic core for 2x1 multiplexer  Generic core for 4x1 multiplexer  Generic core for specifying and saving the nearest city from the current city in the nearest neighbor search  Test bench for the generic core that specifies and saves the nearest city from the current city in the nearest neighbor search  UUT => Gen_Nearest_City                                                                                              | 2016/09<br>2016/08<br>2016/08<br>2016/09<br>2016/09 | 2016/08<br>2016/08<br>2016/09<br>2024/04/21 | VHDL<br>VHDL<br>VHDL<br>VHDL | Combinatorial Combinatorial Structural Behavioral | ✓<br>✓<br>✓   | x<br>x<br>x | x<br>x<br>x                                    |

|                                                   | To                                                                                                                                                                           | 1          | 1          | 1      | 1                        |          | I      | Unconnected parts -> 4                                                               |
|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|--------|--------------------------|----------|--------|--------------------------------------------------------------------------------------|
| Gen_Nearest_Neighbor_Tour                         | Generic core for determining the nearest neighbor tour for the TSP                                                                                                           | 2016/09    | 2016/09    | VHDL   | Moore FSM                | ✓        | x      | Unconnected ports => 4<br>Warnings                                                   |
| Gen_Nearest_Neighbor_Tour_TB                      | Test bench for the generic core that determines the nearest<br>neighbor tour for the TSP<br>UUT => Gen_Nearest_Neighbor_Tour                                                 | 2016/09    | 2024/05/09 | VHDL   | Behavioral               | x        | х      | x                                                                                    |
| Gen_RAM_Heuristic_Data_Loader                     | Generic core to load an internal/external RAM with the distance matrix information                                                                                           | 2024/07/14 | 2024/07/14 | VHDL   | Moore FSM                | <b>√</b> | х      | Unconnected ports => 7<br>Warnings<br>Instantiating black box<br>module => 1 warning |
| Gen_RAM_Heuristic_Data_Loader_TB                  | Test bench for the generic core loading an internal/external RAM with the distance matrix information UUT => Gen_RAM_Heuristic_Data_Loader                                   | 2024/07/14 | 2024/07/14 | VHDL   | Behavioral               | х        | х      | х                                                                                    |
| Gen_RNG_City_Set                                  | Generic core for generating two pseudo-random city                                                                                                                           | 2016/09    | 2024/05/23 | VHDL   | Moore FSM                | ✓        | х      | x                                                                                    |
| Gen_RNG_City_Set_TB                               | Test bench for the generic core that generats two pseudo-<br>random city<br>UUT => Gen_RNG_City_Set                                                                          | 2016/09    | 2024/05/10 | VHDL   | Behavioral               | x        | x      | x                                                                                    |
| Gen_Sort_Permit                                   | Generic core for the sort's permissions                                                                                                                                      | 2016/09    | 2024/06/13 | VHDL   | Behavioral               | <b>✓</b> | x      | х                                                                                    |
| Gen_Sort_Permit_TB                                | Test bench for the generic core of the sort's permission<br>UUT => Gen_Sort_Permit                                                                                           | 2016/09    | 2024/06/11 | VHDL   | Behavioral               | x        | x      | x                                                                                    |
| Gen_SR_PIPO                                       | Generic core for the Parallel-In and Parallel-Out Shift Register (PIPO SR)                                                                                                   | 2016/08    | 2016/08    | VHDL   | Behavioral               | ✓        | ×      | ×                                                                                    |
| Gen_SR_SISO                                       | Generic core for the Serial-In and Serial-Out Shift Register (SISO SR)                                                                                                       | 2016/08    | 2016/08    | VHDL   | Behavioral               | <b>√</b> | x      | x                                                                                    |
| Gen_SR_SISO_TB                                    | Test bench for generic core of the Serial-In and Serial-Out Shift Register (SISO SR) UUT => Gen_SR_SISO                                                                      | 2016/08    | 2016/08    | VHDL   | Behavioral               | x        | x      | x                                                                                    |
| Gen_Tour_Async                                    | Generic core to hold the path of TSP and make changes to it                                                                                                                  | 2016/09    | 2024/05/19 | VHDL   | Moore FSM                | 1        | x      | x                                                                                    |
| Gen_Tour_Sync                                     | Generic core to hold the path of TSP and make changes to it                                                                                                                  | 2016/09    | 2024/05/19 | VHDL   | Moore FSM                | <b>✓</b> | x      | x                                                                                    |
| Gen_Tour_TB                                       | Test bench for the generic core to hold the path of TSP and make changes to it  UUT => Gen_Tour_Async / Gen_Tour_Sync                                                        | 2016/09    | 2024/05/19 | VHDL   | Behavioral               | х        | х      | ×                                                                                    |
| Gen_Update_Tour_V1                                | Generic core to update the TSP tour after a successful local 2-<br>OPT search                                                                                                | 2016/09    | 2024/05/17 | VHDL   | Moore FSM                | <b>√</b> | х      | x                                                                                    |
| Gen_Update_Tour_V2                                | Generic core to update the TSP tour after a successful local 2-<br>OPT search                                                                                                | 2016/09    | 2024/05/17 | VHDL   | Moore FSM                | <b>√</b> | х      | x                                                                                    |
| Gen_Update_Tour_TB                                | Test bench for generic core to update the TSP tour after a<br>successful local 2-OPT search<br>UUT => Gen_Update_Tour_V1 / Gen_Update_Tour_V2                                | 2016/09    | 2024/05/12 | VHDL   | Behavioral               | x        | x      | x                                                                                    |
| LFSR_8Bit                                         | 8-Bit Linear Feedback Shift-Register (LFSR)<br>Xilinx application note 052 July 7,1996 (Version 1.1)                                                                         | 2016/08    | 2024/05/09 | VHDL   | Behavioral               | <b>√</b> | x      | x                                                                                    |
| LFSR_8Bit_Old                                     | 8-Bit Linear Feedback Shift-Register (LFSR)                                                                                                                                  | 2016/08    | 2016/09    | VHDL   | Behavioral               | <b>1</b> | ×      | ×                                                                                    |
| LFSR_8Bit_TB                                      | Xilinx application note 052 July 7,1996 (Version 1.1) Test bench for 8-Bit Linear Feedback Shift-Register (LFSR)                                                             | 2016/08    | 2016/09    | VHDL   | Behavioral               | ×        | x      | x                                                                                    |
| TSP_Dist_One_Port_ROM_Sync                        | UUT => LFSR_8Bit / LFSR_8Bit_Old Single-port ROM with synchronous read (Block RAM)                                                                                           | 2016/08    | 2024/07/08 | VHDL   | Behavioral               | <b>√</b> | x      | x                                                                                    |
| TSP_Dist_One_Port_ROM_Sync                        | berlin52 Database Distance matrix Single-port ROM with synchronous read (Block RAM)                                                                                          | 2016/08    | 2024/07/08 | VHDL   | Behavioral               | -        | x      | x                                                                                    |
| TSP_Dist_One_Port_ROM_Sync                        | eil51 Database Distance matrix Single-port ROM with synchronous read (Block RAM)                                                                                             | 2016/08    | 2024/07/08 | VHDL   | Behavioral               | <b>✓</b> | x      | x                                                                                    |
| TSP_Dist_One_Port_ROM_Sync                        | eil76 Database Distance matrix Single-port ROM with synchronous read (Block RAM)                                                                                             | 2016/08    | 2024/07/08 | VHDL   | Behavioral               | <b>✓</b> | ×      | x                                                                                    |
|                                                   | pr76 Database Distance matrix Single-port ROM with synchronous read (Block RAM)                                                                                              | 2016/08    | 2024/07/08 | VHDL   | Behavioral               | · ·      |        | ×                                                                                    |
| TSP_Dist_One_Port_ROM_Sync                        | st70 Database Distance matrix  Test bench for single-port ROM with synchronous read (Block                                                                                   | 2010/08    | 2024/07/08 | VHDL   | Bellavioral              | ·        | х      | *                                                                                    |
| TSP_Dist_One_Port_ROM_Sync_TB                     | RAM) UUT => eil51 Database Distance matrix                                                                                                                                   | 2016/08    | 2024/04/24 | VHDL   | Behavioral               | ×        | x      | x                                                                                    |
| TSP_X_Dual_Port_ROM_Sync                          | Dual-port ROM with synchronous read (Block RAM)<br>eil51 Database X Coordinates (24 Bit)                                                                                     | 2016/08    | 2024/07/10 | VHDL   | Behavioral               | ✓        | х      | x                                                                                    |
| TSP_X_One_Port_ROM_Sync                           | Single-port ROM with synchronous read (Block RAM)<br>eil51 Database X Coordinates (24 Bit)                                                                                   | 2016/08    | 2024/07/10 | VHDL   | Behavioral               | <b>√</b> | х      | х                                                                                    |
| TSP_X8bit_Dual_Port_ROM_Sync                      | Dual-port ROM with synchronous read (Block RAM)<br>eil51 Database X Coordinates (8 Bit)                                                                                      | 2016/08    | 2024/07/10 | VHDL   | Behavioral               | ✓        | x      | ×                                                                                    |
| TSP_X8bit_One_Port_ROM_Sync                       | Single-port ROM with synchronous read (Block RAM) eil51 Database X Coordinates (8 Bit)                                                                                       | 2016/08    | 2024/07/10 | VHDL   | Behavioral               | ✓        | х      | x                                                                                    |
| TSP_Y_Dual_Port_ROM_Sync                          | Dual-port ROM with synchronous read (Block RAM) eil51 Database Y Coordinates (24 Bit)                                                                                        | 2016/08    | 2024/07/10 | VHDL   | Behavioral               | <b>✓</b> | x      | x                                                                                    |
| TSP_Y_One_Port_ROM_Sync                           | Single-port ROM with synchronous read (Block RAM) eil51 Database Y Coordinates (24 Bit)                                                                                      | 2016/08    | 2024/07/10 | VHDL   | Behavioral               | <b>√</b> | x      | x                                                                                    |
| TSP_Y8bit_Dual_Port_ROM_Sync                      | Dual-port ROM with synchronous read (Block RAM)                                                                                                                              | 2016/08    | 2024/07/10 | VHDL   | Behavioral               | <b>√</b> | x      | x                                                                                    |
| TSP_Y8bit_One_Port_ROM_Sync                       | eil51 Database Y Coordinates (8 Bit) Single-port ROM with synchronous read (Block RAM)                                                                                       | 2016/08    | 2024/07/10 | VHDL   | Behavioral               | <b>√</b> | x      | x                                                                                    |
| Xilinx_One_Port_RAM_Async                         | eil51 Database Y Coordinates (8 Bit)  Single-port RAM with asynchronous read (Distributed RAM)                                                                               | 2016/08    | 2016/09    | VHDL   | Behavioral               | · ·      | x      | ×                                                                                    |
| Xilinx_One_Port_RAM_Sync                          | Single-port RAM with asynchronous read (Block RAM)                                                                                                                           | 2016/08    | 2016/09    | VHDL   | Behavioral               | · ·      | ×      | ×                                                                                    |
| Xilinx_One_Port_ROM_Sync                          | Single-port ROM with synchronous read (Block RAM)                                                                                                                            | 2016/08    | 2016/09    | VHDL   | Behavioral               | <b>√</b> | X<br>X | X<br>X                                                                               |
| Xilinx_Dual_Port_RAM_Async                        | Dual-port RAM with asynchronous read (Distributed RAM)                                                                                                                       | 2016/08    | 2016/09    | VHDL   | Behavioral               | ✓        | х      | х                                                                                    |
| Xilinx_Dual_Port_RAM_Sync Xilinx_Dual_Port_RAM_TB | Dual-port RAM with synchronous read (Distributed RAM)  Test bench for dual-port RAM with synchronous/asynchronous read (Distributed RAM)  UUT => Xlilinx_Dual_Port_RAM_Sync/ | 2016/08    | 2016/09    | VHDL   | Behavioral<br>Behavioral | ×        | x<br>x | x<br>x                                                                               |
| Vilian Dual Dark DOM Sur-                         | Xilinx_Dual_Port_RAM_Async                                                                                                                                                   | 2016/00    | 2024/07/00 | VILIDI | Dobardara                | ./       |        |                                                                                      |
| Xilinx_Dual_Port_ROM_Sync                         | Dual-port ROM with synchronous read (Block RAM)                                                                                                                              | 2016/08    | 2024/07/08 | VHDL   | Behavioral               | ✓        | х      | X                                                                                    |