### lecture 5

### Sequential circuits 1

RS latch

Assignment Project Exam Help

D latch

https://powcoder.com

- flipflops (D) Add WeChat powcoder

registers

January 25, 2016

### last week....



Add WeChat powcoder

- truth tables and circuit diagrams
- 0 and 1 signals are (voltage) values on wires
- circuits take time to "compute" e.g. carries in addition

### this week....



Add WeChat powcoder combinatorial circuits + memory

synchronized by a clock C

### Memory (two kinds)

- write it dawignment Project Exam Help

https://powcoder.com

- repeat it to yourself (feedback) der

Sequential circuits use the latter.

#### Latch



#### Add WeChat powcoder

definition (wikipedia); "... a type of ... fastener that is used to join two objects or surfaces together while allowing for the regular ... separation of the surfaces"

Latches are often (but not always) used to block paths, e.g. close doors.

### RS latch ('reset' 0, 'set' 1)



|   | A          | 8 | A+B | A+B |
|---|------------|---|-----|-----|
| - | 0          | 0 | 0   |     |
|   | $\bigcirc$ | 1 | 1   | 0   |
|   | 1          | 0 | 1   | 0   |
|   | 1          |   | (   | 0   |



R = S = 1 inputs will not be allowed.

|   | A | В       | A+B | A+B |
|---|---|---------|-----|-----|
| _ | 0 | $\circ$ | 0   |     |
|   | 0 | ]       |     | 0   |
|   | 1 | 0       |     | 0   |
|   | 1 |         | (   | 0   |



| A          | В | A+B | N+B |
|------------|---|-----|-----|
| 0          | 0 | 0   |     |
| $\bigcirc$ | 1 |     | 0   |
| 1          | 0 | \   | 0   |
| 1          | ] | (   | O   |



|   | A          | В | A+B | A+B |
|---|------------|---|-----|-----|
| - | 0          | 0 | 0   |     |
|   | $\bigcirc$ | 1 |     | 0   |
|   | ]          | 0 | \   | O   |
|   | 1          |   | (   | 0   |



values do not change (memory) Add WeChat powcoder

|   | A          | В | A+B | A+B |
|---|------------|---|-----|-----|
| - | 0          | 0 | 0   |     |
|   | $\bigcirc$ | ] | 1   | 0   |
|   |            | 0 |     | 0   |
|   | 1          |   | (   | Ō   |



### Assignment Project Exam Help

https://powcoder.com



### Clock



time

https://powcoder.com

- electronic implementation uses "crystal oscillator"
   <a href="https://en.wikipedia.org/wiki/Clock\_signal">https://en.wikipedia.org/wiki/Clock\_signal</a>
- typical clock speed is in gigaherz (10^9 cycles/sec)

### Clocked RS latch







# D latch ("D" is for data)



Add WeChat powcoder What does this circuit do?

when 
$$C=1$$
,  $D=1$   $\Rightarrow$   $Q=1$ ,  $\overline{Q}=0$   
 $D=0$   $\Rightarrow$   $Q=0$ ,  $\overline{Q}=1$   
When  $C=0$ , hold values of  $\overline{Q}$ ,  $\overline{Q}$ 

#### D latch



Add WeChat powcoder

C = 0 holds values in D latches. (Read only)

C = 1 allows values in D latches to go through. (Read and write).

### Example:

Suppose we used D latches to store 8 bit numbers A and B. Suppose we added A and B using the circuit below and wrote the new Assignment Project Exam Help back into B. Would this work? No, because https://powcoder.com when C = 1 there would be no control over timin Add WeChat powcoder and we could loop through multiple times within a single clock pulse (while C = 1).



### D flip flop



C = 0 Stop writing D into first D latch.

The D value from first D latch is written into second, so Q gets a possibly new value.

# D flip flop ("falling edge triggered")



https://powcoder.com



# D flip flop ("rising edge triggered")



By putting the invertigornthe first in the line of the clock. There is no advantage to this, so the clock with falling edge triggered. I will use this next lecture. Add We Chat powcoder

Clock cycle must be long enough to allow all gates to stabilize.

Clock synchronizes all flipflops, allowing us to treat time as a sequence of discrete read/write steps (hence 'sequential circuit')

From now on,
Assignment Project Exam Help

- we ignore all variations within a clock cycle e.g. carries in the adder.
- we work only with D flipflops (no more latches)

# Register

(set of flipflops that are read/written together)

#### Assignment Project Exam Help

https://powcoder.com



# Shift Right Register (falling edge)



#### Assignment Project Exam Help

### Example:

suppose at t = 0.

(Q4, Q3, Q2, Q1, Q0) is (0, 1,0,0,1)

Q4 remains at 0 for the five clock pulses shown.

What happens at each falling edge of clock?

Q4



# Shift Right Register

We can make Q4 have other values e.g. D (variable), 1, 0, Q0.

We can then *select* which of these gets put into the MSB.

In this example the multiplexor selects what gets input at the left side, which then gets propagated through the register as the clock ticks.



# Shift Left Register



Alternatively, physically order the dipflops in the opposite order



#### Select from:

- shift left
- shift right
- write data
- clear

