# Assignment Project Exam Help Project Exam Help

Add WeChat powcoder

#### What do you need to design

• 9-bit Processor:

Instruction Assignament Project Exam Help

- (a) Instruction Set: Lab//powcoder.com
- (b) Architecture: Lab 2

Add WeChat powcoder

Program:

Machine Code: Lab 3

#### Instruction Set (Lab 1)

**C** code: A = B + C + D;

Assignment Project Exam Help

https://psymbodepicom add \$t0, \$s1, \$s2 add \$s0, \$t0, \$s3

Add WeChat powcoder

**Machine Code:** 

| ор     | rs     | rt     | rd     | shamt  | funct  |
|--------|--------|--------|--------|--------|--------|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

Here is the meaning of each name of the fields in MIPS instructions:

- op: Basic operation of the instruction, traditionally called the opcode.
- rs: The first register source source register regist
- rt: The second register source operand.
   Add WeChat powcoder
   rd: The register destination operand. It gets the result of the operation.
- *shamt*: Shift amount. (Section 2.6 explains shift instructions and this term; it will not be used until then, and hence the field contains zero in this section.)
- funct: Function. This field, often called the function code, selects the specific variant of the operation in the op field.

## Different types of ISA

| Style                       | # Operands<br>ASS19nm | Example nent Project E                   | Operation<br>xam Help                                       |
|-----------------------------|-----------------------|------------------------------------------|-------------------------------------------------------------|
| Stack                       | 0                     | add                                      | $tos_{(N-1)} \leftarrow tos_{(N)} + tos_{(N-1)}$            |
| Accumulator                 | http                  | s://powcoder.<br>add A                   | <pre>COM acc ← acc + mem[A]</pre>                           |
| General Purpose<br>Register | Add<br>3<br>2         | WeChat pow<br>add A B Rc<br>add A Rc     | <pre>vcoder mem[A] ← mem[B] + Rc mem[A] ← mem[A] + Rc</pre> |
| Load/Store:                 | 3                     | add Ra Rb Rc<br>load Ra Rb<br>store Ra A | Ra ← Rb + Rc<br>Ra ← mem[Rb]<br>mem[A] ← Ra                 |

## Architecture (Lab 2)

Assignment Project Exam Help

https://powcoder.com

Add WeChat powcoder



#### Program 1: Encryption

256 Byte Data Memory, 1 Byte = 8 bit



DataMem[64:128][7]: Parity Bit  $\rightarrow$  ^[6:0]

DataMem[64:128][6:0]: Encrypted Message

```
assign LFSR_ptrn[0] = 7'h60;
assign LFSR_ptrn[1] = 7'h48;
assign LFSR_ptrn[2] = 7'h78;
assign LFSR_ptrn[3] = 7'h72;
assign LFSR_ptrn[4] = 7'h6A;
assign LFSR_ptrn[5] = 7'h69;
assign LFSR_ptrn[6] = 7'h5C;
assign LFSR_ptrn[7] = 7'h7E;
assign LFSR_ptrn[8] = 7'h7B;
```

## Program 2: Decryption

```
DataMem[0:63]:
                          DataMem[64:127]:
Assignment Project Exam He
```

- Use DM[64] to calculate LFSR starting state.

  Loop through all 9 LFSR ap pattern, do the decryption, and compare with 2. DM[64:73], see which pattern is able to produce 10 ASCII space.

  Do the decryption Add WeChat powcoder
- Do the decryption 3.

### Program 3: Upgraded Decryption

You will basically repeat Program 2 with some additional refinement

Difference with Programignment Project Exam Help

- 1. Remove all initial space, until a non space character. Then store the non space characters from Divi[0](assuming no error)
- 2. Calculate the parity bit. Does DM[64 + X][7] == ^DM[64 + X][6:0]?
- If yes, then store the decrypted char into DM[X]
- If no, then store error flag 0x80 into DM[X]