

# DESN2000: Engineering Design & Professional Practice (EE&T)

Assignment Project Exam Help

https://powcoder.com
Week 8

Addut We Chart powceder

David Tsai

School of Electrical Engineering & Telecommunications

Graduate School of Biomedical Engineering

d.tsai@unsw.edu.au



#### This week

- GPIO intricacies
- UART
- D/A (digital-to-analog) converters

Assignment Project Exam Help

https://powcoder.com



The LPC2478 has lots of I/Os (all mem mapped).

The simplest type: P0.0 P0.1 5 Fast General Purpose I/O ports (GPIO), Port 0 each with 32 pins: Assignment Project Exam Help P0.31 • Port 0 Port 1 https://powcoder.com • Port 2 • Port 3 Add WeChat powcoder Port 4 P4.0 P4.1 Port 4



P4.31

LPC2478

- Five types of control registers associated with each port.
- Each register has:
  - a particular name, specifying its purpose
  - an address in memory space for fast GPIO, that is 0x3FFFC000 0x3FFFFFFF.

#### Assignment Project Exam Help







 Consider the following C code for blinking LEDs connected to pin0.0 – pin0.7 ON and OFF for ever.



Compiling to assembly:



• Q: what happened when we omit "volatile" in the C code?

The compiler decided the first pin assignment is superfluous and optimized it out.



#### **UART**

- The Universal Asynchronous Receiver/ Transmitter (UART) is a protocol for serial communication to asynchronously send / receive sequence of bits.
- A simple, inexpensive method for low-speed transmission (up to ~14 kB/s).
   E.g. CPU to peripheral device.
- Line held HIGH when idle. Start bit is OW, followed by sequence of data bits, then a stop bit.





#### **UART**

 Example: UART transmission with 7-bit character length, (optional) parity and 1 stop bit.



### **UART** register map

- All UART registers are memory mapped:
  - configuration registers
  - receive and transmit buffers
  - status registers
- UARTO has base address extendent Project Exam Help
  - Registers associated with it spans 0xE00C000 ~ 0xE00C030.

https://powcoder.com

• Example: the Line Control Register for UART0 is at 0xE000C00C.



## **UART** register map

LPC24XX User manual. Document No: UM10237

| Generi  |                                         | Description                     | Bit functions and addresses     |                 |                 |                          |                  |                                          |                             | Acces                                       | Reset   | UARTn Register                                           |                                                                      |  |
|---------|-----------------------------------------|---------------------------------|---------------------------------|-----------------|-----------------|--------------------------|------------------|------------------------------------------|-----------------------------|---------------------------------------------|---------|----------------------------------------------------------|----------------------------------------------------------------------|--|
| N       | lame                                    |                                 | MSB                             |                 |                 |                          |                  |                                          |                             | LSB                                         | s       | value <u>l</u>                                           | Name & Address                                                       |  |
|         |                                         | '                               | BIT7                            | BIT6            | BIT5            | BIT4                     | BIT3             | BIT2                                     | BIT1                        | BIT0                                        |         |                                                          |                                                                      |  |
| -       | RBR<br>DLAB=                            | Receiver Buffer<br>Register     |                                 |                 |                 | 8 b                      | oit Read D       | ata                                      |                             |                                             | RO      | NA                                                       | U0RBR -<br>0xE000 C000<br>U2RBR - 0xE007 8<br>U3RBR -<br>0xE007 C000 |  |
|         | HR<br>DLAB=                             | Transmit<br>Holding<br>Register | Assignment Project Exam In Data |                 |                 |                          |                  |                                          |                             | wo                                          | NA<br>1 | U0THR 0xE000 C<br>U2THR - 0xE007 8<br>U3THR - 0xE007 C   |                                                                      |  |
| (l      | OLL<br>DLAB=<br>)                       | Divisor Latch<br>LSB            |                                 | S18.<br>set bau |                 | CH                       | 8 bit Data       | ojec                                     | t LA                        | am                                          | R/W     | <b>1</b> 001                                             | U0DLL - 0xE000 C<br>U2DLL - 0xE007 8<br>U3DLL - 0xE007 C             |  |
|         |                                         | Divisor Latch<br>MSB            |                                 |                 | Ť.              |                          |                  |                                          | ler.c                       | om                                          | R/W     | 0x00                                                     | U0DLM -<br>0xE000 C004<br>U2DLM - 0xE007 8<br>U3DLM -<br>0xE007 C004 |  |
| (I<br>0 | IER Interrupt Enable (DLAB= Register 0) |                                 |                                 | AdeserweCh      |                 |                          | nat j            | Time- Out Ball Interrupt Inte            |                             | <b>r</b> /W                                 | 0x00    | U0IER - 0xE000 C<br>U2IER - 0xE007 8<br>U3IER - 0xE007 C |                                                                      |  |
| nte     | rrupt o                                 | driven IO                       |                                 |                 | 0               |                          |                  | Enable<br>RX Line<br>Status<br>Interrupt | Enable<br>THRE<br>Interrupt | Enable RX<br>Data<br>Available<br>Interrupt |         |                                                          |                                                                      |  |
| II      | IR                                      | Interrupt ID                    | )                               | Reserved        |                 |                          |                  |                                          | ABTOInt                     | ABEOint                                     | RO      | 0x01                                                     | U0IIR - 0xE000 C0                                                    |  |
|         |                                         | Register                        | FIFOs E                         | nabled          |                 | 0                        | IIR3             | IIR2                                     | IIR1                        | IIR0                                        |         |                                                          | U2IIR - 0xE007 80<br>U3IIR - 0xE007 C0                               |  |
| F       | CR                                      | FIFO Control<br>Register        | RX Tr                           | igger           |                 | Reserved                 | i                | TX FIFO<br>Reset                         | RX FIFO<br>Reset            | FIFO<br>Enable                              | WO      | 0x00                                                     | U0FCR - 0xE000 (<br>U2FCR - 0xE007 (<br>U3FCR - 0xE007 (             |  |
| L       | CR                                      | Line Control<br>Register        | DLAB                            | Set<br>Break    | Stick<br>Parity | Even<br>Parity<br>Select | Parity<br>Enable | Number<br>of Stop<br>Bits                | Word Len                    | gth Select                                  | R/W     | 0x00                                                     | U0LCR -<br>0xE000 C00C<br>U2LCR - 0xE007 8                           |  |



## **UART** register map

#### Table 377. UART Register Map

| Generic | Description                      | Bit functions and addresses |      |                 |         |            |               |                    |                |     | Reset             | UARTn Register                                                             |  |
|---------|----------------------------------|-----------------------------|------|-----------------|---------|------------|---------------|--------------------|----------------|-----|-------------------|----------------------------------------------------------------------------|--|
| Name    |                                  | MSB                         |      |                 |         |            |               |                    | LSB            | s   | value <u>[</u>    | Name & Address                                                             |  |
| LSR     | Line Status<br>Register          | RX<br>FIFO<br>Error         | TEMT | THRE            | BI      | FE         | PE            | OE                 | DR             | RO  | 0x60              | U0LSR - 0xE000 C014<br>U2LSR - 0xE007 8014<br>U3LSR - 0xE007 C014          |  |
| SCR     | Scratch Pad<br>Register          | As                          |      |                 |         |            |               | Exa                |                | He  | p <sup>0×00</sup> | U0SCR -<br>0xE000 C01C<br>U2SCR -<br>0xE007 801C<br>U3SCR -<br>0xE007 C01C |  |
| ACR     | Auto-baud<br>Control<br>Register |                             | n    | Reserved        | 1/31/11 | ow         | coa           | Offo Co            | ABEO<br>IntClr | R/W | 0x00              | U0ACR -<br>0xE000 C020                                                     |  |
|         |                                  |                             |      | served [7:3     | •       | <b>C</b> h | Auto<br>Reset | Mode               | Start          |     |                   | U2ACR - 0xE007 8020<br>U3ACR -<br>0xE007 C020                              |  |
| ICR     | IrDA Control<br>Register         | Rese                        | rved | uu <sub>P</sub> | ulseDiv |            | En            | Q <sub>A</sub> W C | HOAE I         | R/W | 0                 | U3ICR - 0xE000 C024<br>(UART3 only)                                        |  |
| FDR     | Fractional<br>Divider Register   |                             | Mu   | IVal            |         |            | DivA          | ddVal              |                | R/W | 0x10              | U0FDR - 0xE000 C028<br>U2FDR - 0xE007 8028<br>U3FDR - 0xE007 C028          |  |
| TER     | Transmit<br>Enable Register      | TXEN                        |      |                 |         | Reserv     | /ed           |                    |                | R/W | 0x80              | U0TER - 0xE000 C030<br>U2TER - 0xE007 8030<br>U3TER - 0xE007 C030          |  |

<sup>[1]</sup> Reset Value reflects the data stored in used bits only. It does not include reserved bits content.



## **UART's register map**

Table 386. UARTn Line Control Register (U0LCR - address 0xE000 C00C, U2LCR - 0xE007 800C, U3LCR - 0xE007 C00C) bit description



For UARTs 0, 2 and 3

| D:4 | Cymphal              | Value             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Doost          |
|-----|----------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| Bit | Symbol               | value             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Reset<br>Value |
| 1:0 | Word Length          | 00                | 5 bit character length                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0              |
|     | Select               | 01                | 6 bit character length                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                |
|     |                      | 10                | 7 bit character length                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                |
| 2   | Stop Bio Sold 2      | 11<br><b>h</b> 11 | 8 bit character length | 0              |
|     | Sup Dicubility       | 1                 | 2 stop bits (1.5 if UnLCR[1:0]=00).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -              |
| 3   | Parity Enable        | ttp               | Disable parity generation and checking.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0              |
| 5:4 | Parity Select        | 00                | Odd parity. Number of 1s in the transmitted character and the attached parity bit will be odd.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0              |
|     | A                    | <b>V</b> dc       | Even Farity Number of 1s in the transmitted character and the attached parity bit will be even.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |
|     |                      | 10                | Forced "1" stick parity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                |
|     |                      | 11                | Forced "0" stick parity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                |
| 6   | Break Control        | 0                 | Disable break transmission.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0              |
|     |                      | 1                 | Enable break transmission. Output pin UART0 TXD is forced to logic 0 when UnLCR[6] is active high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                |
| 7   | Divisor Latch        | 0                 | Disable access to Divisor Latches.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0              |
|     | Access Bit<br>(DLAB) | 1                 | Enable access to Divisor Latches.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | _              |

START D0 D1 D2 D3 D4 D5 D6 D7 PB STOP



### **Using UART**

- Two steps, configure the hardware pins and the software protocol:
  - 1. Hardware: selects the appropriate pins of LPC2478 as RXD0 (input) and TXD0 (output).
  - 2. **Software**: configuring UART's number of data bits, parity, number of stop bits, and baud rate.

Assignment Project Exam Help

https://powcoder.com



### **Using UART: configuring pins (HW)**



- LPC2478 has 208 pins.
- Pins are multifunctional:
  - Row-C column-4 pin can be either GPIO0[2] or UART0 TXD0.
  - Row-D column-6 pin can be either GPIO0[3] or UARTO RXDO. Assignment Project Exam
- https://powcoder.com for UART: row-C column-4 pin should be configured as **TXD0** and Row-D column-6 pin should be configured as **FXBO**. We Chat powcoder N



ball A1

Transparent top view



### **Using UART: configuring pins (HW)**

• Each I/O pin (under the chip package) is connected to a multiplexer, which determines the internal circuits routed to the pin.



There are 12 PINSEL registers (PINSEL0 – PINSEL11) for LPC2478, all memory-mapped.
 Add WeChat powcoder

- The address of PINSEL0 register is 0xE002C000.
- Set PINSEL0[5:4] to 0x01 for P0.2 to be used as TXD0. (the pins would be 0x00 if P0.2 is used as GPIO)
- Set PINSEL0[7:6] to 0x01 for P0.3 to be used as RXD0. (the pins would be 0x00 if P0.3 is used as GPIO)



### **Using UART: configuring pins (HW)**

Configuring the pins as RXD0 and TXD0 using read-modify-write:

```
EQU 0XE002C000

LDR R5, =PINSEL0

LDR R6, [R5] ; read

BIC R6, R6, 0xF0 ; clearing bit 7~4

ORRASSIGNMENT Project Exam Plelp RXD0

STR R6, [R5] ; write

https://powcoder.com
```



### **Using UART: configuring protocol (SW)**

- Base address of UART0 configuration register is 0xE000C000.
- Address offset for registers:
  - LCR0 = 0xC addressing the Line Control Register.
  - LSR0 = 0x14 addressing the Status Register.

#### Assignment Project Exam Help

- Setting UART0 for **8 bits** data, **no parity**, **1 stop bit**, **9600 baud** @ 17.75 MHz APB clock (peripheral clock, repet yalug/71 MHz  $\dot{\sigma}$  der.com
  - Baud rate: transmission speed in bits-per-second (bps).
  - APB clock: clock for IOAleviteWeChat powcoder





### **Using UART: configuring protocol (SW)**

Configuring the UART protocol:

```
LCRO EQU 0XC

LDR R5, =UOSTART

MOV R6, #0x83 ; DLAB=1, no parity, 1 stop bit, 8 bits

STRBASSISTIMENT Projecte Examl Helpto LCR

MOV R6, #0x73 ; 9600baud @ 17.75MHz APB clk

STRB R6, R57 ; 9600baud @ 17.75MHz APB clk

STRB R6, R57 ; DLAB=0; turn off Divisor Latch Access mode

STRB R6, [R5, #LCRO]

Add WeChat powcoder
```

### **Using UART: writing data**

- Now ready to send and receive UART data.
- Putting a character in the transmit buffer, but only after the previous character has been transmitted (check the *Transmitter Holding Register Empty* bit):

For general purpose TX: write a subroutine that sends one character at a time, then call
it as many times as needed to send a message out of UARTO.



### Using UART: complete transmitter

```
AREA UARTDEMO, CODE, READONLY
PINSEL0
             EQU
                  0xE002C000
UØSTART
             EOU
                  0xE000C000
LCR0
             EQU 0xC
                                                                        Mem-mapped
                                                                        I/O definitions
LSR0
             EQU 0x14
             EQU 0243000000ment; Braicot Exzars de chop RAM
RAMSTART
             ENTRY
                         https://powcoder.com
            LDR SP, =RAMSTART; set up stack pointer BL uartConfig WeChat powcoder
start
                  R1, =CharData ; string addr
loop
             LDRB A1, [R1], #1
                                                                         Main function
             CMP
                  A1, #0
             BLNE transmit
             BNE loop
done
                  done
```



### Using UART: complete transmitter

```
uartConfig STMIA SP!, {R5, R6, LR}
                                                                                    LDR R5, =PINSEL0
                                                                                    LDR R6, [R5]
                                                                                    BIC R6, R6, 0xF0
                                                                                    ORR R6, R6, #0x50
                                                                                    str rå, sgrønment Project Exam Help
                                                                                    LDR R5, =UOSTART
                                                                                   MOV R6, #0x83tps://powdoder.com
                                                                                    STRB R6, [R5, #LCR0]
                                                                                  MOV R6, #0x73
STRB R6, [R5] dd WeChat powcoder was a street of the configuration of the confi
                                                                                    MOV R6, #3
                                                                                    STRB R6, [R5, #LCR0]
                                                                                    LDMDB SP!, {R5, R6, PC}
```



### **Using UART: complete transmitter**

```
STMIA SP!, {R5, R6, LR}
transmit
            LDR
                  R5, =UOSTART
wait
            LDRB
                  R6, [R5, #LSR0]
                  R6, #0x20 ←
            CMP
            BNE wait <del>C</del>
            STRB Assirsament Project Exam Help
            LDMDB SP!, {R5, R6, PC}
           https://powcoder.com
DCB "Watson, come quickly!", 0 ==
charData
                       Add WeChat powcoder
            END
```



#### D/A converter

 In many signal processing and control applications, an analog input is sampled, processed then converted back into an analog output.



• The LPC2478's D/A converter takes a 10-bit binary value and generates a voltage on A<sub>OUT</sub> which is proportional to be reference where the converted to the converted to the converted to the converted takes a 10-bit binary value and generates a voltage on A<sub>OUT</sub> which is proportional to be reference to the converted takes a 10-bit binary value and generates a voltage on the converted takes a 10-bit binary value and generates a voltage on the converted takes a 10-bit binary value and generates a voltage on the converted takes a 10-bit binary value and generates a voltage on the converted takes a 10-bit binary value and generates a voltage on the converted takes a 10-bit binary value and generates a voltage on the converted takes a 10-bit binary value and generates a voltage on the converted takes a 10-bit binary value and generates a voltage of the converted takes a 10-bit binary value and generates a voltage of the converted takes a 10-bit binary value and generates a voltage of the converted takes a 10-bit binary value and generates a voltage of the converted takes a 10-bit binary value and generates a voltage of the converted takes a 10-bit binary value and generates a voltage of the converted takes a 10-bit binary value and generates a voltage of the converted takes a 10-bit binary value and generates a voltage of the converted takes a 10-bit binary value and generates a voltage of the converted takes a 10-bit binary value and generates a voltage of the converted takes a 10-bit binary value and generates a voltage of the converted takes a 10-bit binary value and generates a voltage of the converted takes a 10-bit binary value and generates a voltage of takes a 10-bit binary value and generates a voltage of takes a 10-bit binary value and generates a voltage of takes a 10-bit binary value and generates a 10-bit binary value and gene



#### D/A converter: configuring pins

 To use the D/A converter, pin P0.26 (row E, column 1) must be configured for A<sub>OUT</sub>, achieved by setting PINSEL1[21:20] (at 0xE002C004) to 0x10:



```
PINSEL1

EQU 0 \times E0 A2 de 4 \text{WeChat powcoder}

LDR r6, =PINSEL1

Feal \rightarrow LDR r7, [r6] ; read pin

r00 \text{ r7}, r7, #1:SHL:21 ; set bit-21 HI

BIC r7, r7, #1:SHL:20 ; set bit-20 L0

White \rightarrow STR r7, [r6] ; write (P0.26 now Aout)
```



### D/A converter: configuring DACR

- DACR register (0xE006C000) is used to
  - configure the converter
  - provide a value for conversion
- DACR[15:6]: 10-bit value for setting A<sub>OUT</sub>.
- DACR[16]: Sets the Assignation to Peroject Exam Help
   Fast settling → quicker output change → use more power.

https://powcoder.com

| Bit   | Symbol | Value | Description                                                                                                                                                              | Reset<br>Value |    |
|-------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----|
| 5:0   | -      |       | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                       | NA             | 21 |
| 15:6  | VALUE  |       | After the selected settling time after this field is written with a new VALUE, the voltage on the $A_{OUT}$ pin (with respect to $V_{SSA})$ is VALUE/1024 $\times$ VREF. | 0              |    |
| 16    | BIAS   | 0     | The settling time of the DAC is 1 $\mu s$ max, and the maximum current is 700 $\mu A.$                                                                                   | 0              |    |
|       |        | 1     | The settling time of the DAC is 2.5 $\mu s$ and the maximum current is 350 $\mu A$ .                                                                                     |                |    |
| 31:17 | -      |       | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                       | NA             |    |





- Can generate arbitrary waveforms (e.g. sine waves) using the D/A converter.
- General strategy:
  - 1. Create a table of sine wave values f: time  $\rightarrow$  value.
  - 2. Build a loop counting from 0° to 359° to generate a complete sine wave.

Assignment Project Exam Help

https://powcoder.com



#### Representing sine values

Sine waves have fractional values between 0 ~ 1:

- Q-notation is a simple stephishe for Project a Eigen Help
- Q-16 would use bits 15 0 to represent the fractional part and bits 31 16 for the integer part.
   https://powcoder.com

- Representing a number x using Q-notation:
  - 1. Multiply x by  $2^m$ , where m is the Q-number.
  - 2. Convert the resulting integer part into 32-bit binary.



#### Representing sine values

- The integer part is never greater than 1 for our sine wave. So use Q-31, giving 31 bits to the fraction.
- sin(30) in Q-31:
  - $= 0.5000000000000 * 2^{31}$
  - = 1,073,741,824
  - = 0x40000000 Assignment Project Exam Help
- sin(1) in Q-31:
  - = 0.017452406437 \* 2<sup>31</sup> https://powcoder.com
  - = 37,478,757 (ignoring the decimals)
  - = 0x023BE164





- Only store values for 0 ~ 90 °, other angles are symmetries of these.
- If register R1 has the angle, then:
  - $90 < R1 \le 180$  $\sin(R1) = \sin(180 - R1)$
  - 180 < R1 ≤ 270 Assign Bent Project Exam Help sin(R1) = -sin(R1) = 180 Project Exam Help
  - 270 < R1 ≤ 360 sin(R1) = -sin(360 - Rhttps://powcoder.com

- The sine routine:
  - 1. Uses a table of Q-31 values for angles ≤ 90°
  - 2. Compute all other values using the above relationship.
  - 3. Returns the sine value in register R0 for an angle given in R1.





```
DCD 0X00000000, 0X023BE164, 0X04779630,0X06B2F1D8
sine_data
           DCD 0X08EDC7B0, 0X0B27EB50, 0X0D613050, 0X0F996A30
           DCD 0X11D06CA0, 0X14060B80,0X163A1A80, 0X186C6DE0
           DCD 0X1A9CD9C0, 0X1CCB3220, 0X1EF74C00, 0X2120FB80
           DCD 0X234815C0, 0X256C6F80, 0X278DDE80, 0X29AC3780
           DCD 0X2BC750C0, 0X2DDF0040,0X2FF31BC0,0X32037A40
           DCD 0X340FF240, 0X36185B00,0X381C8BC0, 0X3A1C5C80
           DCD 0X3AssignmentoRrojectelixameddelp
           DCD 0X43D46500, 0X45B6BB80, 0X4793A200, 0X496AF400
           DCD 0X58EA9100,0X5A827980,0X5C135380,0X5D9CFF80
           DCD 0X5F1F5F0A dd60\\selo_hatzprowcoder98500
           DCD 0X64DD8900,0X6639B080,0X678DDE80,0X68D9F980
           DCD 0X6A1DE700,0X6B598F00,0X6C8CD700,0X6DB7A880
           DCD 0X6ED9EC00, 0X6FF38A00, 0X71046D00, 0X720C8080
           DCD 0X730BAF00, 0X7401E500, 0X74EF0F00, 0X75D31A80
           DCD 0X76ADF600, 0X777F9000,0X7847D900,0X7906C080
           DCD 0X79BC3880, 0X7A683200, 0X7B0A9F80, 0X7BA5F580
           DCD 0X7C32A680, 0X7CB82880, 0X7D33F100, 0X7DA5F580
           DCD 0X7E0E2E00, 0X7E6C9280, 0X7EC11A80, 0X7F0BC080
           DCD 0X7F4C7E80, 0X7F834F00, 0X7FB02E00, 0X7FD31780
           DCD 0X7FEC0A00, 0X7FFB0280, 0X7FFFFFF
```



```
sine
            MOV
                  r7, r1 ; copy for use later
             LDR r5, =270 ; won't fit into rotation scheme (see next wk)
                  r4, sine_data; addr of Q-31 table
             ADR
            CMP r1, #90 ; r1 <= 90 ?

BLE sine_ret

CMP rAssignmentoProjectsExam Help
                                                                       Let R1 hold the angle, then:
                                                                        R1 ≤ 90:
                                                                          sin(R1)
             RSBLE r1, r1, #180
                                                         Case 2
                                                                        90 < R1 ≤ 180:
                 sine_rehttps://powcoder.com
             BLE
                                                                          sin(180 - R1)
             CMP
                                                                        180 < R1 ≤ 270:
                                                                          -\sin(R1 - 180)
             SUBLE r1, r1, #180 ____
                                                          Case 3
                 sine_retAdd WeChat powceder
r1, r1, #360; r1 > 270
                                                                        270 < R1 ≤ 360:
             BLE
                                                                          -\sin(360 - R1)
             RSB
             LDR r0, [r4, r1, LSL #2] ; look up table
sine_ret
                  r7, #180
             CMP
             RSBGT r0, r0, #0; negation for > 180
```



• The sine routine outputs have to be scaled and shifted to fit the D/A converter's input

range  $(0 \sim 1023)$ :

$$DACR = 512 \times \sin(R1) + 512$$
$$= 512 \times R0 + 512$$

With the sine value Assignment Project Exam Help 512 0

```
DACR EQU 0 \times E0006C0000
LDR 1 \times E0006C0000
MOV 1 \times E00006C0000
MOV 1 \times E00006C000
MOV 1 \times E00006C0000
MOV 1 \times E00006C0000
MOV 1 \times E00006C000
MOV 1 \times E00006C0000
MOV 1 \times E00006C0000
MOV 1 \times E00006C000
MOV 1 \times E00006C0000
MOV 1 \times E00006C000
MOV 1 \times E00006C000
MOV 1 \times E00006C000
MOV 1 \times E00006C000
MOV 1 \times E00006C00
MOV 1 \times E00006C0
MOV 1 \times E00006C00
```

```
PINSEL1
            EOU 0xE002C004
                                                                STMFD sp!, {r4, r5, r7, lr}
                                                    sine
DACR
            EOU 0xE006C000
                                                                MOV
                                                                      r7, r1
                                                                      r5, =270
STACKST
            EOU 0x40000200
                                                                LDR
            AREA SINEWAVE, CODE
                                                                ADR
                                                                      r4, sine_data
            ENTRY
main
            LDR sp, =STACKST
                                                                CMP
                                                                      r1, #90
            LDR r6, =PINSEL1
                                                                BLE
                                                                      sine ret
            LDR r8, =DACR
                                                                CMP
                                                                      r1, #180
            ORR r7, [r6] config Project Exame RSBLE r1, r1,#180 or r7, r7, #155H 21 in ent Project Example Project Example ret
            LDR r7, [r6]
            BIC r7, R7, #1:SHL:20
                                                                      r1, r5
                                                                SUBLE r1, r1, #180
            STR r7, [r6]
                              https://powcoder.come
                                                                      sine ret
outloop
                                                                      r1, r1, #360
            MOV r6, #360
                                                                RSB
                                                   sine ret LDR r0, [r4, r1, LSL #2]
inloop
            RSB r1, r6, #360
            BL
                 sine
            MOV r0, r0, ASR #16; to D/A
                                                                RSBGT r0, r0, #0
            MOV r0, r0, LSL #9
                                                                LDMFD sp!, {r4, r5, r6, r7, pc}
            MOV r0, r0, ASR #15
                                                   done
                                                                      done
            ADD r0, r0, #512
            MOV r0, r0, LSL #6
            STRH r0, [r8]
            SUBS r6, r6, #1
            BNE inloop
                 outloop
```

```
sine_data
           DCD 0X00000000, 0X023BE164, 0X04779630,0X06B2F1D8
           DCD 0X08EDC7B0, 0X0B27EB50, 0X0D613050, 0X0F996A30
           DCD 0X11D06CA0, 0X14060B80,0X163A1A80, 0X186C6DE0
           DCD 0X1A9CD9C0, 0X1CCB3220, 0X1EF74C00, 0X2120FB80
           DCD 0X234815C0, 0X256C6F80, 0X278DDE80, 0X29AC3780
           DCD 0X2BC750C0, 0X2DDF0040,0X2FF31BC0,0X32037A40
           DCD 0X340FF240, 0X36185B00,0X381C8BC0, 0X3A1C5C80
           DCD 0X3C17A500, 0X3E0E3DC0,0X40000000,0X41ECC480
           DCD 0X43D46500. 0X45B6BB80, 0X4793A200, 0X496AF400
                                                                 Help
           DCD 0X4B3C8C60, 0X4D084500, 0X4ECDFF60, 0X508D9200
           DCD 0X5246DD00,0X53F9BE00,0X55A61280,0X574BB900
           DCD 0X58EA9100,0X5A827980,0X5C135380.0X5D9CFF80
           DCD 0X5F1F5F00, 0X609A5280, 0X620DBE80, 0X63798500
           DCD 0X64DD8900,0X6639B080,0X678DDE80,0X68D9F980
           DCD 0X6A1DE700,0X6B598F00,0X6C8CD700,0X6DB7A880
           DCD 0X6ED9EC00, 0X6FF38A00, 0X71046D00, 0X720C8080
           DCD 0X730BAF00, 0X7401E500, 0X74EF0F00, 0X75D31A80
           DCD 0X76ADF600, 0X777F9000,0X7847D900,0X7906C080
           DCD 0X79BC3880, 0X7A683200, 0X7B0A9F80, 0X7BA5F580
           DCD 0X7C32A680, 0X7CB82880, 0X7D33F100, 0X7DA5F580
           DCD 0X7E0E2E00, 0X7E6C9280, 0X7EC11A80, 0X7F0BC080
           DCD 0X7F4C7E80, 0X7F834F00, 0X7FB02E00, 0X7FD31780
           DCD 0X7FEC0A00, 0X7FFB0280, 0X7FFFFFF
```



#### This week

- **GPIO** intricacies
- **UART**
- D/A (digital-to-analog) converters

Assignment Project Exam Help

https://powcoder.combodle:

**Start working on Lab** 

Add WeChat powcoder end of your 3-hr lab)

Start doing Week 8 exercise