#### Lecture 2a:

# Instructions: Language of the Assignment Project Exam Help

Composite Com 1/3)

Add WeChat powcoder

John Owens **Introduction to Computer Architecture** UC Davis EEC 170, Winter 2021

# Big picture for today

- Stored program computer: both programs and information are treated as data
  - "Information": text, pictures, videos, simulation data, etc.
- All data is stored in the "memory" of the machine Assignment Project Exam Help
- We wish to manipulate this data: https://powcoder.com
  - Some data is instructions: we will treat that data as instructions and execute/evaluate them (but also treat them as data! e.g., linking against other code)
  - Some data is information; our instructions will operate on this information
- Today's topic: What are these instructions?

# The *instruction set* is the most fundamental abstraction in this course. Assignment Project Exam Help

https://powcoder.com

It is the boundary between software and hardware.

# What factors do we want to consider https://powcoder.com when we are designing our instructions?

#### **Instruction Set**

- The repertoire of instructions of a computer
- Different computers have different instruction sets
  - But with many aspects in common
- **Early computers had very simple instruction sets**Assignment Project Exam Help
  - Simplified implementation https://powcoder.com
- Many modern computers also have simple instruction sets
- Since the 1980s, the dominant philosophy has been toward simpler ("reduced", "RISC") instruction sets as opposed to complex ("CISC")
  - x86 is an exception, but x86 CPUs are RISC underneath

#### The RISC-V Instruction Set

- Used as the example throughout the book
- Developed at UC Berkeley as open ISA
- Now managed by the RISC-V Foundation (riscv.org)
- **Typical of many modern ISAs**

Assignment Project Exam Help See RISC-V Reference Data tear-out card https://powcoder.com

**Increasing market!** 

Add WeChat powcoder

- It's a good ISA
- It's also ~free
- Similar ISAs have a large share of embedded core market
  - Applications in consumer electronics, network/storage equipment, cameras, printers, ...

# Throughout this discussion:

- What decisions did the

architects rical about the https://powcoder.com

RISCAW vectorion set?

- Why did they make these decisions?

## **Arithmetic Operations**

- Add and subtract, three operands
  - Two sources and one destination
- add a, b, c // a gets b + c
  - What are a, b, and c? Assignment Project Exam Help
  - add only operates on integer data (what's an integer?)
  - Note: RISC V instructions put the destination first
- All arithmetic operations have this form
- Design Principle 1: Simplicity favors regularity
  - Regularity makes implementation simpler
  - Simplicity enables higher performance at lower cost

### **Arithmetic Example**

C code:

```
f = (g + h) - (i + j);
```

Compiled RISC-V code:

```
add t0, g, h // temp t0 = g + h add t1, i, j Assignmetre impjett 1 \times 2 \times 10^{-5} sub f, t0, t1 // tpsf/powtoler.com1
```

■ We're not done yet though we where are to, g, etc.?

#### **RISC-V Reference Card**

Google it to find it



It'll be attached to your exams



What this says:

- Add WeChat powcoder
- ADD is an "R" type instruction (you don't know this yet)
- ADD's operands are rd (destination), rs1 (source 1), rs2 (source 2). The "r" means "register".
- SUB is ~the same as ADD

## Register Operands

- Where is the data stored?
- Arithmetic instructions use register operands
  - Important! In RISC-V, all arithmetic instructions ONLY use register operands
- RISC-V has a 32 × 64-bit register five oject Exam Help
  - Use for frequently aggessed data oder.com
  - 64-bit data (in RISC-V) is called a "doubleword"
    - 32 × 64-bit general purpose registers x0 to x31
    - x0 is hardwired to 0
  - 32-bit data is called a "word"
- Design Principle 2: Smaller is faster
  - c.f. main memory: millions of locations

## **RISC-V Registers**

- x0: the constant value 0
- x1: return address
- x2: stack pointer
- x3: global pointer Assignment Project Exam Help
- x4: thread pointer
  https://powcoder.com
- x5 x7, x28 x31: temporaries at powcoder
- x8: frame pointer
- x9, x18 x27: saved registers
- x10 x11: function arguments/results
- x12 x17: function arguments

## Register Operand Example

C code:

```
f = (g + h) - (i + j);
- f,..., j in x19, x20,..., x23
```

Assignment Project Exam Help
 Compiled RISC-V code:

```
https://powcoder.com
add x5, x20, x21
add x6, x22, x23 WeChat powcoder
sub x19, x5, x6
```

## Memory Operands (architectural decisions)

- Main memory used for composite data
  - Arrays, structures, dynamic data
- To apply arithmetic operations:
  - Load values from memory into registers
  - Store result from register to memory
  - Assignment Project Exam Help
- Memory is byte addressed
  - Each address identifies an 8-bit byte
  - Support for byte [8b], halfword [6b], word [32b], red doubleword [64b]
- RISC-V is Little Endian
  - Least-significant byte at least address of a word [processors]
  - c.f. Big Endian: most-significant byte at least address [network]
- RISC-V does not require words to be aligned in memory
  - Unlike some other ISAs





https://en.wikipedia.org/wiki/Endianness

## **Memory Operand Example**

#### C code:

```
A[12] = h + A[8];
```

h in x21, base address of A in x22

ld dest, imm(src):

■ dest: destination register

■ imm: immediate (integer)

src: base memory address,
in register

in register

rd,rs1,imm

#### Compiled RISC-V code:

rd, rs1, imm - Index 8 requires offset of 64 LW L{D|Q} rd,rs1,imm rd,rsl,imm rd,rs1,imm L{W|D}U rd,rs1,imm rd,rs1,imm https://powcodegreeonatore Byte rs1,rs2,imm Store Halfword SH rs1,rs2,imm Store Word SW rs1,rs2,imm S{D|Q} rs1,rs2,imm

Loads

- 8 bytes per doubleword Store Add WeChat powcoder

```
Id x9, 64(x22) // x9 <- Mem[x22 + 64]
add x9, x21, x9
sd x9, 96(x22) // Mem[x22 + 96] <- x9</pre>
```

# Registers vs. Memory

- Registers are (much) faster to access than memory
- Operating on memory data requires loads and stores
  - More instructions to be executed
- Compiler must use registers for variables as much as possible Assignment Project Exam Help
  - Only spill to memory for less frequently used variables
  - Register optimization is important der

## **Immediate Operands**

Constant data specified in an instruction

```
addi x22, x22, 4 // add the number 4 to // x22, store back in x22
```

Assignment Project Exam Help

- Make the common casetfast/powcoder.com
  - Small constants are common powcoder
  - Immediate operand avoids a load instruction

| Arithmetic          | ADD      | R | ADD   | rd,rs1,rs2 |
|---------------------|----------|---|-------|------------|
| ADD Ir              | nmediate | I | ADDI  | rd,rs1,imm |
|                     | SUBtract | R | SUB   | rd,rs1,rs2 |
| Load U <sub>l</sub> | oper Imm | U | LUI   | rd,imm     |
| Add Upper I         | mm to PC | U | AUIPC | rd,imm     |

# **Unsigned Binary Integers**

Given an n-bit number

$$x = x_{n-1} 2^{n-1} + x_{n-2} 2^{n-2} + \dots + x_1 2^1 + x_0 2^0$$

Range: 0 to +2<sup>n</sup> – Assignment Project Exam Help

Example

- https://powcoder.com
- 0000 0000 ... 0000 10112 Powcoder  $= 0 \times 2^{31} + ... + 1 \times 2^{3} + 0 \times 2^{2} + 1 \times 2^{1} + 1 \times 2^{0}$   $= 0 + ... + 8 + 0 + 2 + 1 = 11_{10}$
- Using 64 bits: 0 to +18,446,774,073,709,551,615

#### **Numbers**

- Bits are just bits (no inherent meaning)
  - conventions define relationship between bits and numbers
- Binary numbers (base 2)
  - **-** 0000 0001 0010 0011 0100 0101 0110 0111 1000 1001...
  - decimal: 0..2<sup>n</sup>-1 Assignment Project Exam Help
- Of course it gets more complicated: https://powcoder.com
  - numbers are finite (overflow)
    Add WeChat powcoder
  - fractions and real numbers
  - negative numbers
  - RISC-V restrictions (e.g., no RISC-V subi instruction; addi can add a negative number)
- How do we represent negative numbers?
  - i.e., which bit patterns will represent which numbers?

## **Possible Representations**

| Sign Magnitude | One's Complement            | <b>Two's Complement</b> |
|----------------|-----------------------------|-------------------------|
| 000 = +0       | 000 = +0                    | 000 = +0                |
| 001 = +1       | 001 = +1                    | 001 = +1                |
| 010 = +2       | 010 = +2                    | 010 = +2                |
| 011 = +3       | Ass@hment Broject Exam Help | 011 = +3                |
| 100 = -0       | 100 s∓/powcoder.com         | 100 = -4                |
| 101 = -1       | 10dd=W2Chat powcoder        | 101 = -3                |
| 110 = -2       | 110 = -1                    | 110 = -2                |
| 111 = -3       | 111 = -0                    | 111 = -1                |

- In all these, the most significant bit is the "sign bit"
- Issues: balance, number of zeros, ease of operations

# **2s-Complement Signed Integers**

Given an n-bit number

$$x = -x_{n-1}2^{n-1} + x_{n-2}2^{n-2} + \dots + x_12^1 + x_02^0$$

Assignment Project Exam Help

Range:  $-2^{n-1}$  to  $+2^{n-1}$  -1 -1 https://powcoder.com

Example

Add WeChat powcoder

- 1111 1111 ... 1111 1100<sub>2</sub> =  $-1 \times 2^{31} + 1 \times 2^{30} + ... + 1 \times 2^{2} + 0 \times 2^{1} + 0 \times 2^{0}$ =  $-2,147,483,648 + 2,147,483,644 = -4_{10}$
- Using 64 bits: -9,223,372,036,854,775,808 to 9,223,372,036,854,775,807

# 2s-Complement Signed Integers

- Bit 63 (the *most significant* bit, MSB) is sign bit
  - 1 for negative numbers
  - 0 for non-negative numbers
- $-(-2^{n-1})$  can't be represented

Assignment Project Exam Help
Non-negative numbers have the same unsigned and 2shttps://powcoder.com
complement representation

Add WeChat powcoder Some specific numbers

0000 0000 ... 0000 0:

1111 1111 ... 1111 **-** -1:

Most-negative: 1000 0000 ... 0000

Most-positive: 0111 1111 ... 1111

# **Signed Negation**

- Complement and add 1
  - Complement means  $1 \rightarrow 0, 0 \rightarrow 1$
  - Complement means "flip all the bits"

- **■** Example: negate +2
  - $+2 = 0000\ 0000\ \dots\ 0010_{two}$

$$-2 = 1111111111...1101_{two} + 1$$
  
= 111111111...1110<sub>two</sub>

# **Sign Extension**

- Representing a number using more bits
  - Preserve the numeric value
- Replicate the sign bit to the left
  - c.f. unsigned values: extend with 0s
- **Examples: 8-bit to 16-bit**Assignment Project Exam Help
  - +2: 0000 0010 =>  $\frac{\text{https://powcoder.com}}{0000 0000 0000 0010}$ Add WeChat powcoder
  - -2: 1111 1110 => 1111 1111 1111 1110

| 1. 6 | NICC I        | •    | 4 .   |        | 1   |
|------|---------------|------|-------|--------|-----|
| IN F | {  <b>SC-</b> | V II | nstri | uction | set |

| Loads | Load Byte       | I | LB  | rd,rs1,imm |            |            |
|-------|-----------------|---|-----|------------|------------|------------|
|       | Load Halfword   | I | LH  | rd,rs1,imm |            |            |
|       | Load Word       | I | LW  | rd,rs1,imm | $L\{D Q\}$ | rd,rs1,imm |
| Load  | Byte Unsigned   | I | LBU | rd,rs1,imm |            |            |
| Load  | d Half Unsigned | I | LHU | rd,rs1,imm | L{W D}U    | rd,rs1,imm |

- 1b: sign-extend loaded byte
- 1bu: zero-extend loaded byte

#### **Break**

Assignment Project Exam Help

https://powcoder.com

Add WeChat powcoder

#### **Administrative stuff**

- I'm going to aim for a W 8:30–9:30 office hour (Coffee House)
- HW1 is out. Questions? Issues? Post on Slack #hw1
- Looking at the RARS MIPS-V simulator.
  - Do you want to run on personal computers or in lab?
  - Can you run Java? https://powcoder.com
- Slides ran a bit slow this morning! powcoder
- Word vs. Doubleword (sorry)

## Representing Instructions

- Instructions are encoded in binary
  - Called "machine code"
  - How do we get from add x5, x20, x21 to binary?
- RISC-V instructions
  Assignment Project Exam Help
  - Encoded as 32-bit instruction words https://powcoder.com
  - Big picture: We divide the 32 bit instruction word into "fields", each of a few bits, and encode different pieces information from the instruction into each field
  - Small number of formats encoding operation code (opcode), register numbers, ...
  - Regularity!

#### Hexadecimal

- **■** Base 16
  - Compact representation of bit strings
  - 4 bits ("nibble") per hex digit
  - Ox means "I'm hexadecimal" Assignment Project Exam Help

| 0 | 0000 | 4 <b>h</b> | ttps9/190wc          | oder.co | m 1000  | С | 1100 |
|---|------|------------|----------------------|---------|---------|---|------|
| 1 | 0001 | 5 A        | dd <b>W&amp;C</b> ha | t powc  | ode†001 | d | 1101 |
| 2 | 0010 | 6          | 0110                 | a       | 1010    | е | 1110 |
| 3 | 0011 | 7          | 0111                 | b       | 1011    | f | 1111 |

- Example: 0x eca8 6420
  - 1110 1100 1010 1000 0110 0100 0010 0000

#### **RISC-V R-format Instructions**

#### Instruction fields

- opcode: operation code
- rd: destination register number
- funct3: 3-bit function code (additional opcode)
- rs1: the first sourcetregister number
- rs2: the second source registep number
- *funct7*: 7-bit function code (additional opcode)

| funct7 | rs2    | rs1    | funct3 | rd     | opcode |
|--------|--------|--------|--------|--------|--------|
| 7 bits | 5 bits | 5 bits | 3 bits | 5 bits | 7 bits |

### **R-format Example**

add x9, x20, x21

| funct7 | rs2    | rs1    | funct3 rd |        | opcode |
|--------|--------|--------|-----------|--------|--------|
| 7 bits | 5 bits | 5 bits | 3 bits    | 5 bits | 7 bits |

Assignment Project Exam Help

https://powcoder.com

| 0       | 21 Ad | d <b>W2©</b> hat | pow <b>@</b> odei | 9     | 51      |
|---------|-------|------------------|-------------------|-------|---------|
|         |       |                  |                   |       |         |
| 0000000 | 10101 | 10100            | 000               | 01001 | 0110011 |

 $0000\,0001\,0101\,1010\,0000\,0100\,1011\,0011_{two} = 015A04B3_{16}$ 

# Opcode Map

RV32I Base Instruction Set

| imm[31:12] rd 0110111      |                                         |                       |           |                       |         |          |
|----------------------------|-----------------------------------------|-----------------------|-----------|-----------------------|---------|----------|
|                            | rd                                      | 0010111               | AUIPC     |                       |         |          |
| imi                        | rd                                      | 1101111               | JAL       |                       |         |          |
| imm[11:                    | 0]                                      | rs1                   | 000       | rd                    | 1100111 | JALR     |
| imm[12 10:5]               | rs2                                     | rs1                   | 000       | imm[4:1 11]           | 1100011 | BEQ      |
| imm[12 10:5]               | rs2                                     | rs1                   | 001       | imm[4:1 11]           | 1100011 | BNE      |
| imm[12 10:5]               | rs2                                     | rs1                   | 100       | imm[4:1 11]           | 1100011 | BLT      |
| imm[12 10:5]               | rs2                                     | rs1                   | 101       | imm[4:1 11]           | 1100011 | BGE      |
| imm[12 10:5]               | rs2                                     | rs1                   | 110       | imm[4:1 11]           | 1100011 | BLTU     |
| $imm[12 10:5]$ $\triangle$ | ssignmer                                | t Projec              | t Exai    | imm[41 11]<br>n Help  | 1100011 | BGEU     |
| imm[11:                    |                                         | it i rejec            | 1 1000 an | n rich                | 0000011 | LB       |
| imm[11:                    | <u> </u>                                | rs1                   | 001       | rd                    | 0000011 | LH       |
| imm[11:                    |                                         | powcoc                | ep.1001   | $\mathbf{n}$ rd       | 0000011 | LW       |
| imm[11:                    | _                                       | rs1                   | 100       | rd                    | 0000011 | LBU      |
| imm[11:                    | · / / / / / / / / / / / / / / / / / / / | VeCrhat p             | 101       | dor                   | 0000011 | LHU      |
| imm[11:5]                  | Agu V                                   | rec <sub>stat</sub> j | 10%CO     | der <sub>m[4:0]</sub> | 0100011 | brack SB |
| imm[11:5]                  | rs2                                     | rs1                   | 001       | imm[4:0]              | 0100011 | SH       |
| imm[11:5]                  | rs2                                     | rs1                   | 010       | imm[4:0]              | 0100011 | brack SW |
| imm[11:                    | 0]                                      | rs1                   | 000       | rd                    | 0010011 | ADDI     |
| imm[11:                    | 0]                                      | rs1                   | 010       | rd                    | 0010011 | SLTI     |
| imm[11:                    | 0]                                      | rs1                   | 011       | rd                    | 0010011 | SLTIU    |
| imm[11:                    | 0]                                      | rs1                   | 100       | rd                    | 0010011 | XORI     |
| imm[11:                    | 0]                                      | rs1                   | 110       | rd                    | 0010011 | ORI      |
| imm[11:                    | 0]                                      | rs1                   | 111       | rd                    | 0010011 | ANDI     |
| 0000000                    | shamt                                   | rs1                   | 001       | rd                    | 0010011 | SLLI     |
| 0000000                    | shamt                                   | rs1                   | 101       | rd                    | 0010011 | SRLI     |
| 0100000                    | shamt                                   | rs1                   | 101       | rd                    | 0010011 | SRAI     |
| 0000000                    | rs2                                     | rs1                   | 000       | rd                    | 0110011 | ADD      |
| 0100000                    | rs2                                     | rs1                   | 000       | rd                    | 0110011 | SUB      |
| UUUUUUU                    | ran                                     | ra1                   | ∩∩1       | rd                    | N11NN11 | QTT      |

#### **RISC-V I-format Instructions**

- Immediate arithmetic and load instructions
  - rs1: source or base address register number
  - immediate: constant operand, or offset added to base address

Assignment Project Exam Help

- 2s-complement, sign extended https://powcoder.com
- How big can this immediate be? der
- Why did they pick this size?
- Advantages/disadvantages of making it bigger/smaller?

| immediate | rs1    | funct3 | rd     | opcode |
|-----------|--------|--------|--------|--------|
| 12 bits   | 5 bits | 3 bits | 5 bits | 7 bits |

#### RISC-V I-format vs. R-format

#### I-format:

| immediate | rs1    | funct3 | rd     | opcode |
|-----------|--------|--------|--------|--------|
| 12 bits   | 5 bits | 3 bits | 5 bits | 7 bits |

#### R-format:

Assignment Project Exam Help

| funct7 | rs2    | https://powcofaesteom rd     | opcode |
|--------|--------|------------------------------|--------|
| 7 bits | 5 bits | Add5WeChat 3bitwcoder 5 bits | 7 bits |

- *Design Principle 3*: Good design demands good compromises
  - Different formats complicate decoding, but allow 32-bit instructions uniformly
  - Keep formats as similar as possible

#### RISC-V S-format Instructions

- Different immediate format for store instructions
  - rs1: base address register number
  - rs2: source operand register number
  - immediate: offset added to base address Assignment Project Exam Help
    - Split so that rshtand rs2 fields always in the same place

Add WeChat powcoder

| imm[11:5] | rs2    | rs1    | funct3 | imm[4:0] | opcode |
|-----------|--------|--------|--------|----------|--------|
| 7 bits    | 5 bits | 5 bits | 3 bits | 5 bits   | 7 bits |

#### RISC-V I-format vs. R-format vs. S-format

#### I-format:

| immediate | rs1    | funct3 | rd     | opcode |
|-----------|--------|--------|--------|--------|
| 12 bits   | 5 bits | 3 bits | 5 bits | 7 bits |

#### ■ R-format:

Assignment Project Exam Help

| funct7 | rs2    | https://powcofaesteom rd     | opcode |
|--------|--------|------------------------------|--------|
| 7 bits | 5 bits | Add5WeChat 3bitwcoder 5 bits | 7 bits |

#### S-format:

| imm[11:5] | rs2    | rs1    | funct3 | imm[4:0] | opcode |
|-----------|--------|--------|--------|----------|--------|
| 7 bits    | 5 bits | 5 bits | 3 bits | 5 bits   | 7 bits |