#### **Lecture 4:**

# Instructions: Language of

the Computer (3/3)

John Owens
Introduction to Computer Architecture
UC Davis EEC 170, Winter 2021

### From last time ...

- What instructions look like
  - RISC-V: 32 bit instructions, different types (R, I, S, and more)
  - RISC-V: Instructions either compute something or move something to from memory ject Exam Help
  - Last lecture: logical, branch, jump instructions
- Calling procedures Add WeChat powcoder
  - Arguments and return values
  - Jump instructions and return addresses
  - Saving registers and RISC-V register conventions
  - The stack, and memory regions

### **Character Data**

- Byte-encoded character sets
  - ASCII: 128 characters
    - 95 graphic, 33 control
  - Latin-1: 256 schiagranterst Project Exam Help
    - ASCII, +96 more graphic characters
- Unicode: 32-bit characterset Chat powcoder
  - Used in Java, C++ wide characters, ...
  - Most of the world's alphabets, plus symbols
  - UTF-8, UTF-16: variable-length encodings

### Byte/Halfword/Word Operations

- RISC-V byte/halfword/word load/store
  - Load byte/halfword/word: Sign extend to 64 bits in rd

```
- lb rd, offset(rs1)
- lh rd, offset(rs1)
- lw rd, Offset(rs1)
Project Exam Help
```

- Load byte/halfword/word/unsignedizere extend to 64 bits in rd

```
- lbu rd, offset(rs1)
- lhu rd, offset(rs1)
- lwu rd, offset(rs1)
```

Store byte/halfword/word: Store rightmost 8/16/32 bits

```
-sb rs2, offset(rs1)
-sh rs2, offset(rs1)
-sw rs2, offset(rs1)
```

### **String Copy Example**

- C code:
  - Null-terminated string

# **String Copy Example**

#### ■ RISC-V code:

x19: save, use as temporary x6, x7: don't save, also temporaries arguments: x10 = &y, x11 = &x no return value

```
strcpy:
 addi sp,sp,-8 // adjust stack for 1 doubleword
 x19,0(sp) // push x19
add x19,x0_Ax0_{ignment} Project contains in L1: add x5,x19,x10 // x10 = &y; x5 = addr of y[i]
 lbu x6,0(x5) https://powybiler.com
add x7,x19,x11 // x11 = &x; x7 = addr of x[i]
 sb x6,0(x7) Add WeiChat xolowcoder
 beq x6, x0, L2 // if y[i] == 0 then exit
 addi x19, x19, 1 // i = i + 1
 jal x0,L1 // next iteration of loop
L2: ld x19,0(sp) // restore saved x19
 addi sp,sp,8 // pop 1 doubleword from stack
 jalr x0,0(x1) // and return
```

- Most constants are small
  - 12-bit immediate is sufficient
- For the occasional 32-bit constant

lui rd, constigntment Project Exam Help

- Copies 20-bit constant to bits [31:12] of rd https://powcoder.com
- Extends bit 31 to bits [63:32]
- Clears bits [11:0] Add WeChat powcoder

```
lui x19, 976 // 0x003D0
```

# **Branch Addressing**

- Branch instructions specify
  - Opcode, two registers, target address
- Most branch targets are near branch
  - Forward or backward
- SB format: Assignment Project Exam Help



- "The address uses an unusual encoding, which simplifies data path design but complicates assembly."
- PC-relative addressing
  - Target address = PC + immediate  $\times$  2
  - Why 2? "The RISC-V architects wanted to support the possibility of instructions that are 2 bytes long."

# **Jump Addressing**

- Jump and link (jal) target uses 20-bit immediate for larger range
  - Also uses PC-relative addressing
  - Use jal x0, Label to jump (goto) to Label (unconditional jump) Assignment Project Exam Help
- UJ format:



- For long jumps, eg, to 32-bit absolute address
  - lui: load address[31:12] to temp register
  - jalr: add address[11:0] and jump to target

### **RISC-V Addressing Summary**

1. Immediate addressing



2. Register addressing



3. Base addressing <a href="https://powcoder.com">https://powcoder.com</a>



4. PC-relative addressing



# **RISC-V Encoding Summary**

| Name         | Field Field    |                            |             |        |               |        | Comments                      |  |  |
|--------------|----------------|----------------------------|-------------|--------|---------------|--------|-------------------------------|--|--|
| (Field Size) | 7 bits         | 5 bits                     | 5 bits      | 3 bits | 5 bits        | 7 bits |                               |  |  |
| R-type       | funct7         | rs2                        | rs1         | funct3 | rd            | opcode | Arithmetic instruction format |  |  |
| I-type       | immediate      |                            | nmënt l     | Junet3 | ect Eva       | modeln | Loads & immediate arithmetic  |  |  |
| S-type       | immed[11:5]    | rs2                        | rs1         | funct3 | immed[4:0]    | opcode | Stores                        |  |  |
| SB-type      | immed[12,10:5] | rs2                        | rs1         |        | immed[4:1,11] | opcode | Conditional branch format     |  |  |
| UJ-type      | imme           | ediate[20,10: <b>1,</b> 14 | 1942 • //10 | WC     | oder.co       | opcode | Unconditional jump format     |  |  |
| U-type       |                | immediate[31:1             |             |        | rd rd         | opcode | Upper immediate format        |  |  |

Add WeChat powcoder

# **Synchronization**

- Two processors sharing an area of memory
  - P1 writes, then P2 reads
  - Data race if P1 and P2 don't synchronize
    - Result Alepiem de so foi de la composition della composition del
- Example (next slide) ttps://powcoder.com
  - load balance from memory to register der
  - add \$1 to register value
  - store balance from register to memory

# Synchronization example

Suppose two cash machines, A and B, are both working on a deposit at the same time. Here's how the deposit() step typically breaks down into low-level processor instructions:

```
get balance (balance=0)
add 1
write back the result (balance=1)
When A and B are running concurrently, these low-level instructions interleave with each other (some might even be simultaneous in some sense but let's just worry about interleaving for now):
A get balance (balance=0)
A add 1
A write back the result (balance=1)

B get balance (balance=1)

Add WeCharbowcoder

B write back the result (balance=2)
This interleaving is fine – we end up with balance 2, so both A and B successfully put in a dollar.
```

This interleaving is fine – we end up with balance 2, so both A and B successfully put in a dollar. But what if the interleaving looked like this:

```
A get balance (balance=0)

B get balance (balance=0)

A add 1

B add 1

A write back the result (balance=1)

B write back the result (balance=1)
```

# **Synchronization**

- Two processors sharing an area of memory
  - P1 writes, then P2 reads
  - Data race if P1 and P2 don't synchronize
    - Result depends of order of accesses

      Help
- Hardware support required
  <a href="https://powcoder.com">https://powcoder.com</a>
   Atomic read/write memory operation
  - No other access to the location allowed between the read and write
- Could be a single instruction
  - E.g., atomic swap of register  $\leftrightarrow$  memory
  - Or an atomic pair of instructions

### Synchronization in RISC-V

- Load reserved: lr.d rd, (rs1)
  - Load from address in rs1 to rd
  - Place reservation on memory address
- Store conditional: sc. derderders 1 Exam Help
  - Store from rs2 (the value to be stored) to address in rs1 <a href="https://powcoder.com">https://powcoder.com</a>
    Succeeds if location not changed since the 1r. d
  - - Returns 0 in rd Add WeChat powcoder
  - Fails if location is changed
    - Returns non-zero value in rd

# **Synchronization in RISC-V**

Example 1: atomic swap (to test/set lock variable)

```
again: lr.d x10,(x20)
sc.d x11,(x20),x23 // X11 = status
bne x11,x0,again // branch if store failed
addi x23,x10,0 // X23 = loaded value
Assignment Project Exam Help
X23 and Mem[x20] have swapped
```

#### https://powcoder.com

#### Example 2: lock

```
addi x12,x0, Add We Chat powcoder

again: lr.d x10,(x20) // read lock

bne x10,x0,again // check if it is 0 yet

sc.d x11,(x20),x12 // attempt to store "locked" == 1

bne x11,x0,again // branch if fails

Unlock:

sd x0,0(x20) // free lock
```

# **Translation and Startup**



### **Assembler tasks**

- Translate assembly instructions into binary
- Do stuff that makes assembly writers' job easier
  - Translate labels to offsets (beq a1, a2, Label)
  - Pseudoinstructionment Project Exam Help
    - li is "load imprediate" (load anumber into a register), not in instruction set hat powcoder
    - If it's small enough, assembler generates addi
    - If it's bigger, lui then addi
    - m∨ is a copy instruction (not in instruction set)

### **Producing an Object Module**

- Assembler (or compiler) translates program into machine instructions
- Provides information for building a complete program from the pieces (following is Unix):
  - Header: describes contents of object module Assignment Project Exam Help Text segment: machine code

  - Static data segment: data allocated for the life of the program
  - Relocation info: which in structions water words depend on absolute addresses in this program?
    - Address space layout randomization (e.g.) requires this
  - Symbol table: labels that are not defined (external references)
  - Debug info: for associating with source code

### **Linking Object Modules**

- Much faster to link than recompile
- Produces an executable image
  - Merges segments
  - 2. Resolve labels (determine theiraddresses)
  - 3. Patch location-dependent and external refs
- Could leave location dependencies for fixing by a relocating Add WeChat powcoder
  - But with virtual memory, no need to do this
  - Program can be loaded into absolute location in virtual memory space
- Nice example in the book (p. 128)

### **Loading a Program**

- Load from image file on disk into memory
  - 1. Read header to determine segment sizes
  - 2. Create virtual address space
  - 3. Copy textandinitialized datatilitoameliloly
    - Or set pagetable entries sathey can be faulted in
  - 4. Set up arguments en stack powcoder
  - 5. Initialize registers (including sp, fp, gp)
  - 6. Jump to startup routine
    - Copies arguments to x10, ... and calls main
    - When main returns, do exit syscall

# **Dynamic Linking**

- Only link/load library procedure when it is called
  - Requires procedure code to be relocatable
  - Avoids image bloat caused by static linking of all (transitively) referenced libraries Exam Help
  - Automatically picks up new library versions

Add WeChat powcoder

### **Effect of Compiler Optimization**

#### Compiled with gcc for Pentium 4 under Linux



# **Effect of Language and Algorithm**



### **Lessons Learnt**

- Instruction count and CPI are not good performance indicators in isolation
- Compiler optimizations are sensitive to the algorithm
- Java/JIT compiled code is significantly tastenthan JVM interpreted
  - https://powcoder.com
     Comparable to optimized C in some cases
- Nothing can fix a dumb algorithm!

### MIPS Instructions

- MIPS: commercial predecessor to RISC-V
- Similar basic set of instructions
  - 32-bit instructions
  - 32 general purpose registers, register 0 is always 0
    Assignment Project Exam Help
    32 floating-point registers

  - Memory accessed the by load store instructions
    - Consistent use of addressing modes for all data sizes
- Different conditional branches
  - For <, <=, >, >=
  - RISC-V: blt, bge, bltu, bgeu
  - MIPS: slt, sltu (set less than, result is 0 or 1)
    - Then use beq, bne to complete the branch

# **Instruction Encoding: RISC-V vs. MIPS**

| Register-re              | egister                                     |                                |                              |            |                                        |     |                  |    |                  |    |           |   |
|--------------------------|---------------------------------------------|--------------------------------|------------------------------|------------|----------------------------------------|-----|------------------|----|------------------|----|-----------|---|
|                          | 31                                          | 25                             | 24                           | 20         | 19                                     | 15  | 14 12            | 11 | 7                | 6  |           | 0 |
| RISC-V                   | funct7                                      | 7(7)                           | rs2(5)                       |            | rs1(5)                                 |     | funct3(3)        |    | rd(5)            |    | opcode(7) |   |
|                          | 31                                          | 26 25                          | 21                           | 20         | 16                                     | 15  |                  | 11 | 10               | 6  | 5         | 0 |
| MIPS                     | Op(6)                                       |                                | Rs1(5)                       |            | Rs2(5)                                 |     | Rd(5)            |    | Const(5)         |    | Opx(6)    |   |
| Load                     | Load  31 Assignment Project Exam Help 7 6 0 |                                |                              |            |                                        |     |                  | 0  |                  |    |           |   |
| RISC-V                   |                                             | immediate                      |                              |            | rs1(5)                                 |     | funct3(3)        |    | rd(5)            |    | opcode(7) |   |
|                          | 31                                          | 26 25                          | ,21                          | 20         |                                        | 15  |                  |    |                  |    |           | 0 |
| MIPS                     | Op(6)                                       | <b>r</b>                       | iteps://p                    | <u>)O</u>  | WEGde                                  | r.C | com              |    | Const(16         | 6) |           |   |
|                          |                                             |                                |                              |            |                                        |     |                  |    |                  |    |           |   |
| Store                    | 31                                          | 2                              |                              | <b>2</b> 6 | hat po                                 | W   |                  |    | 7                | 6  |           | 0 |
| <b>Store</b><br>RISC-V   | immedia                                     | ` '                            | rs2(5)                       |            | rs1(5)                                 |     | <b>COC</b> (3)   |    | 7<br>nmediate(5) | 6  | opcode(7) |   |
| RISC-V                   | immedia                                     | 26 25                          | rs2(5)                       |            | rs1(5)<br>16                           | 15  |                  |    | mediate(5)       |    | opcode(7) | 0 |
|                          | immedia                                     | 26 25                          | rs2(5)                       |            | rs1(5)                                 |     |                  |    |                  |    | opcode(7) |   |
| RISC-V                   | immedia<br>31<br>Op(6)                      | 26 25                          | rs2(5)<br>21<br>Rs1(5)       | 20         | rs1(5)<br>16<br>Rs2(5)                 | 15  | funct3(3)        | im | Const(16         | 6) | opcode(7) | 0 |
| RISC-V<br>MIPS<br>Branch | 31 Op(6)                                    | 26 25                          | rs2(5)<br>5 21<br>Rs1(5)     |            | rs1(5)<br>16<br>Rs2(5)<br>19           | 15  | funct3(3)  14 12 | im | Const(16         | 6) | . , , ,   |   |
| RISC-V<br>MIPS           | immedia 31 Op(6) 31 immedia                 | 26 25<br>26 25<br>25<br>ate(7) | rs2(5) 21 Rs1(5) 5 24 rs2(5) | 20         | rs1(5)<br>16<br>Rs2(5)<br>19<br>rs1(5) | 15  | funct3(3)        | im | Const(16         | 6) | opcode(7) | 0 |
| RISC-V<br>MIPS<br>Branch | 31 Op(6)                                    | 26 25<br>ate(7)<br>26 25       | rs2(5) 21 Rs1(5) 5 24 rs2(5) | 20         | rs1(5)<br>16<br>Rs2(5)<br>19<br>rs1(5) | 15  | funct3(3)  14 12 | im | Const(16         | 6) | . , , ,   | 0 |

### The Intel x86 ISA

- **Evolution with backward compatibility** 
  - 8080 (1974): 8-bit microprocessor
    - Accumulator, plus 3 index-register pairs

  - 8086 (1978): 16-bit extension to 8080
     Assignment Project Exam Help
     Complex instruction set (CISC)
  - 8087 (1980): floatint point coprocessicom
    - Adds FP instructions and register stackder
  - 80286 (1982): 24-bit addresses, MMU
    - Segmented memory mapping and protection
  - 80386 (1985): 32-bit extension (now IA-32)
    - Additional addressing modes and operations
    - Paged memory mapping as well as segments

UC Davis EEC 170, Winter 2021 / © John Owens

### The Intel x86 ISA

- Further evolution...
  - i486 (1989): pipelined, on-chip caches and FPU
    - Compatible competitors: AMD, Cyrix, ...
  - Pentium (1993): superscalar, 64-bit datapath
    - Later versions added MMR (My RFM Edia extension) instructions
    - The infamous FDIV bug powcoder.com
  - Pentium Pro (1995), Pentium II (1997)
    - New microarchitecture (see colwell, Yhe Pentium Chronicles)
  - **Pentium III (1999)** 
    - Added SSE (Streaming SIMD Extensions) and associated registers
  - Pentium 4 (2001)
    - New microarchitecture
    - Added SSE2 instructions

### The Intel x86 ISA

- And further...
  - AMD64 (2003): extended architecture to 64 bits
  - EM64T Extended Memory 64 Technology (2004)
    - AMD64 adopted by Intel (with refinements)
    - Added SSFA instructionent Project Exam Help
  - Intel Core (2006)
    - Added SSE4 instructions, virtual machine support
  - AMD64 (announced 3007) SEF5 in struction der
    - Intel declined to follow, instead...
  - AVX: Advanced Vector Extension (announced 2008)
    - Longer SSE registers, more instructions
    - AVX-512 proposed 2013, implemented in Skylake (x86) 2017
- If Intel didn't extend with compatibility, its competitors would!
  - Technical elegance ≠ market success

### Basic x86 Registers



# **Basic x86 Addressing Modes**

#### Two operands per instruction

| Source/dest operand                    | Second source operand    |  |  |  |
|----------------------------------------|--------------------------|--|--|--|
| Register                               | Register                 |  |  |  |
| Register<br>Assignment Pro<br>Register | ject Exam Help<br>Memory |  |  |  |
| Memolyttps://powcoder.comRegister      |                          |  |  |  |
| Memory                                 | Immediate                |  |  |  |
| Add WeChat powcoder                    |                          |  |  |  |

#### Memory addressing modes

- Address in register
- Address =  $R_{base}$  + displacement
- Address =  $R_{base} + 2^{scale} \times R_{index}$  (scale = 0, 1, 2, or 3)
- Address =  $R_{base} + 2^{scale} \times R_{index} + displacement$

# **x86 Instruction Encoding**

- Variable length encoding
  - Postfix bytes specify addressing mode

Prefix bytex modifient Project Exam

operation

https://pow.coder.com

- Operand length, repetition, locking, W.e.



# **Implementing IA-32**

- Complex instruction set makes implementation difficult
  - Hardware translates instructions to simpler microoperations
    - Simple instructions: 1–1
    - ComplexingtructionProjemanyxam Help
  - Microengine similars to Blocoder.com
  - Market share makes this economically viable
- Comparable performance to RISC
  - Compilers avoid complex instructions

### Other RISC-V Instructions

- Base integer instructions (RV64I)
  - Those previously described, plus
  - auipc rd, immed // rd = (imm<<12) + pc</p>
    - follow/bysjadn(adds 12-bjt in Fred): follow/by
  - slt, sltu, slti, sltuit set/less than (like MIPS)
  - addw, subw, addiw: 32-bit add/subcoder
  - sllw, srlw, srlw, slliw, srliw, sraiw: 32-bit shift
- 32-bit variant: RV32I
  - registers are 32-bits wide, 32-bit operations

### **Instruction Set Extensions**

- M: integer multiply, divide, remainder
- A: atomic memory operations
- F: single-precision floating point
- D: double-precision floating point Exam Help
- C: compressed instructions powcoder.com
  - 16-bit encoding for frequently used instructions

### **Fallacies**

- Powerful instruction ⇒ higher performance
  - Fewer instructions required
  - But complex instructions are hard to implement
    - May slow down all instructions, including simple ones
  - Compilers are good at making fast code from simple instructions Add WeChat powcoder
- Use assembly code for high performance
  - But modern compilers are better at dealing with modern processors
  - More lines of code ⇒ more errors and less productivity

### **Fallacies**

- Backward compatibility ⇒ instruction set doesn't change
  - But they do accrue more instructions



### **Pitfalls**

- Sequential words are not at sequential addresses
  - MIPS-V addresses are byte addresses
  - Increment by 4 or 8, not by 1!
- Keeping a pointestgramautomoticatariable aftelpprocedure returns
  https://powcoder.com
  - e.g., passing pointer back via an argument Add WeChat powcoder
  - Pointer becomes invalid when stack popped

### **Concluding Remarks**

- Design principles
  - 1. Simplicity favors regularity
  - 2. Smaller is faster
  - 3. Good designed emant designed to mprontisely
- Make the common fasefastowcoder.com
- Layers of software/hardwareChat powcoder
  - Compiler, assembler, hardware
- RISC-V: typical of RISC ISAs
  - c.f. x86

### We likely don't have time for the next few slides

Great example though!

Assignment Project Exam Help

https://powcoder.com

Add WeChat powcoder

### **C Sort Example**

- Illustrates use of assembly instructions for a C bubble sort function
- Swap procedure (leaf)

### The Procedure Swap

### The Sort Procedure in C

Non-leaf (calls swap)

```
void sort (long long int v[], size_t n)
    size_t i, j;
    for (i Assøgninent Project Exam Help
      for (j = i - 1;
            j >httoss/spowjcodervegm+ 1];
v in x10, n in x11, i in x19, j in x20
```

### The Outer Loop

#### Skeleton of outer loop:

```
for (i = 0; i < n; i += 1)
                         // i = 0
  1i x19,0
for1tst:
               Assignment Project Exam Help
  bge x19,x11,exit1 // go to exit1 if x19 \geq x11 (i\geqn)
                    https://powcoder.com
  (body of outer for deop) eChat powcoder
  addi x19,x19,1
                        // i += 1
       for1tst
                  // branch to test of outer loop
exit1:
```

### The Inner Loop

#### Skeleton of inner loop:

```
for (i = i - 1; i > 0 \& v[i] > v[i + 1]; i - 1)
            addi x20, x19, -1 // j = i -1
for2tst:
               blt x20,x0,exit2 // go to exit2 if X20 < 0 (j < 0)
                                                                                         Ares is interpreted by the state of the stat
               slli x5,x20,3
               add x5, x10, x5
               ld x6,0(x5) // reg x6 = v[j]
               1d x7,8(x5) // reg xhttps://powcoder.com
               ble x6, x7, exit2 // go to exit2 if x6 \le x7
                                                                                         // copy parenetel 10 in hat 10 powcoder
                                  x21, x10
                mν
                             x22, x11 // copy parameter x11 into x22
                mν
                             x10, x21 // first swap parameter is v
                mν
                             x11, x20 // second swap parameter is j
                mν
            jal x1,swap // call swap
            addi x20, x20, -1 // j -= 1
                                for2tst // branch to test of inner loop
        exit2:
```

### **Preserving Registers**

#### Preserve saved registers:

```
addi sp,sp,-40 // make room on stack for 5 regs
sd x1,32(sp) // save x1 on stack
sd x22,24(sp) // save x22 on stack
sd x21,16(sp) // save x21 on stack
sd x20,8(sp) // save x20 on stack
sd x19,0(sp) // save x19 on stack
https://powcoder.com
```

#### Restore saved registers.

jalr x0,0(x1)

```
Add WeChat powcoder

sd x19,0(sp) // restore x19 from stack

sd x20,8(sp) // restore x20 from stack

sd x21,16(sp) // restore x21 from stack

sd x22,24(sp) // restore x22 from stack

sd x1,32(sp) // restore x1 from stack

addi sp,sp, 40 // restore stack pointer
```