Operating Systems and Concurrency

https://pf://exercy.com/concurrency

### Add Genri De Maere and Isaac Triguero coder

University Of Nottingham United Kingdom

2018

- The principles of paging are:
  - Main memory is divided into small equal sized frames
  - Enthipposessis/d/videntintoppages of educal size C
  - A page table contains multiple "relocation registers" (page table) to map the pages on to frames
- The benefits of paging include:
  - No external fragmentation POWCOder

- Address Translation Implementation (revisited). COm
   Principles behind virtual memory
- Complex/large page tables

### Add WeChat powcoder

## Assignment of reject Exam Help of bytes/words: byte memory [N];

- Address ranges from 0 through (N 1)
- N addresses
   N addresses
- E.g. in a 16-bit machine, we can address up to 246 distinct at cresses. Nowadays, each cell of memory is typically a byte.
   Thus, we can address up to 64 kilobytes.
- If the memory is split into 16 blocks (= $2^4$ ); Block size =  $2^{16}/2^4 = 2^{12} = 4$  kilobytes

Figure: Memory as a linear array of bytes (16-bit)

Physical memory



Figure: Address Translation

A logical (physical) address is relative to the start of the program (memory) and consists of two parts:

S 1 Diffight near pits that representing off set within the page frame e.g. 12 bits for the offset, allowing up to 4096 (2<sup>12</sup>) bytes per page (frame).

- e.g. 12 bits for the offset, allowing up to 4096 (2<sup>12</sup>) bytes per page (frame).
   The left most n bits that represent the page (frame) number
- e.g. 4 bits for the page number allowing 16 (2<sup>4</sup>) pages (frames)
- The biffet within the page and frame remains the same (they are the same size)
- The page number to frame number mapping is held in the page table



A logical (physical) address is relative to the start of the program (memory) and consists of two parts:

- The **left most** *n* **bits** that represent the **offset within the** page (frame).

   The **left most** *n* **bits** that represent the **page** (frame) number
  - e.g. 4 bits for the page number allowing 16 (2<sup>4</sup>) pages (frames)
- The biffet within the page and frame remains the same (they are the same size)
- The page number to frame number mapping is held in the page table



A logical (physical) address is relative to the start of the program (memory) and consists of two parts:

- The **left most** *n* **bits** that represent the **offset within the page (frame)** e.g. 12 bits for the offset, allowing up to 4096 (2<sup>12</sup>) bytes per page (frame)
   The **left most** *n* **bits** that represent the **page (frame) number**
- e.g. 4 bits for the page number allowing 16 (2<sup>4</sup>) pages (frames)
- The biffet within the page and frame remains the same (they are the same size)
- The page number to frame number mapping is held in the page table



A logical (physical) address is relative to the start of the program (memory) and consists of two parts:

S 1 Diffight near pits that representing off set within the page frame e.g. 12 bits for the offset, allowing up to 4096 (2<sup>12</sup>) bytes per page (frame).

- ē.g. 12 bits for the offset, allowing up to 4096 (2\*2) bytes per page (frame).
   The left most n bits that represent the page (frame) number
  - e.g. 4 bits for the page number allowing 16 (2<sup>4</sup>) pages (frames)
- The biffet within the page and frame remains the same (they are the same size)
- The page number to frame number mapping is held in the page table



A logical (physical) address is relative to the start of the program (memory) and consists of two parts:

- The **left most** *n* **bits** that represent the **offset within the page** (frame).

   The **left most** *n* **bits** that represent the **page** (frame) number
  - e.g. 4 bits for the page number allowing 16 (2<sup>4</sup>) pages (frames)
- The biffet within the page and frame remains the same (they are the same size)
- The page number to frame number mapping is held in the page table

# Add WeChat pow.coder

• A logical (physical) address is relative to the start of the program (memory) and consists of two parts:

S1 Did ign no 1/1 bits that ep a sent the offset within the page frame e.g. 12 bits for the offset, allowing up to 4096 (2<sup>12</sup>) bytes per page (frame)

- The left most n bits that represent the page (frame) number
   e.g. 4 bits for the page number allowing 16 (2<sup>4</sup>) pages (frames)
- The biffet within the page and frame remains the same (they are the same size)
- The page number to frame number mapping is held in the page table

# Add WeChat pow.coder

• A logical (physical) address is relative to the start of the program (memory) and consists of two parts:

S1 Did ign no 1/1 bits that ep a sent the offset within the page frame e.g. 12 bits for the offset, allowing up to 4096 (2<sup>12</sup>) bytes per page (frame)

- The left most n bits that represent the page (frame) number
   e.g. 4 bits for the page number allowing 16 (2<sup>4</sup>) pages (frames)
- The biffet within the page and frame remains the same (they are the same size)
- The page number to frame number mapping is held in the page table

# Add WeChat pow.coder

A logical (physical) address is relative to the start of the program (memory) and consists of two parts:
 S 1 (principle) (principle) (principle) (principle)
 E.g. 12 bits for the offset, allowing up to 4096 (2<sup>12</sup>) bytes per page (frame)

- e.g. 12 bits for the offset, allowing up to 4096 (212) bytes per page (frame)
   The left most n bits that represent the page (frame) number
- e.g. 4 bits for the page number allowing 16 (2<sup>4</sup>) pages (frames)
   The **offset** within the page and frame remains the same (they are the same)
- The page number to frame number mapping is held in the page table

# Add WeChat pow.coder

A logical (physical) address is relative to the start of the program
 (memory) and consists of two parts:
 C 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (1) 1 (

- The **left most** *n* **bits** that represent the **offset within the page** (frame).

   The **left most** *n* **bits** that represent the **page** (frame) number
  - e.g. 4 bits for the page number allowing 16 (2<sup>4</sup>) pages (frames)
- The biffet within the page and frame remains the same (they are the same size)
- The page number to frame number mapping is held in the page table

# Add WeChat pow.coder

A logical (physical) address is relative to the start of the program (memory) and consists of two parts:
 S 1 (principle) pits that represent the offset within the page (frame)
 e.g. 12 bits for the offset, allowing up to 4096 (2<sup>12</sup>) bytes per page (frame)

- ē.g. 12 bits for the offset, allowing up to 4096 (2\*2) bytes per page (frame).
   The left most n bits that represent the page (frame) number
  - e.g. 4 bits for the page number allowing 16 (2<sup>4</sup>) pages (frames)
- The biffet within the page and frame remains the same (they are the same size)
- The page number to frame number mapping is held in the page table



A logical (physical) address is relative to the start of the program (memory) and consists of two parts:

The left meet a bits that represent the new (frame)

- The left most n bits that represent the page (frame) number
   e.g. 4 bits for the page number allowing 16 (2<sup>4</sup>) pages (frames)
- The biffet within the page and frame remains the same (they are the same size)
- The page number to frame number mapping is held in the page table

# Add WeChat pow.coder

A logical (physical) address is relative to the start of the program (memory) and consists of two parts:

- The **left most** *n* **bits** that represent the **offset within the page** (frame).

   The **left most** *n* **bits** that represent the **page** (frame) number
  - e.g. 4 bits for the page number allowing 16 (2<sup>4</sup>) pages (frames)
- The biffet within the page and frame remains the same (they are the same size)
- The page number to frame number mapping is held in the page table

# Add WeChat pow.coder



Physical memory

Figure: Address Translation

- Extract the page number from logical address
- 2 Use page number as an index to retrieve the frame number in the page apertus: //nowcoder.com
- Add the "logical oitset within the page" to the start of the physical frame
- Hardware implementation of address translation
  - The CPU's memory management unit (MMU) intercepts legical actives we chart powcoder
  - MMU uses a page table as above
  - The resulting physical address is put on the memory bus

- Code execution and data manipulation are usually restricted to a small subset (i.e. limited number of pages) at any point in time
- This is called the principle of locality
- Not all pages have to be loaded in memory at the same time ⇒ virtual memory
  - And the entrace bages of the entrace that memory is wasteful
  - Desired blocks could be loaded on demand

#### Virtual Memory An Example



Figure: Virtual Memory

- The resident set refers to the pages that are loaded in main memory
- A page fault is generated if the processor accesses a page that is not in memory 105://DOWCOGET.COM
  - A page fault results in an interrupt (process enters blocked state)
    - An I/O operation is started to bring the missing page into main memory
  - A context switch (may) take place
  - A interrupt signal Areat the Properation with the process enters ready state)

- Save registers/process state
- Analyse interrupt (i.e., identify page fault)
- Validate page reference, determine page location
- Isshidi 13/0/ plueMgCOUCht. Cov Mansfer
- 2. Context switch (optional)
- 3. Interrupt for I/O completion
  - Store process state/registers
  - Ana Addin er Welcomat powcoder
  - Update page table (page in memory)
  - Wait for original process to be scheduled
- 4. Context switch to original process

#### Virtual Memory The Benefits

Being able to maintain more processes in main memory through the use of virtual memory improves CPU utilisation Example part of virtual memory improves take upon the virtual memory in vi

Virtual memory allows the logical address space (i.e processes) to be larger than physical/address space (i.e main memory)
 54 bit nachine 2 2 logical addresses (theoretically)

Add WeChart powcoder

Figure: Logical Address ⇒ physical address

#### Virtual Memory The Benefits

• Being able to maintain more processes in main memory through the use of virtual memory improves CPU utilisation SS1 adMila locasies take to be a facility since the arminy part at 10

## Add WeChat powcoder Physical Address O 1 0 0 0 0 0 0 0 1 0 0

Figure: Logical Address ⇒ physical address

#### Virtual Memory Page Tables Revisited: Contents of a Page Entry

A "present/absent bit" that is set if the page/frame is in memory

SS rectified to select the rest of the page (rathe rest of the pages have to be written back to disk when evicted)

- A "referenced bit" that is set if the page is in use
- Proteston and sharing bits year write execute or combinations thereof



Figure: Page Table Entry

## Assignment Project Exam Help On a 16 bit machine, the total address space is 216

- - Assuming that 10 bits are used for the offset (2<sup>10</sup>)
  - 6 bits can be used to number the pages
  - · NTPS in POWGODER. COM
- In a 32 bit machine, total address space is 2<sup>32</sup>
  - Assuming pages of 2<sup>12</sup> bits (4KB)

  - 20 bits call be used to rumber the pages
     31 bages (approx. unilidrif can be naintaine COCET)
- On a 64 bit machine ...

- How do we deal with the increasing size of page tables, i.e., where do we store them?
  - Their size prevents them from being stored in registers
  - Indy by by stored in Myulu mile benow COM
    - Multi-level page tables
    - Inverted page tables (for large virtual address spaces)
- How can we maintain acceptable speeds?: address translation happens at every mandry reference, it has to be as to WCOCCI.
  - Accessing main memory results in memory stalls

#### Virtual Memory Page Tables Revisited: Multi-level Page Tables



Figure: Multi-level page tables (from Tanenbaum)



Figure: Multi-level Address Translation (from Stallings)

- Memory organisation of multi-level page tables:

  - The root page table is always maintained in memory

    Pide table Sthems (Ver Translained Tra
- Assume that a fetch from main memory takes T nano seconds
  - With a single page table level, access is 2 × T

  - : With the lag with elevers laccess is 3×1 wooder

#### Paging Address Translation: Exercises

Given a 4KB page/frame size, and a 16-bit address space, calculate:

Number M of bits for offset within a page.

SS1 Supply Clark representing Gales So number places Help

What is the physical address for 0, 8192, 20500 using this page table?



Table: Page Table

https://b.socrative.com/login/student/

Room name: G52OSC

Paging splits logical and physical address spaces into small pages/frames to reduce internal and external fragmentation
 Virtual methory exploits the principle of locality and allows for

Virtual memory exploits the principle of locality and allows for processes to be loaded only partially into memory, large logical address spaces require "different" approaches

address spaces require "different" approaches Add WeCnat powcoder

<sup>&</sup>lt;sup>1</sup>Tanenbaum Section 3.3