# ICS51 - MIPS Single-Cycle Datapath Adding Instructions & Performance

- The basic datapath we have built only implements the instructions lw, sw, beq, R-type and jump. In order to add the other instructions from the MIPS assembly instruction set additional hardware in the datapath is needed.
- To add a new instruction to the datapath, the key steps are:
  - o Determine which group of existing instructions the new instruction is most like, if any.
  - o Determine the flow of the data through the datapath, starting after the Fetch stage
    - Remember, the Fetch stage is the same for all instructions
  - O Determine any necessary changes to the existing datapath and any additional hardware that may be required (always add hardware as a last resort)
  - o Determine the control signals for the existing system and added hardware
    - You may need to change existing controls to add more bits.
    - Make sure you change the control values for the existing instructions and specify any new controls

Ex: addi rt, rs, immediate

# Reg[rt] = Reg[rs] + sign-extended immediate



## Assignment Project Exiampits Help

The rs register (Reg[rs]) is read from the register file. Reg[rs] is added to the sign-extended immediate value. The result of the ALU is stored into Reg[rt]

- This instruction is most sinitations by the law spin two of the ALU as the memory address it is stored into a register similar to an R-type instruction.
- No datapath changes are required With Because the data can flow through the wires used by the lw/sw and R-type instruction already implemented Chall DOWCOGET
- The control signals for the entire datapath must be defined to operate this new instruction. By considering what task each component is performing for the instruction, we can determine which control signals need to be asserted/de-asserted (1/0). Only the added row for the control table is shown.

| Instr | RegDst | RegWrite | ALUSrc | Mem<br>Read | Mem<br>Write | Memto<br>Reg | Branch | ALUOp | Jump |
|-------|--------|----------|--------|-------------|--------------|--------------|--------|-------|------|
| addi  | 0      | 1        | 1      | 0           | 0            | 0            | 0      | 00    | 0    |



UCI ICS 51 – Introduction to Computer Organization

Copyright 2020 – Prof. Jennifer Wong-Ma

I-type

imm

16 bits

This content is protected and may not be shared uploaded or distributed.



### swr Instruction Walk-through

| 7,1    |        |        |        |        |        |  |  |  |  |
|--------|--------|--------|--------|--------|--------|--|--|--|--|
| op     | rs     | rt     | rd     | shamt  | funct  |  |  |  |  |
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |  |  |  |  |

R-type

- The instruction stores data in memory like sw, but to the address specified by the addition of 2 registers
- This instruction must be an R-format instruction because it specifies 3 registers
- We need to read the rs and rd registers from the register file and send the stored values to the ALU to be added.
- In addition, the rt register must be read from the register file to obtain the value to store at the ALU calculated memory address.
- Since each component of the datapath can only be used once in the single cycle datapath, we must modify the register file to read 3 registers: rs, rt, and rd.
- In order to pass the value of Reg[rd] to the ALU for the addition, we must expand the ALUSrc MUX to include this new input. The ALUSrc control must be expanded to 2 bits for all existing instructions
- The required changes to the datapath are shown in red



• The highlighted areas represent the instruction operation



• The ALUSrc control must be expanded for all instructions and the control signals defined for the new instruction

| Instr | RegDst | RegWrite | ALUSrc | Mem<br>Read | Mem<br>Write | Memto<br>Reg | Branch | ALUOp | Jump |
|-------|--------|----------|--------|-------------|--------------|--------------|--------|-------|------|
| lw    | 0      | 1        | 01     | 1           | 0            | 1            | 0      | 00    | 0    |
| sw    | X      | 0        | 01     | 0           | 1            | X            | 0      | 00    | 0    |
| R-    | 1      | 1        | 00     | 0           | 0            | 0            | 0      | 10    | 0    |
| type  |        |          |        |             |              |              |        |       |      |
| beq   | X      | 0        | 00     | 0           | 0            | X            | 1      | 01    | 0    |
| Jump  | X      | 0        | XX     | 0           | 0            | X            | X      | XX    | 1    |
| swr   | X      | 0        | 10     | 0           | 1            | X            | 0      | 00    | 0    |

Ex: swinc rt, immediate(rs) # Mem[Reg[rs]+immediate] = Reg[rt]
# Reg[rs] = Reg[rs] +4



#### swinc Instruction Walk-through



- This instruction performs the standard sw instruction and additionally increments Reg[rs] by 4. All of this is performed in one instruction -> one clock cycle
  - o Compound instructions such as this one is commonly found in CISC instruction sets
- The sw portion of the instruction is unchanged. No datapath modifications are required for this half of the instruction.
- For the second half of the instruction, the value in the rs register must be incremented by 4. The only existing adder in the data and the value of the register must be incremented by 4. The only existing adder in the data and the value of this adder we can add RD1 and the value 4 together.
- The result, Reg[rs] +4, needs to be written back to the register file. To do so, the output of the PCBranch adder must go into the MentoRegimux as a new input. The control of this mux is expanded from 1-bit to 2-bits. This provides a path for the data to the Write data input (WDS) of the register file.
- To store the result into the rs register, the 5-bits of rs must be connected to the Write register line (WriteReg) of the register file. As rs is not a current option, the RegDst mux must be expanded to take the 5-bit rs value. RegDst is expanded and the control becomes 2-bits.
  - o Remember, when a control is expanded, it must be expanded for all existing instructions)
- The required changes to the datapath are shown in red



UCI ICS 51 – Introduction to Computer Organization

Copyright 2020 – Prof. Jennifer Wong-Ma

• The highlighted areas represent the instruction operation



• The RegDest & Memoregontrol must be expanded for all instructions. A new control for the added multiplexors is needed (swinc) and the existing control signals must be defined for the new instruction

| Instr | RegDst | RegWrite   | tps://                                      | Mem Y<br>Read | Write O      | der.  | <b>Com</b>  | ALUOp        | Jump | Swinc |
|-------|--------|------------|---------------------------------------------|---------------|--------------|-------|-------------|--------------|------|-------|
| lw    | 00     | 1          | 1                                           | 1             | 0            | 01    | 0           | 00           | 0    | X     |
| SW    | XX     | 0          | 1 1                                         | _ 0 _         | 1            | XX    | 0           | 00           | 0    | X     |
| R-    | 01     | 1 <b>A</b> | $\bigcup_{i \in \mathcal{N}} \mathcal{N}_i$ | / <b>e</b> (  | <b>'h</b> ฆt | 100 W | <b>VCOC</b> | <b>C1</b> 70 | 0    | X     |
| type  |        | 7 1        |                                             |               | Hut          | Pov   |             |              |      |       |
| beq   | XX     | 0          | 0                                           | 0             | 0            | XX    | 1           | 01           | 0    | 0     |
| Jump  | XX     | 0          | X                                           | 0             | 0            | XX    | X           | XX           | 1    | X     |
| swinc | 10     | 1          | 1                                           | 0             | 1            | 10    | 0           | 00           | 0    | 1     |

#### **Critical Path of Single Cycle Datapath**



#### **Single Cycle Datapath Critical Path**

- We must wait for everything (all signals) to propagate & the correct values to be calculated
  - o Ex: ALU might not produce "right answer" right away
- We use write signals along with clock to determine when to write (falling edge of clock cycle)
- Clock cycle time determined by length of the longest path in the datapath
- Cycle time can be calculated based on the critical timing of each component.
- Ex: Consider the single cycle datapath and the following component delays:
  - o Instruction and data memory (200ps)
  - o ALU and adders (100ps)
  - o register file access, read and write (50ps)
  - o Assume all other units are negligible (muxes, control unit, shifters, etc)

| Instr Class | (simplified) Functional Units used by instruction class |                  |              |                  |                  |       |  |
|-------------|---------------------------------------------------------|------------------|--------------|------------------|------------------|-------|--|
| R-type      | Fetch<br>200ps                                          | Regs (R)<br>50ps | ALU<br>100ps | Regs (W)<br>50ps |                  | 400ps |  |
| lw          | Fetch<br>200ps                                          | Regs (R)<br>50ps | ALU<br>100ps | Mem<br>200ps     | Regs (W)<br>50ps | 600ps |  |
| sw          | Fetch<br>200ps                                          | Regs (R)<br>50ps | ALU<br>100ps | Mem<br>200ps     |                  | 550ps |  |
| branch      | Fetch<br>200ps                                          | Regs (R)<br>50ps | ALU<br>100ps |                  |                  | 350ps |  |
| jump        | Fetch<br>200ps                                          |                  |              |                  |                  | 200ps |  |

- o Critical path: load instruction (requires the longest time to execute, uses the most components in sequence)
- Instruction memory  $\rightarrow$  register file  $\rightarrow$  ALU  $\rightarrow$  data memory  $\rightarrow$  register file
- Because each instruction will take a single clock cycle, all instructions must wait the length of time of the Load instruction.
  - o It is not feasible to vary period for different instructions
  - o This violaes is Maria maria to the comparation as Help

https://powcoder.com

Add WeChat powcoder