## UCCD1133 Introduction to Computer Organisation and Architecture

Assignment Project Exam Help

https://powcoder.com

Add WeChat powcoder

#### Disclaimer

• This slide may contain copyrighted material of which has not been specifically authorized by the copyright owner. The use of copyrighted materials are solely for educational purpose. If you wish to use this copyrighted material for other purposes, you must first obtain permission from the original copyright owner.

Assignment Project Exam Help

https://powcoder.com

Add WeChat powcoder

## Assignment Project Exam Help

https://powcoder.com

Add WeChat powcoder

Chapter 3-3

Basic Logic Gates

## Outline

- Express the operation of
  - NOT,
  - OR,
  - AND,
  - NOR,
  - NAND,
  - XOR and
  - XNOR Assignment Project Exam Help gates with Boolean algebra and truth table.
- Construct timing diaglathphowipg the proter timing behaviour of inputs and outputs for various logic gates.
- Use logic gates in simple application hat powcoder





## Logic Gates

- Logic gates are used to realize Boolean expression.
- They are the fundamental building blocks of all digital circuits.
- Three basic logic gates: AND, OR, NOT gates.
- Other common logic gates: NAND, NOR, XOR, XNOR gates.



#### (a) Common logic gate symbols Add WeChat powcoder



(b) Symbols defined in IEEE/ANSI Standard 91-84

## NOT Gate (Inverter)

Logic symbol of NOT gate:



- Logic equation
   f n = a'
   WeChat powlegidequation
   f = a\_n'
- A NOT operation on a logic variable A is denoted as  $\bar{A}$  or A' (NOT A).
- The bubble indicates an active-low
- An absence of a bubble indicates otherwise
- Functionality
  - Invert the signal level implementing NOT function.
  - To create a buffer



#### **OR** Gate

Logic symbol of OR gate:





2-input OR gate

Multiple input OR gate

|     | а                                                 | h | $f = a + \Lambda$ | gianmant Project Evam Haln                                                |  |  |  |
|-----|---------------------------------------------------|---|-------------------|---------------------------------------------------------------------------|--|--|--|
| - } | <u>u</u>                                          |   | 1 - 4 1           | SISIIII Chariting Cold function from the truth table                      |  |  |  |
|     | 0                                                 | 0 | 0                 | ssignment Project Exam Help beriving logic function from the truth table, |  |  |  |
|     | Λ                                                 | 1 | 1                 | f = a'b + ab' + ab                                                        |  |  |  |
|     | U                                                 | ı | I                 | https://povygodon.com                                                     |  |  |  |
|     | 1                                                 | 0 | 1                 | https://powcoder.com                                                      |  |  |  |
|     | 4                                                 |   | 4                 | _   _                                                                     |  |  |  |
| L   | 1                                                 | 1 | 1                 | = a + a' b                                                                |  |  |  |
| 0   | 2 in a constant to bla Add Wa Chathan arranged as |   |                   |                                                                           |  |  |  |
| 2   | 2-input OR truth table Add WeEhat powcoder        |   |                   |                                                                           |  |  |  |

- Logic equation
  - f = a + b
- □ The OR function is represented by a plus sign + .
- □ From the truth table, OR function can be described as:
  - If any one of the input (a or b or c or d or ...) is asserted, then output will be asserted. If all inputs are de-asserted, then output will be de-asserted.
  - For a 2-input OR gate, output f is HIGH when either input a or b is HIGH, or when a and b are HIGH.

#### AND Gate

Logic symbol of AND gate:



2-input AND gate

Multiple input AND gate

|   |   | Assignment Project Exam Help          | n |
|---|---|---------------------------------------|---|
| а | b | f=ab similarit i Toject Exam Her      | Р |
| 0 | 0 | 0                                     |   |
| 0 | 1 | o https://pberivingdegic-function fro | m |
| 1 | 0 | o truth table,                        |   |
| 1 | 1 | 1 Add W Chat powed or                 |   |
|   | _ | Aud Weenat boweouer                   |   |

- 2-input AND truth table
- Logic equation
  - f = a b
- □ The AND function of a and b is represented by a dot as a•b, or simply ab.
- From truth table, AND function can be described as
  - If all inputs (a **and** b **and** c **and** d **and** ...) are asserted, then output will be asserted; if any one input is de-asserted, then output will be de-asserted.
  - Output f is HIGH only when inputs a and b are HIGH.

#### **NOR Gate**

Logic symbol of NOR gate:

2-input NOR gate

|   |   | Accio       | nment P                | roject Exam Help                    |
|---|---|-------------|------------------------|-------------------------------------|
| а | b | f_n = (a+b) |                        | Deriving logic function             |
| 0 | 0 | 1           | , ,                    | from the truth table                |
| 0 | 1 | 0           | ntt <del>ps://po</del> | from the truth table,<br>wcoder com |
| 1 | 0 | 0           |                        | _                                   |
| 1 | 1 | 0           | Add WoC                | = (a'b')"                           |
|   |   | 1           | Auu WEC                | hat peweeder                        |

2-input NOR truth table

- Logic equation
  - f\_n = (a + b)'
- NOR function is derived from OR
  - Has exactly the OR gate behaviour except that the output is active-low.
  - The output f\_n is HIGH only when both inputs a and b are LOW.

### NAND Gate

Logic symbol of NAND gate:





2-input NAND gate

Multiple input AND gate

|                |        |                                                              | f n =/\ach\d | anment    | Project Exam Help            |  |
|----------------|--------|--------------------------------------------------------------|--------------|-----------|------------------------------|--|
|                | a<br>  | <u>a</u>                                                     | 1            | 8         | Deriving logic function from |  |
|                | 0      | 1                                                            | 1            |           | the truth table,             |  |
|                | 1      | 0                                                            | 1            | https://p | the truth table,             |  |
|                | '<br>1 | 1                                                            | 0            |           | = a' + b'                    |  |
| 2-i            | nput   | at NAND truth table = a' + b'    Chat poweroder = (a' + b')" |              |           |                              |  |
|                |        |                                                              |              |           |                              |  |
| Logic equation |        |                                                              |              |           | = (a b)'                     |  |

- - $f_n = (a b)'$
- NAND function is derived from AND
  - Has exactly the AND behaviour except that the output is active-low.
  - Output f\_n is HIGH when either inputs a or b is LOW, or when a and b are LOW.

## Exclusive-OR (XOR) Gate

Logic symbol of XOR gate:



- Logic equation
  - f = a ⊕ b

https://powcoder.com

- Deriving logic function from the tablet powcoder

  SOP form: f = a' b + a b'
- For practical purposes, useful to recognize the pattern of both POS and SOP forms for XOR.
- From truth table, XOR function can be described as
  - Odd number of inputs asserted, then output will be asserted.
  - Otherwise (even number), output will be de-asserted.

## Exclusive-NOR (XNOR) Gate

Logic symbol of XNOR gate:



| а | b | $f_n = (a \oplus b)$ |
|---|---|----------------------|
| 0 | 0 | 1                    |
| 0 | 1 | 0                    |
| 1 | 0 | 0                    |
| 1 | 1 | 1                    |

2-input XNOR gate. Assignment pur export truth Help

- $f_n = (a \oplus b)' = a \odot b$  https://powcoder.com Logic equation

Add WeChat powcoder
Deriving logic function from truth table,

SOP form: 
$$f_n = a'b' + ab$$

- XNOR function is derived from XOR
  - Has exactly the XOR behaviour except that the output is active-low.

## Timing Diagram Representation of a Logic Function

- Timing diagram is useful:
  - To relate output to inputs in terms of *functional behaviour* and *timing behaviour* of the circuit.
  - As a requirement to design circuits.
  - To analyse the output of the circuits in response to the different combination of input signals - testing.
- Example 1 Assignment Project Exten Help
  Sketch the output waveform at f for
  the 3-input AND gate shown/below coder com
  with the given a, b and e input
  signals.

  Add WeChat powcoder



#### Basic Logic Gates Applications: Enable and Disable Functions

#### Example 1

- A circuit is to measure the frequency of waveform A.
- Frequency => rate of occurrence i.e. how many occurrences per second.
- The AND gate is enabled for 1 s for waveform A pulses to pass through and counted by the counter.
- Then the AND gate is disabled by de-asserting enable signal.
- No pulses to the counter
  - Signal A is blocked / disabled by the AND gate.
- The counter counts the number of pulses per second and produces a binary output that goes to a decoding and display circuit to result the result of the produce of the pr



The enable pulse is repeated at certain intervals for new count. If the frequency of signal A changes, a new value will be displayed. Between enable pulses, the counter is reset to zero to ready for a new count.

#### Basic Logic Gates Applications: Enable and Disable Functions

#### Example 2

- A 2-input OR gate is used to enable or disable a clock signal.
- Instead of using an enable signal name, it is more appropriate to use the disable signal name.
- When the disable signal is asserted, the OR output stays HIGH no clock signal appears on the OR output.
- When the disable signal is de-asserted, the clock signal appears on the OR output.



#### Basic Logic Gates Applications: Enable and Disable Functions

#### Example 3

A manufacturing plant uses two tanks to store liquid chemicals. Each tank has a sensor that detects the
chemical level drops to 25% of full – the sensors produce a HIGH when the water level is above 25% and LOW
otherwise. When both tanks are more than 25% full, a green LED will light. Show how a NAND gate can be
used to implement the function.



## Assignment Project Exam Help

https://powcoder.com

Add WeChat powcoder

Chapter 3-4

# Combinational circuits Analysis and Synthesis

## Digital Circuit Structure Classification

- Generally, digital circuits are classified into:
  - Combinational circuit.
    - Asynchronous (non-clocked).



- Memory element circuit.
  - Asynchronous (non-clocked) latch circuits.
  - Synchronous (clocked) flip-flop circuits.

Assignment Project Exam Help

https://powcoder.com

Add WeChat powcoder

### **Combinational Circuit**

#### Definition:

- Combinational circuit the output is a function of only the present input.
- The timing behaviour can be modelled using the timing diagram.
- The functional behaviour of a combinational circuit can be described/ represented/ modelled using: Assignment Project Exain utself convert one form
  - Basically combinational of data into another form to

- Boolean algebra.
  - suit the requirement of the • z[m] = fm(x[1], ..., x[n]), where m = 1 to k nttps://powcoder.comeiving circuit blocks.
- Truth table.
- Timing diagram.
- Block diagram and schematic diagram Chat powce actiple
- HDL Hardware Description Language





Block diagram of a combinational circuit.

## Combinational Circuit Analysis

- Combination circuit analysis enable us to determine the functions that the circuits implement.
- Analysis is useful to:
  - Determine the behavior of the circuit
    - Logic equations, truth tables, timing diagrams and schematic are used to describe the behavior of the logic circuit.
  - Verify the correctness of the circuit (as compare to the circuit specification).
     Assist in converting the circuit to a different form.
- Example 1 <a href="https://powSoldter.com">https://powSoldter.com</a>
  Describe the behaviour of the logic Convert the sche

Convert the schematic into the truth table circuit in the form of truth table.

| appo  | Jovernseleter<br>Output | Intermediate<br>Output | Output            |
|-------|-------------------------|------------------------|-------------------|
| a b c | a'c                     | a⊕b                    | f = (a ⊕ b) + a'c |
| 000   | 0                       | 0                      | 0                 |
| 001   | 1                       | 0                      | 1                 |
| 010   | 0                       | 1                      | 1                 |
| 011   | 1                       | 1                      | 1                 |
| 100   | 0                       | 1                      | 1                 |
| 101   | 0                       | 1                      | 1                 |
| 110   | 0                       | 0                      | 0                 |
| 111   | 0                       | 0                      | 0                 |

## Combinational Circuit Analysis

#### Example 2



Solution 2

Obtain the truth table then the minterm lists.

| Inputs  | Outputs |   |
|---------|---------|---|
| ABC     | Υ       | Ζ |
| 000     | 0       | 0 |
| T 0 0 1 | 1       | 1 |
| Help    | 1       | 0 |
| 011     | 0       | 1 |
| 100     | 0       | 0 |
| 101     | 0       | 1 |
| 110     | 1       | 1 |
| . 111   | 1       | 0 |

Given the circuit topology, it is stimulated with a sequence of inputs to obtain the output signals Y and Z as shown in the timing diagram. Since there are 3 inputs A, B, and C, we can use all the 2<sup>3</sup> combinations of input values.

Find the truth table and the minterm lists for Y and Z.



Y = A'B'C + A'BC' + ABC' + ABC =  $\sum$  m(1, 2, 6, 7)

$$Z = A'B'C + A'BC + AB'C + ABC'$$
  
=  $\sum m(1, 3, 5, 6)$ 

- Combination circuit synthesis:
  - from a model (algebra, truth table, timing diagram) becomes schematic (circuit topology/ structure information)
  - Realisation of the circuit
- From the circuit tppplogynlogic gate levels are dassified into:
  - Two-level logic. ✓
  - Multilevel logic. https://powcoder.com

Add WeChat powcoder

## Two-level Logic

- In a two level logic, input signals pass through 2 levels of logic to reach the output.
  - For now, ignore inverters since very small delay
- For reading, analysing and modelling work, digital circuits are expressed in terms of AND and OR gates.



- The two-leve Aggirgarpue hts Project Exatwo natural forms
  - SOP
    - AND-OR structure https://powcoder.com Level 2 Level ?
    - All-NAND structure

Add WeChat For actual implementation on silicon (to prepare for physical design), use NAND and NOR.

Faster than AND and OR



#### Two-level Logic: AND-OR and All-NAND circuit structures

- SOP natural form is AND-OR structure
- Getting from AND-OR to All-NAND structure
  - Method 1: gate manipulation f
  - Method 2: algebra manipulation
- Example 1
  Implement the function ent Project Exam Help using All-NAND structure https://powcoder.com
  - Solution (Method 2)

Add WeChat 
$$\bar{p}$$
  $\bar{p}$   $\bar{p$ 

After we have obtained the NAND form, draw the circuit

#### Example 2

Find a simplified logic network for the logic circuit shown below.



## https://powcoder.com

#### Solution 2

Convert the schematic into Boolean algebra. Then minimise the logic expression. If the circuit is complex, can look for intermediate logic expression first. Example.

P1 = 
$$(ab)'(a' + c)'$$
  
P2 =  $b \oplus c'$   
 $f = (P1 + P2)'$   
 $f = ((a b)'(a' + c)' + (b \oplus c'))'$   
 $f = ((a b)'(a' + c)' + (b c + b' c'))'$   
 $f = ((a' + b')(a c') + (b c + b' c'))'$   
 $f = (a b' c' + (b c + b' c'))'$   
 $f = (b' c' + b c)'$ 



2 levels, two 2-input NOR, one 2-input AND, 4 literals

#### Example 3

Implement  $f(X, Y, Z) = \sum m(0, 3, 4, 5, 7)$  in NAND logic.

#### Solution 3



#### Example 4

The input to a logic circuit consists of four signals A, B, C and D. These inputs represent 4-bit binary number where A is the MSB and D is the LSB. Use algebraic method to design a 2-level logic circuit such that the output is high only when the binary number input is less than 7. Design a circuit using only NAND gates.

## Assignment Project Exam Help

```
Solution 4
```

```
Using NAND gates => SOP:
f(A,B,C,D) https://powcoder.com
```

- $= \sum m(0,1,2,3,4,5,6)$
- = A'B'C'D' + A'B'C'D + A'A'OO + A'A'OO + A'BOO'
- = A'B' + A'C' + A'D'

