ENGG\*3380

Dr. Abou El Nasr

April 7th, 2023

ENGG\*3380 Project

Group 6

Yasir Al-Obaidi (1145544)

Pratham Patel (1140832)

# Contents

| Problem Statement                                      | 4  |
|--------------------------------------------------------|----|
| Assumptions and Constraints                            | 4  |
| System Overview                                        | 4  |
| Part 1                                                 | 5  |
| Figure 1: Implementation of Components - Part 1        | 6  |
| Figure 2: Implementation of Port Maps – Part 1         | 7  |
| Figure 3: PC Register Code – Part 1                    | 8  |
| Figure 4: Control Unit Code – Part 1                   | 9  |
| Figure 5: Top Module Design CPU – Part 1               | 10 |
| Part 2                                                 | 10 |
| Figure 6: Zero Detector Code – Part 2                  | 11 |
| Figure 7: Zero Detector Port Map Implementation        | 11 |
| Figure 8: Top Level Implementation of BNE Instruction  | 12 |
| Figure 9: Top Level Implementation of JUMP Instruction | 13 |
| Figure 10: Block Diagram of Entire Project             | 14 |
| Verification                                           | 19 |
| Part 1                                                 | 19 |
| Figure 11: Part 1 Simulation                           | 20 |
| Part 2                                                 | 21 |
| Figure 12: Part 2 Simulation                           | 22 |
| Errors and Issues                                      | 23 |
| Summary                                                | 23 |
| Appendix A – CPU Top Level                             | 24 |
| Appendix B – Full Adder                                | 41 |
| Appendix C – Control                                   | 43 |
| Appendix D – Memory                                    | 52 |
| Appendix E – 2-to-1 Multiplexor                        | 58 |
| Appendix F – 3-to-1 Multiplexor                        | 59 |
| Appendix G – 4-Bit 2-to-1 Multiplexor                  | 60 |
| Appendix H – 16-Bit 2-to-1 Multiplexor                 | 61 |
| Appendix I – 2-Bit 3-to-1 Multiplexor                  | 62 |

| Appendix J – OR Gate       | 64 |
|----------------------------|----|
| Appendix K – Registers     | 65 |
| Appendix L – Sign Extend   | 69 |
| Appendix M – 16-Bit ALU    | 70 |
| Appendix N – 4-Bit ALU     | 74 |
| Appendix O – AND Gate      | 78 |
| Appendix P – Zero Detector | 80 |
| Appendix Q – PC Register   | 83 |
| Appendix R – Block Diagram | 85 |
| Appendix S – Test Bench    | 87 |
|                            |    |

### **Problem Statement**

The challenge of this project was to create a working CPU and test the various instructions and components to ensure that the CPU is working properly. We had to complete some unfinished code and write new files in VHDL to complete this CPU.

## **Assumptions and Constraints**

We were constrained to use the files provided by the lab instructor as a foundation of the VHDL code and build the new parts and connections from there. We were also instructed to use Vivado 2019 to build and test the CPU on.

## **System Overview**

For the project we were provided the following files:

- ALU\_16Bit.vhd
- ALU.vhd,and\_gate.vhd
- Control.vhd
- CPU\_3380\_Test.vhd
- full\_adder.vhd
- mux2\_1.vhd
- mux3\_1.vhdMUX21\_4Bit.vhd
- MUX21\_16Bit.vhd
- MUX31.vhd

- or\_gate.vhd
- PC\_REG.vhd
- Registers.vhdMemory.vhd
- Signextend.vhd.

#### Part 1

These files were for the most part completed and ready to be used for the project. For Part 1 of the project, we had to finish implementing the Data Memory Block, a 3-to-1 Multiplexor, Program Counter and Instruction Memory components into the top-level CPU module so that they can all be called properly with the correct outputs and inputs. We also had to test the design using the provided test bench for Part 1. The Top Level of the CPU is provided in Appendix A. All the code necessary for the project is provided in the appendix area as well, labeled clearly. Some of it will be referenced in the report (Ones that were changed or added by the group), while the rest is for reference.

The main portion of Part 1 was to finish implementing the component calls and port maps for the files provided by the instructor.

We had to implement the memory and program counter components, whose code is shown below:

Figure 1: Implementation of Components - Part 1

```
component Memory
generic (
   INPUT : string := "in.txt";
OUTPUT : string := "out.txt"
    clk : in std logic;
    read_en : in std_logic;
    write_en : in std_logic;
    addr : in std_logic_vector(15 downto 0);
     data_in : in std_logic_vector(15 downto 0);
    data_out : out std_logic_vector(15 downto 0);
    mem_dump : in std_logic
end component;
component PC REG
port(
    clk : in std_logic;
    reset : in std_logic;
     Input : in std_logic_vector(15 downto 0);
     Output : out std_logic_vector(15 downto 0)
```

Next, we had to finish the port maps of the components so that each part of the CPU is getting the correct inputs it needs to perform its function and the outputs from each part are also directed to its desired location. The components that we port mapped were Program Counter, Instruction Memory, Control Unit, Data Memory, and 3-to-1 Multiplexor. All these port maps can be seen in Appendix A, but I will include some here for reference.

Figure 2: Implementation of Port Maps – Part 1

Another part of the project was to write the code for the PC register. This allowed for the CPU to move from one instruction to another as it would take an input and generate the next instruction location at the next rising edge of the clock. The code for that can be seen completely in Appendix Q, but it can also be shown below.

Figure 3: PC Register Code – Part 1

```
entity PC_REG is
    port(
        clk : in std_logic;
        reset : in std_logic;
        reset : in std_logic_vector(15 downto 0);
        Output : out std_logic_vector(15 downto 0)
        );
end PC_REG;
architecture Behavioral of PC_REG is
begin
    process(reset, clk)
begin

--To do: write the code; if reset is zero, the output will be zero. Otherwise, at the rising edge of the clock, the input will be transfered to the output.

if reset = '0' then
        output <= x"00000";
        elsif (rising_edge(clk) and reset='1') then
              output <= input;
        end if;
        end if;
        end process;
end Behavioral;</pre>
```

For the purposes of part 1, the input of the PC register would always be the output + 2. Later in part 2, it gets a bit more complicated as we had to introduce 2 new instructions that impacted the PC register input directly. We will discuss that later.

The final part of Part 1 was to finish writing the code for the Control unit. This part would figure out which parts of the CPU would be required based on the input, which was the instructions or OP code of the CPU. Essentially it is responsible for fetching instructions, decoding those instructions, generating the correct signals to the various components that would be required and executing the instruction. The code is referenced in Appendix C and is partly shown below.

Figure 4: Control Unit Code – Part 1

As you can see, depending on the OP code, it will generate different signals for the various components and send those out as its outputs.

In the end, after the correct porting of inputs and outputs, Part 1 of the project looked like the figure below.

Figure 5: Top Module Design CPU – Part 1



#### Part 2

For part 2 of the project, we had to implement 2 new instructions for the CPU. These instructions were the JUMP and Branch if Not Equal (BNE) instructions. These are types of control flow instructions that would change the program counter (PC) to be something different than the usual PC+2 that we assumed in Part 1. To implement these new instructions, I needed to implement the following components and a few other signals in the top-level CPU module.

- Zero Detector
- 2 2-to-1 Multiplexors
- AND Gate

The BNE instruction required the ALU output as it uses it to determine if the two inputs are equal or not. The ALU output being 0 would mean that the two are equal hence the

instruction should not branch. To figure out this output, the group implemented a Zero Detector from scratch. It was not complicated; however, it essentially was an if statement that compared the output to 0 in hexadecimal. The code for the detector is available in full in Appendix P and partially in the figure below.

Figure 6: Zero Detector Code – Part 2

```
architecture Behavioral of Zero_Detector is
begin
    process (input_data)
    begin
        if input_data = "000000000000000" then
            zero <= '1';
        else
            zero <= '0';
        end if;
    end process;
end architecture Behavioral;</pre>
```

Figure 7: Zero Detector Port Map Implementation

```
ZERO_DETECT: Zero_Detector port map(
   input_data => alu_src_mux_out,
   zero => zero_flag
);
```

The Zero signal went on to go into a NOT gate as the zero detector outputs a 1 if the output of the ALU is 0 and we want to implement a branch if NOT equal and not a branch if equal. This inverted signal along with the branch signal output from the control unit then went into an AND gate that would ensure both are 1 for the instruction to continue. That AND gate was called PCSrc in the code. It is used as the selection signal for the first 2-to-1 multiplexor.

The BNE instruction also required the normal PC register output to be summed with the sign extend output before it can be used in a multiplexor with the PCSrc. Since those two signals

were already calculated, it was very easy to calculate a new signal as the sum of those in the toplevel module and only required 1 line.

The signal referred to above and the original PC register output without the addition of the sign extend are the two inputs of the first multiplexor. This multiplexor, whose code is below in Appendix E, chooses either the regular PC+2 output, for non-control flow instructions or the BNE output if the branch signal is turned on. The top-level code for this is shown below.

Figure 8: Top Level Implementation of BNE Instruction

Next came implementing the JUMP instruction. It behaved similarly to the BNE instruction as it was another control flow instruction and just required another multiplexor to implement. This new multiplexor took in the output from the BNE multiplexor, which would be the regular PC+2 output anyways, and a new signal for the jump location, which is calculated by taking the top 4 bits of the PC+2 instruction and adding the last 12 bits of the instruction. This is done by simply ANDing the two parts together and storing the result in a signal called "jumpin" in the top-level module. Those two inputs, along with a selection signal, which was the jump signal from the control unit, were the 3 inputs for the last multiplexor. The output is then taken into the PC register to determine the next instruction location. Below is the code in the top-level module for the jump instruction.

Figure 9: Top Level Implementation of JUMP Instruction

The final diagram of the project looks like the pictures below. Apologies for the separate pictures, I could not manage to fit it all in 1 image and still make it legible. The entire picture, zoomed out, is available in Appendix R.

Figure 10: Block Diagram of Entire Project









## Verification

### Part 1

For both parts, we used the provided test bench provided by the instructor, which is available in Appendix S. The input files were also provided by the instructor and part 1 and part 2 had different input instructions so changing the test bench was not required, just using the new instructions input file was enough.

For part 1, which tested the ADD, ADDI, SUB, SUBI, AND, OR, LW, SW and SLT instructions produced a simulation report that is shown below.

Figure 11: Part 1 Simulation



It is a bit difficult to read in this report, but the actual PNG file is included in the project files for reference. Anyways, depending on the input instructions, the values in the registers and memory addresses change on the next rising clock signal.

#### Part 2

For the second part's simulation, it was very similar to the previous one with the inclusion of the two new instructions, JUMP and BNE. To see the instructions working, the simulation required the PC register output to also be shown. The simulation for this part of the project is below.

Figure 12: Part 2 Simulation

| Name                                  | Value                         | su 0                                   | su 009        |                                                              | 2,000 ns    | ns               | 1,500 ns      | 0 ms            |                             | 2,000 ns     |                                                                                        | 2,500 ns     |                              | su 000'6    |                               | 4           | 13,500 |
|---------------------------------------|-------------------------------|----------------------------------------|---------------|--------------------------------------------------------------|-------------|------------------|---------------|-----------------|-----------------------------|--------------|----------------------------------------------------------------------------------------|--------------|------------------------------|-------------|-------------------------------|-------------|--------|
|                                       |                               |                                        |               |                                                              |             |                  |               |                 |                             |              |                                                                                        |              |                              |             |                               |             |        |
| ■ clock                               |                               |                                        |               |                                                              |             |                  |               |                 |                             | _            |                                                                                        |              |                              | -           | _                             | _           |        |
| > 🐿 Output[15:0]                      | 34                            | 0 \ 2 \ 4 \ 6                          | 8<br>8<br>8   | 14 \ 16 \ 18                                                 | 20 × 22     | X 24 X 26 X 2    | 8 \ 16 \ 18   | X 20 X 22       | 24 \ 26                     | 28 \ 16      | X 18 X 20 X 2                                                                          | 24           | z6 × 28 × 16 ×               | 18 \ 20 \   | 22 \ 24 \                     | ze X 30 X   | 32     |
| > 😽 instruction[15:0]                 | 0000                          | 5204 \4317 \0423 \3543 \c3             | 3 <352 2000   | 8236 \ 0744 \ 1627                                           | C460 1441   | X2841 X8802 XBG  | 10 0744 1627  | 7 \ c460 \ 1441 | <460 \ 1441 \ 7841 \ 9802 \ |              | (b010 \0744 \1627 \c460 \1441                                                          |              | 7841 \9802 \b010 \0744 \1627 | 25          | c460 \1441 \7841 \;           | 802 ZS71    | 0000   |
| <ul> <li>W REG[15:0][15:0]</li> </ul> | 0,0,0,0,0,0,1,2,6,0,0,8,8,    | 0,00 0,00 0,00 0,00                    | 0,0,0,0,0,0,0 | ( 011,0,8,0,0,0,0,0,0,0,0,0 ) 00,0,0,0,0,0,0,0,0 ) 00,0,0,0, | 0,0,0,0,0,0 | 0,0,0,0,0,0,0,0  | 0,8,0,10 0,00 | 0,0,0,0,0       | 0,0,0,0,0                   | 0,0,0,6,2,10 | 0,00 \ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0                                               | 0'0'0'0      | 0,0,0,0,4,4,10               |             | (0,0,0,0,0) (0,00 (0,0,0,0,0) |             | 0,00   |
| > 🛂 [15][15:0]                        | 0                             |                                        |               |                                                              |             |                  |               |                 | 0                           |              |                                                                                        |              |                              |             |                               |             |        |
| > 😼 [14][15:0]                        | 0                             |                                        |               |                                                              |             |                  |               |                 | 0                           |              |                                                                                        |              |                              |             |                               |             |        |
| > 🛂 [13][15:0]                        | 0                             |                                        |               |                                                              |             |                  |               |                 | 0                           |              |                                                                                        |              |                              |             |                               |             |        |
| > 💖 [12][15:0]                        | 0                             |                                        |               |                                                              |             |                  |               |                 | 0                           |              |                                                                                        |              |                              |             |                               |             |        |
| > 💖 [11][15:0]                        | 0                             |                                        |               |                                                              |             |                  |               |                 | 0                           |              |                                                                                        |              |                              |             |                               |             |        |
| > 💖 [10][15:0]                        | 0                             |                                        |               |                                                              |             |                  |               |                 | 0                           |              |                                                                                        |              |                              |             |                               |             |        |
| > 😼 [9][15:0]                         | 0                             |                                        |               |                                                              |             |                  |               |                 | 0                           |              |                                                                                        |              |                              |             |                               |             |        |
| > 💖 [8][15:0]                         | 1                             |                                        |               |                                                              |             |                  |               | 0               |                             |              |                                                                                        |              |                              |             | ×                             | 1           |        |
| > 😼 [7][15:0]                         | 2                             |                                        | 0             | ×                                                            |             | 8                | ><            |                 | 9                           |              | ×                                                                                      | ÷            |                              |             | 2                             |             |        |
| > 😼 [6][15:0]                         | 9                             |                                        |               | 0                                                            |             |                  |               | ×               | 2                           |              | ×                                                                                      |              |                              | ><          | 9                             |             |        |
| > 😼 [5][15:0]                         | 0                             | 0                                      | ×             |                                                              |             |                  |               |                 | 12                          |              |                                                                                        |              |                              |             |                               | ><          | •      |
| > 😼 [4][15:0]                         | 0                             | 0                                      |               | 4                                                            |             | X                | 3             |                 | ×                           | 2            |                                                                                        | ><           | 1                            |             | ×                             | 0           |        |
| > 🛂 [3][15:0]                         | 8                             | 0                                      |               |                                                              |             |                  |               |                 | 8                           |              |                                                                                        |              |                              |             |                               |             |        |
| > 😼 [2][15:0]                         | 8                             | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | -4            | X                                                            |             |                  |               |                 |                             | 8            |                                                                                        |              |                              |             |                               |             |        |
| > 14 [1][15:0]                        | 1                             |                                        |               |                                                              |             |                  |               |                 | 1                           |              |                                                                                        |              |                              |             |                               |             |        |
| > 😼 [0][15:0]                         | 0                             |                                        | _             |                                                              | _           |                  | -             |                 | 0                           |              |                                                                                        | _            |                              | _           |                               |             |        |
| ∨ ₩ mem[0:33][7:0]                    | 4,0,3,0,2,0,1,0,-1,-1,-1,-1,- | -1,-1,-1,-1,-1,-1,-1,-1,-1,-1          | 9             | -1,-1,-1,-1,-1,-1,-1,-1,-1,0                                 |             | -1,-1,-1,-1,-1,- | 1,-1,-1,-1,   | -1,-1,0 4,0,    | 3,0,-1,-1,-1,               | -1,-1,-1,-1, | 3,40,4,1-1,-1,-1,-1,-1,0,3,0,3,0,1-,1-,1-,1,-1,-1,-1,-1,-1,0,3,0,3,0,1,-1,1-,1,-1,1,-1 | 0,3,0,2,0,-1 | 1,-1,-1,-1,-1,               | -1,-1,8,0,0 | 4,0,3,0,2,0,                  | ,0,-1,-1,-1 | 1,-1,0 |
| [0].Z[0] 📭 <                          | 4                             |                                        | -1            |                                                              |             |                  |               |                 |                             |              | 4                                                                                      |              |                              |             |                               |             |        |
| > 🛂 [1][7:0]                          | 0                             |                                        | -1            |                                                              |             |                  |               |                 |                             |              | 0                                                                                      |              |                              |             |                               |             |        |
| > 😼 [2][7:0]                          | 3                             |                                        |               | -1                                                           |             |                  |               |                 |                             |              |                                                                                        | П            | 3                            |             |                               |             |        |
| > 🐿 [3][7:0]                          | 0                             |                                        |               | -1                                                           |             |                  |               | X               |                             |              |                                                                                        |              | 0                            |             |                               |             |        |
| > 😼 [4][7:0]                          | 2                             |                                        |               |                                                              |             | -1               |               |                 |                             |              | X                                                                                      |              |                              | 2           |                               |             |        |
| [0:2][5] 🖍 <                          | 0                             |                                        |               |                                                              |             | -1               |               |                 |                             |              | X                                                                                      |              |                              | 0           |                               |             |        |
| [0][7][8]                             | -                             |                                        |               |                                                              |             |                  | -1            |                 |                             |              |                                                                                        |              |                              | Ĭ           |                               | 1           |        |
| [0:2][7] 😽 <                          | 0                             |                                        |               |                                                              |             |                  | -1            |                 |                             |              |                                                                                        |              |                              | Ĭ           |                               | 0           |        |
| [0:7][8] 🛂 <                          | 7                             |                                        |               |                                                              |             |                  |               |                 | -1                          |              |                                                                                        |              |                              |             |                               |             |        |
| [0:2][6] 🖍 <                          | -1                            |                                        |               |                                                              |             |                  |               |                 | -1                          |              |                                                                                        |              |                              |             |                               |             |        |
| > 🛂 [10][7:0]                         | -                             |                                        | -             |                                                              | -           |                  |               |                 | -1                          |              |                                                                                        |              |                              |             |                               |             |        |
| > 😼 [11][7:0]                         | -1                            |                                        | -             |                                                              | -           |                  |               |                 | -1                          |              |                                                                                        |              |                              |             |                               |             |        |
| > 🐿 [12][7:0]                         | -1                            |                                        |               |                                                              |             |                  |               |                 | -1                          |              |                                                                                        |              |                              | -           |                               |             |        |
| > 🛂 [13][7:0]                         | 7                             |                                        |               |                                                              |             |                  |               |                 | -1                          |              |                                                                                        |              |                              |             |                               |             |        |
| > 😼 [14][7:0]                         | 8                             | 7                                      |               |                                                              |             |                  |               |                 |                             | 8            |                                                                                        |              |                              |             |                               |             |        |
| > 🛂 [15][7:0]                         | 0                             | 1-                                     |               |                                                              |             |                  |               |                 |                             | 0            |                                                                                        |              |                              |             |                               |             |        |
|                                       |                               |                                        |               |                                                              |             |                  |               |                 |                             |              |                                                                                        |              |                              |             |                               |             |        |

Likewise to the Part 1 picture, this is also included in the project files for closer inspection. Here the second line, below the clock signal, the PC register is shown to show the impact of the BNE and JUMP instructions.

#### **Errors and Issues**

There were two main errors that the group experienced while working on the project. In the first part, there were no major errors that had us stumped as the instructions were laid out clearly but in part 2, where there was less guidance, is where we found the most trouble. The first major issue we had was figuring out the control outputs for the BNE instructions. We overlooked the fact that the BNE instruction required a comparison between the two inputs to determine the branch condition and had the ALU\_OP signal as "00' rather than "01". This error was frustrating to fix as it was easily overlooked and seemed correct, but we eventually found it after reading a detailed explanation of what happens with branch instructions. The final major error was related to the Zero Detector output. The group forgot to invert the signal for the zero flag and as a result the BNE acted like a BEQ. We noticed this error when we tried to run the simulation and it ended quicker than it was supposed to as if the BNE instruction worked properly, it was supposed to loop back through some of the instructions again as it would have been equal the first time, however the test bench continued. We fixed this after that realization and everything else seemed to be working fine with no big issues.

## **Summary**

Overall, this was a very fun project where I learned a lot about the inner workings of a CPU and was happy with the final output. The errors that we experienced were frustrating but, in

the end, only increased my knowledge of the CPU and its functionality as I had to understand what the code was doing differently compared to what I wanted it to do to be able to debug and fix the errors.

## Appendix A – CPU Top Level

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use ieee.std_logic_arith.all;
use ieee.std_logic_unsigned.all;
--use IEEE.NUMERIC_STD.ALL;
entity CPU_3380 is
       port(
              clk
                     : in std_logic;
              clear : in std_logic;
              mem_dump : in std_logic := '0'
      );
end CPU_3380;
```

## architecture Behavioral of CPU\_3380 is

## COMPONENT ALU\_16Bit

port(

A : in std\_logic\_vector(15 downto

0);

B : in std\_logic\_vector(15 downto

0);

S : in std\_logic\_vector(1 downto

0);

Sout : out std\_logic\_vector(15 downto 0);

Cout : out std\_logic

);

END COMPONENT;

**COMPONENT Registers** 

port(

clk : in std\_logic;

clear : in std\_logic;

a\_addr : in std\_logic\_vector( 3 downto 0);

a\_data : in std\_logic\_vector(15 downto 0);

load : in std\_logic;

b\_addr : in std\_logic\_vector(3 downto 0);

c\_addr : in std\_logic\_vector(3 downto 0);

b\_data : out std\_logic\_vector(15 downto 0);

c\_data : out std\_logic\_vector(15 downto 0)

);

### END COMPONENT;

#### **COMPONENT Control**

port(

op : in std\_logic\_vector(3 downto 0);

alu\_op : out std\_logic\_vector( 1 downto 0);

alu\_src : out std\_logic;

reg\_dest : out std\_logic;

```
std_logic_vector( 1 downto 0);
             reg_src
                                  out
                                         std_logic;
             mem_read
                                  out
                                         std_logic;
             mem_write
                                  out
             jump
                        : out std_logic;
                    : out std_logic
         branch
      );
end component;
component Signextend
      port(
                                         std_logic_vector( 3 downto 0);
              immIn
                                  in
             immOut
                                                std_logic_vector(15 downto 0)
                                         out
      );
end component;
component full_adder
 port(
```

std\_logic;

reg\_load

:

out

```
:
                         std_logic;
       В
                  in
                         std_logic;
       Cin:
                  in
                  out std_logic;
       Sout:
       Cout:
                         std_logic
                   out
  );
end component;
     component mux3_1
generic (WIDTH : positive:=16);
     port(
            Input1
                                              std_logic_vector(WIDTH-1 downto 0);
                                in
                         :
                                              std_logic_vector(WIDTH-1 downto 0);
            Input2
                         :
                                in
            Input3
                                              std_logic_vector(WIDTH-1 downto 0);
                                in
                         :
           S
                                              in
                                                           std_logic_vector(1
                                       :
     downto 0);
            Sout
                                              std_logic_vector(WIDTH-1 downto 0));
                                :
                                       out
     end component;
```

std\_logic;

in

A

```
component mux2_1
generic (WIDTH : positive:=16);
     port(
           Input1
                                             std_logic_vector(WIDTH-1 downto 0);
                         :
                                in
            Input2
                                             std_logic_vector(WIDTH-1 downto 0);
                                in
           S
                                                           std_logic;
                                             in
            Sout
                                             std_logic_vector(WIDTH-1 downto 0));
                                :
                                       out
     end component;
     component Memory
generic (
  INPUT : string := "in.txt";
  OUTPUT : string := "out.txt"
);
port (
     -- TODO 1: Finish implementing the memory component
  clk : in std_logic;
```

```
read_en : in std_logic;
  write_en : in std_logic;
  addr : in std_logic_vector(15 downto 0);
  data_in : in std_logic_vector(15 downto 0);
  data_out : out std_logic_vector(15 downto 0);
  mem_dump : in std_logic
);
    end component;
    -- TODO 2: Finish implementing the program counter component
    component PC_REG
    port(
            clk : in std_logic;
           reset : in std_logic;
            Input : in std_logic_vector(15 downto 0);
            Output : out std_logic_vector(15 downto 0)
    );
    end component;
```

```
component Zero_Detector
      Port (
    input_data: in STD_LOGIC_VECTOR (15 downto 0);
    zero: out STD_LOGIC
  );
  end component;
      -- Signals
      signal instruction
                                                std_logic_vector(15 downto 0);
                                         :
      signal op
                                                              std_logic_vector( 3 downto
0);
      signal rd
                                                              std_logic_vector( 3 downto
0);
      signal rs
                                                              std_logic_vector( 3 downto
0);
      signal rt
                                                              std_logic_vector( 3 downto
0);
```

signal alu\_result : std\_logic\_vector(15 downto 0);

signal alu\_src\_mux\_out : std\_logic\_vector(15 downto 0);

signal sign\_ex\_out : std\_logic\_vector(15 downto 0);

signal rs\_data : std\_logic\_vector(15 downto 0);

signal rt\_data : std\_logic\_vector(15 downto 0);

signal cout : std\_logic

;

signal reg\_dest\_mux\_out : std\_logic\_vector( 3 downto 0);

signal reg\_src\_mux\_out : std\_logic\_vector(15 downto 0);

signal mem\_dataout : std\_logic\_vector(15 downto 0);

signal ctrl\_alu\_src : std\_logic;

signal ctrl\_alu\_op : std\_logic\_vector( 1 downto 0);

signal ctrl\_reg\_dest : std\_logic;

signal ctrl\_reg\_src : std\_logic\_vector( 1 downto 0);

signal ctrl\_reg\_load : std\_logic;

signal ctrl\_mem\_read : std\_logic;

signal ctrl\_mem\_write : std\_logic;

```
signal slt_input
                                         std_logic_vector(15 downto 0);
                                  :
--signal
             reg_src_mux_input3: std_logic_vector(15 downto 0);
signal pc_plus_2
                                          std_logic_vector(15 downto 0);
                                  :
                                  std_logic_vector(15 downto 0);
signal pc_reg_output
                       :
signal branch_taken
                       : std_logic;
signal jump_taken
                       : std_logic;
signal sum_PC_SE : std_logic_vector(15 downto 0);
                  : std_logic;
signal zero_flag
signal PCSrc
                  : std_logic;
signal PCSrc_mux_out : std_logic_vector(15 downto 0);
signal jumpin : std_logic_vector(15 downto 0);
signal jumpout : std_logic_vector(15 downto 0);
```

begin

```
-- Instruction Fetch
ZERO_DETECT: Zero_Detector port map(
   input_data => alu_src_mux_out,
   zero => zero_flag
);
-- TODO 3: Finish implementing the program counter port map
     CPU_PC:
                                              PC_REG port map(
            clk
                                              clk,
                                              clear,
            reset
                                 =>
            input
                                              jumpout,
                                 =>
            output
                          => pc_reg_output
     );
     sum_PC_SE <= pc_plus_2 + sign_ex_out;</pre>
```

```
PCSrc <= (not zero_flag) and branch_taken;
PCSrc_MUX:
                 mux2_1 port map(
  Input1
                                pc_plus_2,
                   =>
      Input2
                                sum_PC_SE,
                   =>
      S
                                             PCSrc,
      Sout
                                       PCSrc_mux_out
                          =>
);
jumpin<= (pc_plus_2(15 downto 12) & instruction(11 downto 0));
JUMP_MUX:
                 mux2_1 port map(
  Input1
                                PCSrc_mux_out,
                   =>
      Input2
                                jumpin,
                   =>
      S
                                      jump_taken,
                                =>
      Sout
                                jumpout
);
```

pc\_plus\_2 <= pc\_reg\_output + 2;</pre>

# -- TODO 4: Finish implementing the instruction memory

| CF                 | PU_Instr_MEM: |            | Memory generic map(INPUT => "Instr2.txt") port |  |  |
|--------------------|---------------|------------|------------------------------------------------|--|--|
| p(                 |               |            |                                                |  |  |
|                    | clk           | =>         | clk,                                           |  |  |
|                    | read_en       | =>         | '1',                                           |  |  |
|                    | write_en      | =>         | '0',                                           |  |  |
|                    | addr          | =>         | pc_reg_output,                                 |  |  |
|                    | data_in =>    |            | x"0000",                                       |  |  |
|                    | data_out      | =>         | instruction,                                   |  |  |
|                    | mem_dump =>   |            | '0'                                            |  |  |
| );                 |               |            |                                                |  |  |
|                    |               |            |                                                |  |  |
| op                 | <= inst       | ruction(15 | downto 12);                                    |  |  |
| rd                 | <= instruct   | ion(11 dov | vnto 8);                                       |  |  |
| rs                 | <= instruct   | ion(7 dow  | vnto 4);                                       |  |  |
| rt                 | <= instruct   | ion(3 dow  | vnto 0);                                       |  |  |
|                    |               |            |                                                |  |  |
| Instruction Decode |               |            |                                                |  |  |
|                    |               |            |                                                |  |  |

#### -- TODO 5: Finish implementing the control port map

CPU\_Control\_0: Control port map( op op, => ctrl\_alu\_op, alu\_op => alu\_src ctrl\_alu\_src, => reg\_dest ctrl\_reg\_dest, => ctrl\_reg\_load, reg\_load => ctrl\_reg\_src, reg\_src => mem\_read ctrl\_mem\_read, => ctrl\_mem\_write, mem\_write jump\_taken, jump branch => branch\_taken );

CPU\_Registers\_0: Registers port map(

clk => clk,

clear => clear,

```
a_addr
                                 rd,
      a_data
                                 reg_src_mux_out,
                    =>
      load
                                        ctrl_reg_load,
                          =>
      b_addr
                                 rs,
                    =>
      c_addr
                                 reg_dest_mux_out,
                    =>
      b_data
                                 rs_data,
                    =>
      c_data
                                 rt_data
                    =>
);
CPU_signextend_0:
                          Signextend port map(
      immIn
                                        rt,
      immOut
                                        sign_ex_out
                          =>
);
CPU_reg_dest_mux:
                          mux2_1 generic map(4) port map(
      Input1
                                 rt,
                    =>
      Input2
                                 rd,
                    =>
      S
                                              ctrl_reg_dest,
                                 =>
```

=>

```
Sout
                                      reg_dest_mux_out
                         =>
);
-- Execute
CPU_alu_src_mux:
                         mux2_1 generic map(16) port map(
      Input1
                                rt_data,
                   =>
      Input2
                                sign_ex_out,
                   =>
      S
                                             ctrl_alu_src,
                                =>
      Sout
                                      alu_src_mux_out
                          =>
);
                                ALU_16Bit port map(
CPU_ALU_0:
      A
                                             rs_data,
                                =>
      В
                                             alu_src_mux_out,
                                =>
      S
                                             ctrl_alu_op,
                                      alu_result,
      Sout
                          =>
```

```
Cout
                                       cout
                          =>
);
-- Memory
-- TODO 6: Finish implementing the data memory
CPU_MEM_0:Memory port map(
      clk
                                      clk,
                          =>
      read_en
                                       ctrl_mem_read,
                          =>
      write_en
                                      ctrl_mem_write,
                          =>
      addr
                                       alu_result,
                          =>
      data_in
                                rt_data,
                   =>
      data_out
                                       mem_dataout,
                          =>
                                '0'
      mem_dump
```

);

```
-- Write Back
      -- TODO 7: Finish implementing the 3-1 MUX
      slt_input
                           "0000000000000000"&alu_result(15);
                    \leq=
      CPU_reg_src_mux:
                                 mux3_1 generic map(16) port map(
                                        mem_dataout,
             Input1
                           =>
             Input2
                                        alu_result,
                           =>
             Input3
                                        slt_input,
                           =>
             S
                                                      ctrl_reg_src,
             Sout
                                 => reg_src_mux_out
      );
end Behavioral;
Appendix B – Full Adder
Library ieee;
Use ieee.std_logic_1164.all;
```

Use ieee.std\_logic\_unsigned.all; Entity full\_adder is port( std\_logic; A in В in std\_logic; std\_logic; Cin in out std\_logic; Sout std\_logic Cout: out ); End; Architecture behavior of full\_adder is Begin -- Cin A B S C -- 0 0 0 0 0 -- 0 0 1 1 0 -- 0 1 0 1 0 -- 0 1 1 0 1



#### **Entity Control is**

port(

op : in std\_logic\_vector( 3 downto 0);

alu\_op : out std\_logic\_vector( 1 downto 0);

alu\_src : out std\_logic;

reg\_dest : out std\_logic;

reg\_load : out std\_logic;

reg\_src : out std\_logic\_vector(1 downto 0);

mem\_read : out std\_logic;

mem\_write : out std\_logic;

jump : out std\_logic;

branch : out std\_logic

);

End Control;

architecture syn of Control is

begin

process (op) is

begin

case op is

-- op=0, ADD when x"0" =>"00"; alu\_op <= alu\_src '0'; <= reg\_dest '0'; <= reg\_load '1'; <= "01"; reg\_src <= '0'; mem\_read <= mem\_write '0'; <= <= '0'; jump branch <= '0';

-- op=1, SUB

when x"1" =>

alu\_op <= "01"; alu\_src <= '0';

 $reg\_dest \qquad \qquad <= \qquad '0';$ 

reg\_load <= '1';

```
reg_src <= "01";
```

when 
$$x"2" =>$$

$$reg\_dest \qquad \qquad <= \qquad '0';$$

when 
$$x"3" =>$$

"11"; alu\_op <= alu\_src '0'; <= '0'; reg\_dest <= reg\_load '1'; <= reg\_src "01"; <= mem\_read '0'; <= mem\_write '0'; <= branch <= '0'; -- op=4, ADDi when x"4" =>alu\_op "00"; <= alu\_src <= '1'; reg\_dest <= '0'; reg\_load '1'; <= reg\_src "01"; <= mem\_read '0'; <=

'0';

<=

mem\_write

<= '0';

jump

<= '0';

jump

```
branch <= '0';
-- op=5, SUBi
when x"5" =>
                           "01";
      alu_op
                     <=
      alu_src
                           '1';
                     <=
      reg_dest
                                   '0';
                            <=
      reg_load
                                   '1';
                            <=
      reg_src
                            "01";
                     <=
```

mem\_read '0'; <=

mem\_write '0'; <=

jump <= '0';

> branch <= '0';

-- op=8, LW

when x"8" =>

alu\_op <= "00";

alu\_src '1'; <=

reg\_dest '0'; <=

reg\_load '1'; <=

```
"00";
                 reg_src <=
                 mem_read
                                           '1';
                                     <=
                 mem_write
                                    '0';
                              <=
jump
       <= '0';
                 branch <= '0';
           -- op=C, SW
           when x''C'' =>
                                    "00";
                 alu_op <=
                 alu_src
                                    '1';
                              <=
                 reg_dest
                                           '1';
                                    <=
                 reg_load
                                           '0';
                                     <=
                                    "01";
                 reg_src
                              <=
                 mem_read
                                     <=
                                           '0';
                            <= '1';
                 mem_write
    jump
            <= '0';
                 branch <= '0';
```

when x"7" =>

-- op=7, SLT

```
"01";
     alu_op <=
     alu_src
                       '0';
                 <=
                            '0';
     reg_dest
                       <=
     reg_load
                       <=
                            '1';
                       "10";
     reg_src
                 <=
     mem_read
                            '0';
                       <=
     mem_write <=
                       '0';
 jump <= '0';
     branch <= '0';
-- op=9, BNE
when x"9" =>
     alu_op <=
                       "01";
     alu_src
                 <=
                       '0';
     reg_dest
                       <=
                            '1';
     reg_load
                       <=
                            '0';
     reg_src
                       "01";
                 <=
     mem_read
                            '0';
                       <=
                       '0';
     mem_write
                 <=
 jump <= '0';
```

```
branch <= '1';
```

when x"B" =>

$$reg\_src \ll model{eq:src} model{eq:src}$$

jump <= '1';

branch <= '0';

when others =>

```
'0';
                            mem_read
                                                \leq=
                            mem_write
                                                '0';
                           jump <= '0';
                            branch <= '0';
             end case;
       end process;
end syn;
Appendix D – Memory
```

-- This file contains the description of a simple, single-port memory.

- -- \* The data\_out port updates asynchronously when read\_en is high.
- -- \* The memory is updated synchronously (on a rising clock edge) from
- -- data\_in when write\_en is high.

- -- This memory can be initialized from an input file, and can dump its
- -- contents to an output file. To use this, you must assign the INPUT and
- -- OUTPUT generics when instantiating a memory component, e.g.:

```
data_mem: entity work.memory
       generic map (
         INPUT => "in_data.txt",
         OUTPUT => "out_data.txt")
       port map ( ... );
-- The input file must have 33 lines, 8 bits per line. The output file is
-- written in the same format, whenever the mem_dump input goes high.
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;
use std.textio.all;
entity Memory is
 generic (
    INPUT : string := "in.txt";
    OUTPUT : string := "out.txt"
```

```
);
  port (
     clk: in std_logic;
     read_en : in std_logic;
     write_en : in std_logic;
     addr : in std_logic_vector(15 downto 0);
     data_in : in std_logic_vector(15 downto 0);
     data_out : out std_logic_vector(15 downto 0);
     mem_dump : in std_logic := '0'
  );
end entity Memory;
architecture beh of Memory is
  type mem_type is array (0 to 33) of std_logic_vector(7 downto 0);
  impure function init_mem return mem_type is
     file in_file : text;
     variable in_line : line;
     variable byte : bit_vector(7 downto 0);
```

```
variable mem : mem_type;
begin
  if INPUT'length = 0 then
    return mem;
  end if;
  file_open(in_file, INPUT, READ_MODE);
  for row in mem_type'range loop
    readline(in_file, in_line);
    read(in_line, byte);
    mem(row) := to_stdlogicvector(byte);
  end loop;
  return mem;
end function init_mem;
signal mem : mem_type := init_mem;
 procedure dump_mem is
    file out_file : text;
```

```
variable out_line : line;
  variable byte : bit_vector(7 downto 0);
begin
  if OUTPUT'length = 0 then
    report "The mem_dump port was triggered, but no file name was";
    report "given. Specify a file name for the generic OUTPUT in";
    report "the entity declaration to enable memory dump.";
    return;
  end if;
  file_open(out_file, OUTPUT, WRITE_MODE);
  for row in mem_type'range loop
    byte := to_bitvector(mem(row));
     write(out_line, byte);
     writeline(out_file, out_line);
  end loop;
end procedure dump_mem;
```

```
begin
  read_p: process (read_en, mem, addr) is
  begin
    if read_en = '1' then
       data_out(7 downto 0) <= mem(conv_integer(addr(7 downto 0)));</pre>
       data_out(15 downto 8) <= mem(conv_integer(addr(7 downto 0))+1);</pre>
    end if;
  end process read_p;
  write_p: process (clk) is
  begin
    if rising_edge(clk) and write_en = '1' then
       mem(conv_integer(addr(7 downto 0))) <= data_in(7 downto 0);
       mem(conv_integer(addr(7 downto 0))+1) <= data_in(15 downto 8);</pre>
    end if;
  end process write_p;
   mem_dump_p : process(mem_dump) is
   begin
      if rising_edge(mem_dump) then
```

```
dump_mem;
     end if;
   end process mem_dump_p;
end architecture beh;
Appendix E-2-to-1 Multiplexor
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity mux2_1 is
 generic (WIDTH : positive:=16);
       port(
             Input1
                                                std_logic_vector(WIDTH-1
                                                                           downto 0);
                           :
                                  in
             Input2
                                                std_logic_vector(WIDTH-1
                                                                           downto 0);
                                  in
             S
                                                             std_logic;
                                                in
                                                std_logic_vector(WIDTH-1
             Sout
                                                                           downto 0));
                                         out
end mux2_1;
```

architecture Behavioral of mux2\_1 is

begin

Sout  $\leq$ =Input1 when S='0' else

Input2 when S='1';

end Behavioral;

### Appendix F – 3-to-1 Multiplexor

library IEEE;

use IEEE.STD\_LOGIC\_1164.ALL;

entity mux3\_1 is

generic (WIDTH : positive:=16);

port(

Input1 : in std\_logic\_vector(WIDTH-1 downto 0);

Input2 : in std\_logic\_vector(WIDTH-1 downto 0);

Input3 : in std\_logic\_vector(WIDTH-1 downto 0);

S std\_logic\_vector(1 in downto 0); std\_logic\_vector(WIDTH-1 Sout out downto 0)); end mux3\_1; architecture Behavioral of mux3\_1 is begin Sout  $\leq$ =Input1 when S="00" else Input2 when S="01" else Input3 when S="10" else Input3 when S="11"; end Behavioral; Appendix G – 4-Bit 2-to-1 Multiplexor

Library ieee;

Use ieee.std\_logic\_1164.all;

Use ieee.std\_logic\_unsigned.all;

entity MUX21\_4Bit is

port( Input1 : in std\_logic\_vector(3 downto 0);

Input2 : in std\_logic\_vector(3 downto 0);

S : in std\_logic;

Sout : out std\_logic\_vector(3 downto 0));

end MUX21\_4Bit;

architecture Behavioral of MUX21\_4Bit is

Begin

Sout  $\leq$ =Input1 when S='0' else

Input2 when S='1';

end Behavioral;

### Appendix H – 16-Bit 2-to-1 Multiplexor

Library ieee;

Use ieee.std\_logic\_1164.all;

Use ieee.std\_logic\_unsigned.all;

entity MUX21\_16Bit is

port( Input1 : in std\_logic\_vector(15 downto 0);

Input2 : in std\_logic\_vector(15 downto 0);

S : in std\_logic;

Sout : out std\_logic\_vector(15 downto 0));

end MUX21\_16Bit;

architecture Behavioral of MUX21\_16Bit is

Begin

Sout  $\leq$ =Input1 when S='0' else

Input2 when S='1';

end Behavioral;

## Appendix I – 2-Bit 3-to-1 Multiplexor

Library ieee;

```
Use ieee.std_logic_1164.all;
Use ieee.std_logic_unsigned.all;
entity MUX31 is
                                      std_logic;
       Input1
port(
                              in
               Input2
                                              std_logic;
                                      in
               Input3
                                      in
                                              std_logic;
               S
                                                     std_logic_vector(1 downto 0);
                                              in
               Sout
                                             std_logic);
                                      out
end MUX31;
architecture Behavioral of MUX31 is
Begin
--MUX31 Logic (using When - ElSE structure)
       Sout \leq=Input1 when S="00" else
                              Input1 when S="01" else
                              Input2 when S="10" else
                              Input3 when S="11";
```

end Behavioral;

Begin

# Appendix J – OR Gate

Library ieee; Use ieee.std\_logic\_1164.all; Use ieee.std\_logic\_unsigned.all; Entity or\_gate is port( In1 std\_logic; in In2 std\_logic; in std\_logic Sout out ); End; Architecture behavior of or\_gate is

```
-- In1 In2 Sout
-- 0 0 0
-- 0 1 1
-- 1 0 1
-- 1 1 1
-- or gate logic
       Sout <= In1 or In2;
End;
Appendix K – Registers
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;
Entity Registers is
       port(
                                    std_logic;
              clk
                            in
```

in std\_logic;

clear :

```
std_logic_vector(15 downto 0);
                a_data: in
                load
                                        std_logic;
                                in
                b_addr: in
                                std_logic_vector( 3 downto 0);
                c_addr: in
                                std_logic_vector( 3 downto 0);
                b_data: out std_logic_vector(15 downto 0);
                c_data: out std_logic_vector(15 downto 0)
                );
End Registers;
architecture syn of Registers is
        type ram_type is array (15 downto 0) of std_logic_vector(15 downto 0);
        signal REG
                               ram_type;
begin
        process(clk, load, clear)
        begin
                if (clear = '0') then
```

std\_logic\_vector( 3 downto 0);

a\_addr: in

$$REG(0) \le x''0000'';$$

$$REG(1) \le x''0000'';$$

$$REG(2) \le x''0000'';$$

$$REG(3) \le x"0000";$$

$$REG(4) \le x''0000'';$$

$$REG(5) \le x"0000";$$

$$REG(7) \le x"0000";$$

$$REG(8) \le x''0000'';$$

$$REG(9) \le x''0000'';$$

REG(10) 
$$<= x"0000";$$

REG(11) 
$$\leq x''0000'';$$

REG(12) 
$$\leq x''0000'';$$

REG(13) 
$$\leq x''0000'';$$

REG(14) 
$$<= x"0000";$$

REG(15) 
$$<= x"0000";$$

elsif (clk'event and clk='1') then

```
REG(conv_integer(a_addr)) <= a_data;
                        end if;
                end if;
                REG(0) \le x''0000'';
                REG(1) \le x"0001";
        end process;
        b_data <= REG(conv_integer(b_addr));</pre>
        c_data <= REG(conv_integer(c_addr));</pre>
end syn;
                if (clear = '0') then
                        for i in 15 downto 0 loop
                                REG(i) \le x"0000";
                        end loop;
                elsif (rising_edge(clk) and load = '1') then
                        REG(conv_integer(a_addr)) <= a_data;
                end if;
```

if (load = '1') then

## Appendix L – Sign Extend

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;
Entity Signextend is
       port(
               immIn
                                      in
                                             std_logic_vector( 3 downto 0);
                                                     std_logic_vector(15 downto 0)
               immOut
                                             out
               );
End Signextend;
architecture syn of Signextend is
begin
       immOut(15)
                              immIn(3);
                       <=
       immOut(14)
                              immIn(3);
                              immIn(3);
       immOut(13)
                       <=
       immOut(12)
                       <=
                              immIn(3);
```

```
immOut(11)
                    immIn(3);
              <=
immOut(10)
                    immIn(3);
              <=
immOut(9)
                    immIn(3);
              <=
immOut(8)
                     immIn(3);
              <=
immOut(7)
                    immIn(3);
              <=
immOut(6)
                    immIn(3);
              <=
immOut(5)
                     immIn(3);
              <=
immOut(4)
                    immIn(3);
              <=
immOut(3)
                     immIn(3);
              <=
immOut(2)
                    immIn(2);
              <=
immOut(1)
                    immIn(1);
              <=
immOut(0)
              <=
                    immIn(0);
```

end syn;

### Appendix M-16-Bit ALU

Library ieee;

Use ieee.std\_logic\_1164.all;

Use ieee.std\_logic\_unsigned.all;

#### Entity ALU\_16Bit is

port(

A : in std\_logic\_vector(15 downto 0);

B : in std\_logic\_vector(15 downto 0);

S : in std\_logic\_vector(1 downto 0);

Sout : out std\_logic\_vector(15 downto 0);

Cout : out std\_logic

);

End;

#### Architecture behavior of ALU\_16Bit is

#### COMPONENT ALU

port(

A : in std\_logic;

B : in std\_logic;

Cin : in std\_logic;

S : in std\_logic\_vector(1 downto 0);

Sout : out std\_logic;

Cout : out std\_logic

);

### END COMPONENT;

signal Carry : std\_logic\_vector(14 downto 0);

### Begin

| alu00 :             | ALU | port map(A(0), | B(0), | S(0),     |    | S,       |
|---------------------|-----|----------------|-------|-----------|----|----------|
| Sout(0), Carry(0)); |     |                |       |           |    |          |
| alu01 :             | ALU | port map(A(1), | B(1), | Carry(0), | S, | Sout(1), |
| Carry(1));          |     |                |       |           |    |          |
| alu02 :             | ALU | port map(A(2), | B(2), | Carry(1), | S, | Sout(2), |
| Carry(2));          |     |                |       |           |    |          |
| alu03 :             | ALU | port map(A(3), | B(3), | Carry(2), | S, | Sout(3), |
| Carry(3));          |     |                |       |           |    |          |
|                     |     |                |       |           |    |          |
| alu04 :             | ALU | port map(A(4), | B(4), | Carry(3), | S, | Sout(4), |
| Carry(4));          |     |                |       |           |    |          |
| alu05 :             | ALU | port map(A(5), | B(5), | Carry(4), | S, | Sout(5), |
| Carry(5));          |     |                |       |           |    |          |
| alu06 :             | ALU | port map(A(6), | B(6), | Carry(5), | S, | Sout(6), |
| Carry(6));          |     |                |       |           |    |          |
| alu07 :             | ALU | port map(A(7), | B(7), | Carry(6), | S, | Sout(7), |
| Carry(7));          |     |                |       |           |    |          |

| alu08 :     | ALU | port map(A(8),  | B(8),                          | Carry(7), | S,     | Sout(8), |
|-------------|-----|-----------------|--------------------------------|-----------|--------|----------|
| Carry(8));  |     |                 |                                |           |        |          |
| alu09 :     | ALU | port map(A(9),  | B(9),                          | Carry(8), | S,     | Sout(9), |
| Carry(9));  |     |                 |                                |           |        |          |
| alu10 :     | ALU | port map(A(10), | B(10), Carry(                  | 9), S,    | Sout(1 | 0),      |
| Carry(10)); |     |                 |                                |           |        |          |
| alu11 :     | ALU | port map(A(11), | B(11), Carry(10), S, Sout(11), |           | 1),    |          |
| Carry(11)); |     |                 |                                |           |        |          |
|             |     |                 |                                |           |        |          |
| alu12 :     | ALU | port map(A(12), | B(12), Carry(                  | 11), S,   | Sout(1 | 2),      |
| Carry(12)); |     |                 |                                |           |        |          |
| alu13 :     | ALU | port map(A(13), | B(13), Carry(                  | 12), S,   | Sout(1 | 3),      |
| Carry(13)); |     |                 |                                |           |        |          |
| alu14 :     | ALU | port map(A(14), | B(14), Carry(                  | 13), S,   | Sout(1 | 4),      |
| Carry(14)); |     |                 |                                |           |        |          |
| alu15 :     | ALU | port map(A(15), | B(15), Carry(                  | 14), S,   | Sout(1 | 5),      |
| Cout);      |     |                 |                                |           |        |          |

End;

### Appendix N – 4-Bit ALU

```
Library ieee;
Use ieee.std_logic_1164.all;
Use ieee.std_logic_unsigned.all;
Entity ALU is
port(
               A
                              in
                                      std_logic;
               В
                                      std_logic;
                              in
               Cin
                                      std_logic;
                              in
               S
                                      std_logic_vector(1 downto 0);
                              in
                      out std_logic;
               Sout:
                              std_logic
               Cout: out
);
End;
Architecture behavior of ALU is
  COMPONENT full_adder
       port(
```

```
std_logic;
            В
                           in
            Cin
                                  std_logic;
                           in
            Sout
                           out std_logic;
            Cout: out
                           std_logic
            );
END COMPONENT;
     component MUX31
     port(
            Input1
                                         std_logic;
                           :
                                  in
            Input2
                                         std_logic;
                                  in
            Input3
                                         std_logic;
                                  in
            S
                                         in
                                                 std_logic_vector(1 downto 0);
            Sout
                           :
                                  out
                                         std_logic
            );
     end component;
     component and_gate
     port(
```

in

A

std\_logic;

```
std_logic;
               In2
                             :
                                     in
                                     std_logic
               Sout
                             out
              );
       end component;
       component or_gate
       port(
                                             std_logic;
               In1
                             :
                                     in
                                             std_logic;
               In2
                                     in
                                     std_logic
               Sout
                             out
              );
       end component;
--Signals Defination
       signal Sout_full_adder:
                                     std_logic;
       signal Sout_or_gate
                                             std_logic;
       signal Sout_and_gate
                                             std_logic;
                                                            std_logic;
       signal NB
```

std\_logic;

In1

:

in

```
NB \leq B xor S(0);
```

C1:full\_adder port map(

 $\mathsf{A} \qquad \qquad => \qquad \mathsf{A},$ 

 $B \Rightarrow NB,$ 

Cin => Cin,

Sout => Sout\_full\_adder,

Cout => Cout

);

C2:and\_gate port map(

In  $1 \Rightarrow A$ ,

In2  $\Longrightarrow$  B,

Sout => Sout\_and\_gate

);

C3:or\_gate port map(

In  $1 \Rightarrow A$ ,

In  $2 \Rightarrow B$ ,

```
Sout_or_gate
       Sout =>
);
                    port map(
C4:MUX31
      Input1 =>
                    Sout_full_adder,
      Input2 =>
                    Sout_and_gate,
      Input3 =>
                    Sout_or_gate,
      S
                                  S,
                           =>
       Sout
                    =>
                           Sout
```

End;

);

# Appendix O – AND Gate

Library ieee;

Use ieee.std\_logic\_1164.all;

Use ieee.std\_logic\_unsigned.all;

Entity and\_gate is

```
port(
                                           std_logic;
              In1
                                    in
                            :
              In2
                                           std_logic;
                                    in
                                    std_logic
              Sout
                             out
);
End;
Architecture behavior of and_gate is
Begin
-- In1 In2 Sout
-- 0 0 0
-- 0 1 0
-- 1 0 0
-- 1 1 1
-- and gate logic
       Sout <= In1 and In2;
```

End;

## Appendix P – Zero Detector

| Company:                                |
|-----------------------------------------|
| Engineer:                               |
|                                         |
| Create Date: 04/03/2023 12:26:28 PM     |
| Design Name:                            |
| Module Name: Zero_Detector - Behavioral |
| Project Name:                           |
| Target Devices:                         |
| Tool Versions:                          |
| Description:                            |
|                                         |
| Dependencies:                           |
|                                         |
| Revision:                               |
| Revision 0.01 - File Created            |
| Additional Comments:                    |



```
entity Zero_Detector is
  Port (
    input_data : in STD_LOGIC_VECTOR (15 downto 0);
    zero: out STD_LOGIC
  );
end entity Zero_Detector;
architecture Behavioral of Zero_Detector is
begin
  process (input_data)
  begin
    if input_data = "0000000000000000" then
      zero <= '1';
    else
      zero <= '0';
    end if;
  end process;
end architecture Behavioral;
```

### Appendix Q – PC Register

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_arith.all;
use ieee.std_logic_unsigned.all;
use ieee.numeric_std.all;
entity PC_REG is
       port(
              clk : in std_logic;
              reset : in std_logic;
              Input : in std_logic_vector(15 downto 0);
              Output : out std_logic_vector(15 downto 0)
       );
end PC_REG;
architecture Behavioral of PC_REG is
begin
```

```
process(reset, clk)
begin
```

--To do: write the code; if reset is zero, the output will be zero. Otherwise, at the rising edge of the clock, the input will be transfered to the output.

```
if reset = '0' then

output <= x"0000";

elsif (rising_edge(clk) and reset='1') then

output <= input;

end if;

end process;

end Behavioral;</pre>
```

## Appendix R – Block Diagram



#### Appendix S – Test Bench

```
library ieee;
use ieee.std_logic_1164.all;
entity CPU_3380_Test is
end entity CPU_3380_Test;
architecture mixed of CPU_3380_Test is
  constant tick : time := 100 ns;
        constant RUN_TIME : integer := 18;
  signal reset, clock : std_logic;
        signal mem_dump : std_logic := '0';
  --signal instruction : std_logic_vector(0 to 15);
begin
  uut: entity work.CPU_3380
    port map(
       clk
                       => clock,
```

```
clear
             => reset,
                              mem_dump => mem_dump
  );
driver: process is
begin
  -- reset the system
  reset <= '0';
               wait for 50 ns;
  reset <= '1';
                     for i in 1 to RUN_TIME loop
                              wait for tick;
                     end loop;
                      addi r3, r0, 5
                      addi r4, r0, 2
                      slt r11, r3, r4
                      sw r3, 0(r0)
                      sw r4, 4(r0)
                      addi r6, r0, 4
```

```
lw r7, 0(r6)
                       lw r8, 0(r0)
                       add r9, r7, r8
                       slt r10, r0, r1
                       slt r10, r1, r0
                       or r5, r10, r9
                       subi r10, r5, 7
                       sub r11, r10, r7
                       sw r11, 5(r8)
   wait;
end process driver;
clock_p : process is
begin
  for i in 0 to 50 loop
     clock <= '1'; wait for tick/2;
     clock <= '0'; wait for tick/2;
  end loop;
   wait;
end process clock_p;
```

end architecture mixed;