

# CMPSC 311 - Introduction to Systems Programming

Caching

**Professors:** 

Suman Saha

(Slides are mostly by Professor Patrick McDaniel and Professor Abutalib Aghayev)



#### Caches



- Cache: A smaller, faster storage device that acts as a staging area for a subset of the data in a larger, slower device.
- Fundamental idea of a memory hierarchy:
  - For each k, the faster, smaller device at level k serves as a cache for the larger, slower device at level k+1.
- Why do memory hierarchies work?
  - Because of locality, programs tend to access the data at level k more often than they access the data at level k+1.
  - Thus, the storage at level k+1 can be slower, and thus larger and cheaper per bit.
- Big Idea: The memory hierarchy creates a large pool of storage that costs as much as the cheap storage near the bottom, but that serves data to programs at the rate of the fast storage near the top.

CMPSC 311 - Introduction to Systems Programming

#### **Processor Caches**



 Most modern computers have multiple layers of caches to manage data passing into and out of the processors

- L1 very fast and small, processor adjacent
- L2 a bit slower but often much larger
- L3 –larger still, maybe off chip
  - May be shared amongst processors in multi-core system
- Memory slowest, least expensive
- AMD's Ryzen 5 5600X has a 384KB L1 cache and a 3MB L2 cache (plus a 32MB L3 cache).
- The L1 memory cache is typically 100 times faster than your RAM, while the L2 cache is around 25 times faster.
- Instruction caches are different from data caches



## Example



 This image shows the CPU memory cache levels for an Intel Core i5-3570K CPU:

(https://www.makeuseof.com/tag/what-is-cpu-cache/)

| Ë CPU-Z    |                                | _            | $\Box$ X   |
|------------|--------------------------------|--------------|------------|
| CPU Cache  | Mainboard   Memory   SPD       | Graphics B   | ench About |
| L1D-Cache  |                                |              |            |
| Size       | 32 KBytes                      | x 4          |            |
| Descriptor | 8-way set associative, 64-byte | e line size  |            |
| L1 I-Cache |                                |              |            |
| Size       | 32 KBytes                      | x 4          |            |
| Descriptor | 8-way set associative, 64-byte | e line size  |            |
| L2 Cache   |                                |              |            |
| Size       | 256 KBytes                     | x 4          |            |
| Descriptor | 8-way set associative, 64-byte | e line size  |            |
| L3 Cache   |                                |              |            |
| Size       | 6 MBytes                       |              | -          |
| Descriptor | 12-way set associative, 64-by  | te line size |            |
| Size       |                                |              | -          |
| Descriptor | ,                              |              |            |
| Speed      |                                |              |            |
|            |                                |              |            |
|            |                                |              |            |

#### Reminder: Memory Hierarchy





CMPSC 311 - Introduction to Systems Programming

#### Locality



- Caches exploit locality to improve performance, of which there are two types:
  - Spatial locality: data to be accessed tend to be close to data you already accessed
  - Temporal (time) locality: data that is accessed is likely to be accessed again soon
- This leads to two cache design strategies
  - Spatial: cache items in blocks larger than that accessed
  - Temporal: keep stuff used recently around longer



# **General Cache Concepts**



Cache 8 9 14 3

# **General Cache Concepts**





## **General Cache Concepts**





### Cache Hit





#### Cache Miss





### Placement Policy



- Q: When a new block comes in, where in the cache can you keep it?
- A: Depends on the placement policy
  - Anywhere (fully associative)
    - Why not do this all the time?
  - Exactly one cache line (direct-mapped)
    - Commonly, block i is mapped to cache line (i mod t) where t is the total number of lines
  - One of n cache lines (n-way set-associative)



Fully Associative

### Placement Policy



- Q: When a new block comes in, where in the cache can you keep it?
- A: Depends on the placement policy
  - Anywhere (fully associative)
    - Why not do this all the time?
  - Exactly one cache line (direct-mapped)
    - Commonly, block i is mapped to cache line (i mod t) where t is the total number of lines
  - One of n cache lines (n-way set-associative)



#### Placement Policy



- Q: When a new block comes in, where in the cache can you keep it?
- A: Depends on the placement policy
  - Anywhere (fully associative)
    - Why not do this all the time?
  - Exactly one cache line (direct-mapped)
    - Commonly, block i is mapped to cache line (i mod t) where t is the total number of lines
  - One of n cache lines (n-way set-associative)



#### Types of Cache Misses



- Cold (compulsory) miss
  - Cold misses occur because the cache is empty.
- Capacity miss
  - Occurs when the set of active cache blocks (working set) is larger than the cache.
- Conflict miss (set-associative and direct mapping only)
  - Most caches limit blocks at level k+1 to a small subset (sometimes a singleton) of the block positions at level k.
    - E.g. Block i at level k+1 must be placed in block (i mod 4) at level k.
  - Conflict misses occur when the level k cache is large enough, but multiple data objects all map to the same level k block.
    - E.g. Referencing blocks 0, 8, 0, 8, ... would miss every time.



| Level K+1 |   |   |  |  |  |  |  |  |
|-----------|---|---|--|--|--|--|--|--|
| 100       | X | Υ |  |  |  |  |  |  |
| 101       | Α | В |  |  |  |  |  |  |
| 110       | G | K |  |  |  |  |  |  |

| Level K |   |  |  |  |  |  |  |
|---------|---|--|--|--|--|--|--|
| 100 X   |   |  |  |  |  |  |  |
| 101     | - |  |  |  |  |  |  |
| 110     | к |  |  |  |  |  |  |











| Level K+1 |   |   |  |  |  |  |  |  |
|-----------|---|---|--|--|--|--|--|--|
| 100       | X | Y |  |  |  |  |  |  |
| 101       | Α | В |  |  |  |  |  |  |
| 110       | G | к |  |  |  |  |  |  |

| Level K |   |  |  |  |  |  |  |  |
|---------|---|--|--|--|--|--|--|--|
| 100 X   |   |  |  |  |  |  |  |  |
| 101     | В |  |  |  |  |  |  |  |
| 110     | K |  |  |  |  |  |  |  |

*Note:* Accessing A, B, A, B, ... would miss every time, when other block in Level K can be replace to improve the hit ratio.

### Cache replacement policy



- When your cache is full and you acquire a new value, you must evict a previously stored value
  - Performance of cache is determined by how smart you are in evicting values, known as a cache eviction policy
  - Popular policies
    - Least recently used (LRU) eject the value that has been in the cache the longest without being accessed
    - Least frequently used (LFU) eject the value that accessed the least number of times
    - First in-first out (FIFO) eject the same order they come in
  - Policy efficiency is measured by the hit ratio (how often is something asked for and found) and measured costs
    - Determined by working set (workload)



#### Cache performance



- A cache hit is when the referenced information is served out of the cache
- A cache miss occurs referenced information cannot be served out of the cache
- The hit ratio is the:

$$hit\ ratio = \frac{\#\ cache\ hits}{\#\ total\ accesses}$$

The efficiency of a cache is almost entirely determined by the hit ratio.

#### Cache performance



The average memory access time can be calculated:

average memory latency = hit time + miss rate \* miss penalty

- Where
  - hit time is the time it takes to read data from cache
  - miss penalty is the cost to serve out of main memory
  - miss ratio is the probability of a cache access resulting in a miss, i.e., 1 hit-ratio
- E.g., for a hit time of 25 usec and, penalty of 250 usec, and hit ratio of 80%:

This is the average access time through the cache.

### Example: 4 Line LRU Cache



| 1   | Mem  |   |   |   | (miss)  | Mem  | 1 |   |   |   |
|-----|------|---|---|---|---------|------|---|---|---|---|
| T=0 | Time |   |   |   | <b></b> | Time | 0 |   |   |   |
|     |      |   |   |   |         |      |   |   |   |   |
| 4   | Mem  | 1 |   |   | (miss)  | Mem  | 1 | 4 |   |   |
| T=1 | Time | 0 |   |   |         | Time | 0 | 1 |   |   |
|     |      |   |   |   |         |      |   |   |   |   |
| 3   | Mem  | 1 | 4 |   | (miss)  | Mem  | 1 | 4 | 3 |   |
| T=2 | Time | 0 | 1 |   |         | Time | 0 | 1 | 2 |   |
|     |      |   |   |   |         |      |   |   |   |   |
| 1   | Mem  | 1 | 4 | 3 | (hit)   | Mem  | 1 | 4 | 3 |   |
| T=3 | Time | 0 | 1 | 2 |         | Time | 3 | 1 | 2 |   |
|     |      |   |   |   |         |      |   |   |   |   |
| 5   | Mem  | 1 | 4 | 3 | (miss)  | Mem  | 1 | 4 | 3 | 5 |
| T=4 | Time | 3 | 1 | 2 |         | Time | 3 | 1 | 2 | 4 |

```
time 0, read memory[1]
time 1, read memory[4]
time 2, read memory[3]
time 3, read memory[1]
time 4, read memory[5]
time 5, read memory[1]
time 6, read memory[4]
time 7, read memory[0]
time 8, read memory[3]
time 9, read memory[1]
```

#### Example: 4 Line LRU Cache



| 1   | Mem  | 1 | 4 | 3 | 5 | (hit)  | Mem  | 1 | 4 | 3 | 5 |
|-----|------|---|---|---|---|--------|------|---|---|---|---|
| T=5 | Time | 3 | 1 | 2 | 4 |        | Time | 5 | 1 | 2 | 4 |
|     |      |   |   |   |   |        |      |   |   |   |   |
| 4   | Mem  | 1 | 4 | 3 | 5 | (hit)  | Mem  | 1 | 4 | 3 | 5 |
| T=6 | Time | 5 | 1 | 2 | 4 |        | Time | 5 | 6 | 2 | 4 |
|     |      |   |   |   |   | •      |      |   |   |   |   |
| 0   | Mem  | 1 | 4 | 3 | 5 | (miss) | Mem  | 1 | 4 | 0 | 5 |
| T=7 | Time | 5 | 6 | 2 | 4 |        | Time | 5 | 6 | 7 | 4 |
|     |      |   |   |   |   |        |      |   |   |   |   |
| 3   | Mem  | 1 | 4 | 0 | 5 | (miss) | Mem  | 1 | 4 | 0 | 3 |
| T=8 | Time | 5 | 6 | 7 | 4 |        | Time | 5 | 6 | 7 | 8 |
|     |      |   |   |   |   |        |      |   |   |   |   |
| 1   | Mem  | 1 | 4 | 0 | 3 | (hit)  | Mem  | 1 | 4 | 0 | 3 |
| T=9 | Time | 5 | 6 | 7 | 8 |        | Time | 9 | 6 | 7 | 8 |
| •   | •    | • | • | • |   | •      |      |   | • |   |   |

```
time 0, read memory[1]
time 1, read memory[4]
time 2, read memory[3]
time 3, read memory[1]
time 4, read memory[5]
time 5, read memory[1]
time 6, read memory[4]
time 7, read memory[0]
time 8, read memory[3]
time 9, read memory[1]
```

#### Example: 4 Line LRU Cache



- Result: 6 misses, 4 hits
  - Pr(miss) = miss ratio = 0.6
- Assume
  - Hit time (100 usec)
  - Miss penalty (1000 usec)
- So the average memory access time is:

```
time 0, read memory[1]
time 1, read memory[4]
time 2, read memory[3]
time 3, read memory[1]
time 4, read memory[5]
time 5, read memory[1]
time 6, read memory[4]
time 7, read memory[0]
time 8, read memory[3]
time 9, read memory[1]
```

$$100 \ usec + (0.6 * 1000 \ usec) = 100 + 600 = 700 \ usec$$

Q: Why is the performance so poor?