



#### Features:

- 32K x 8-bit organization.
- \* Very high speed 12,15,20 ns.
- \* Low standby power.
- \* Fully static operation
- \* 5V±10% power supply.
- \* TTL compatible I/O.
- \* Three state output.
- \* Chip enable for simple memory expansion.
- Available 300 mil SOJ, 28 pin TSOP and 330 mil SOP Packages.
- \* Industrial Grade Available (-40°C ~ 85°C).

### **Description:**

GLT725608 is high performance 256K bit static random access memory organized as 32K by 8 bits and operate at a single 5 volt supply. Fabricated with G-Link Technology's very advanced CMOS submicron technology, GLT725608 offer a combination of features: very high speed and very low stand-by current. In addition, this device also supports easy memory expansion with an active LOW chip enable (CE) as well as an active LOW output enable (OE) and three state outputs.

# **Pin Configurations:**



# **Function Block Diagram:**





## **Pin Descriptions:**

| Name                                        | Function                   |
|---------------------------------------------|----------------------------|
| A <sub>0</sub> - A <sub>14</sub>            | Address Inputs             |
| CE                                          | Chip Enable Input          |
| ŌĒ                                          | Output Enable Input        |
| A <sub>0</sub> - A <sub>14</sub> CE  OE  WE | Write Enable Input         |
| I/O <sub>0</sub> - I/O <sub>7</sub>         | Data Input and Data Output |
| V <sub>CC</sub>                             | +5V Power Supply           |
| GND                                         | Ground                     |

# **Truth Table:**

| Mode                         | WE | CE | ŌE | I/O Operation    | V <sub>cc</sub> Current                |
|------------------------------|----|----|----|------------------|----------------------------------------|
| Not Selected<br>(Power Down) | X  | H  | X  | High Z           | I <sub>CCSB</sub> , I <sub>CCSB1</sub> |
| Output Disabled              | Н  | L  | Н  | High Z           | I <sub>cc</sub>                        |
| Read                         | Н  | L  | L  | D <sub>OUT</sub> | I <sub>cc</sub>                        |
| Write                        | L  | L  | Χ  | D <sub>IN</sub>  | I <sub>cc</sub>                        |

# **Absolute Maximum Ratings:**

| Ambient Temperature Under Bias | -10°C to  |
|--------------------------------|-----------|
| +80°C                          | 10 0 10   |
| Storage Temperature(plastic)   | 55°C to   |
| +125°C                         |           |
| Voltage Relative to GND        | 0.5V to + |
| 7.0V                           |           |
| Data Output Current            |           |
| Power Dissipation              | 1.0W      |
|                                |           |

1.Stresses greater than those listed under ABSOLUTE MAXIMUM RATING may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

# **Operation Range:**

| Range      | Temperature   | Vcc      |
|------------|---------------|----------|
| Commercial | 0°C to + 70°C | 5V ± 10% |
| Industrial | -40°C to 85°C | 5V ± 10% |

# Capacitance (1)TA=25°C,f=1.0MHZ:

| Sym.             | Parameter                     | conditions     | Max. Unit |
|------------------|-------------------------------|----------------|-----------|
| C <sub>IN</sub>  | Input<br>Capacitance          | $V_{IN} = 0V$  | 8 pF      |
| C <sub>I/O</sub> | Input / output<br>Capacitance | $V_{I/O} = 0V$ | 10 pF     |

### **DC Characteristics**

| Sym.               | Parameter                            | Test Conditions                                                                       | Min. | Typ <sup>(1)</sup> | Max.                       | Unit |
|--------------------|--------------------------------------|---------------------------------------------------------------------------------------|------|--------------------|----------------------------|------|
| V <sub>IL</sub>    | Guaranteed Input Low<br>Voltage (2)  |                                                                                       | -0.3 | -                  | +0.8                       | V    |
| V <sub>IH</sub>    | Guaranteed Input High<br>Voltage (2) |                                                                                       | 2.2  | -                  | V <sub>CC</sub> +0.3       | V    |
| ILI                | Input Leakage Current                | $V_{CC}$ = Max., $V_{IN}$ =0V to $V_{CC}$                                             | -5   | -                  | 5                          | μΑ   |
| I <sub>LO</sub>    | Output Leakage Current               | V <sub>CC</sub> = Max., CE≥V <sub>IH</sub>                                            | -5   | -                  | 5                          | μΑ   |
| $V_{OL}$           | Output Low Voltage                   | V <sub>CC</sub> = Min., I <sub>OL</sub> =8mA                                          | -    | -                  | 0.4                        | V    |
| $V_{OH}$           | Output High Voltage                  | V <sub>CC</sub> = Min., I <sub>OH</sub> =-4mA                                         | 2.4  | -                  | -                          | V    |
| I <sub>cc</sub>    | Operating Power Supply Current       | $V_{CC}$ = Max., $\overline{CE} \le V_{IL}$ , $I_{I/O}$ =0mA., $F = F_{max}$ (3)      | -    | -                  | -12 -15 -20<br>160 150 120 | mA   |
| I <sub>CCSB</sub>  | Standby Power Supply Current         | $V_{CC}=$ Max., $\overrightarrow{CE} \ge V_{IH}$ , $I_{I/O}=0$ mA., $F=F_{max}^{(3)}$ | -    | -                  | 40 30 20                   | mA   |
| I <sub>CCSB1</sub> | Power Down Power<br>Supply Current   | $V_{CC}$ = Max., $\overrightarrow{CE} \ge V_{CC}$ 0.2V, $V_{IN} \ge V_{CC}$ 0.2V or   | -    | -                  | 10 10 10                   | mA   |

- 1. Typical characteristics are at  $V_{\text{CC}}$ =5V,  $T_{\text{A}}$ =25
- 2. These are absolute values with reject to device ground and all overshoots due to system or tester noise are included.
- 3.  $F_{MAX}=1/t_{RC}$ .

### **Data Retention**

| Sym.                             | Parameter                          | Test Conditions                                | Min.                           | Typ <sup>(1)</sup> | Max. | Unit |
|----------------------------------|------------------------------------|------------------------------------------------|--------------------------------|--------------------|------|------|
| $V_{DR}$                         | V <sub>CC</sub> for Data retention | $\overline{CE} \ge V_{CC}$ -0.2V,              | 2.0                            | -                  | 5.5  | V    |
|                                  |                                    | $V_{IN} \ge V_{CC}$ -0.2V or $V_{IN} \le 0.2V$ |                                |                    |      |      |
| I <sub>CCDR</sub> <sup>(1)</sup> | Data Retention Current             | $V_{DR}$ =2.0 $V$                              |                                | -                  | 30   | μΑ   |
|                                  |                                    | $V_{DR}=3.0V$                                  |                                |                    | 50   | μΑ   |
| t <sub>CDR</sub>                 | Chip Deselect to Data              |                                                | 0                              | -                  | -    | ns   |
|                                  | Retention Time                     | See Retention Waveform                         |                                |                    |      |      |
| $t_{R}$                          | Operating Recovery Time            |                                                | t <sub>RC</sub> <sup>(2)</sup> | -                  | 1    | ns   |

<sup>1.</sup> CE  $\geq$   $V_{DR}$  -0.2V,  $V_{IN} \geq$   $V_{DR}$  -0.2V or  $V_{IN} \leq$  0.2V.

<sup>2.</sup>  $t_{RC}$  =Read Cycle Time.

# Low V<sub>cc</sub> Data Retention Waveform (CE Controlled)



### **AC Test Conditions**

| Input Pulse Levels        | 0V to 3.0V |
|---------------------------|------------|
| Input Rise and Fall Times | 3 ns       |
| Timing Reference Level    | 1.5V       |

### **AC Test Loads and Waveforms**



# AC Electrical Characteristics Read Cycle

| JEDEC              |                   |                                       | 7256 | 08-12 | 7256 | 08-15 | 7256 | 08-20 |      |
|--------------------|-------------------|---------------------------------------|------|-------|------|-------|------|-------|------|
| Parameter Name     | Parameter<br>Name | Parameter                             | Min. | Мах.  | Min. | Max.  | Min. | Max.  | Unit |
| t <sub>AVAX</sub>  | t <sub>RC</sub>   | Read Cycle Time                       | 12   | -     | 15   |       | 20   | -     | ns   |
| t <sub>AVQV</sub>  | t <sub>AA</sub>   | Address Access Time                   | -    | 12    | -    | 15    | -    | 20    | ns   |
| t <sub>E1LQV</sub> | t <sub>ACS</sub>  | Chip Select Access Time, CE           | -    | 12    | -    | 15    | -    | 20    | ns   |
| t <sub>GLQV</sub>  | t <sub>OE</sub>   | Output Enable to Output Valid         | -    | 5     | -    | 6     | -    | 8     | ns   |
| t <sub>E1LQX</sub> | t <sub>CLZ</sub>  | Chip Select to Output Low Z, CE       | 3    | -     | 3    | 1     | 3    | -     | ns   |
| t <sub>GLQX</sub>  | t <sub>OLZ</sub>  | Output Enable to Output in Low Z      | 3    | -     | 3    |       | 3    | -     | ns   |
| t <sub>E1HQZ</sub> | t <sub>CHZ</sub>  | Chip Deselect to Output in High Z, CE | ı    | 7     | •    | 8     | ı    | 10    | ns   |
| t <sub>GHQZ</sub>  | t <sub>OHZ</sub>  | Output Disable to Output in High Z    | -    | 6     | -    | 6     | -    | 8     | ns   |
| t <sub>AXQX</sub>  | tон               | Output Hold from Address Change       | 3    | -     | 3    | -     | 3    | -     | ns   |

# Switching Waveform (Read Cycle) READ CYCLE 1 (1,2,4)



# READ CYCLE 2 (1,3,4)



### **READ CYCLE 3** (1)



#### Notes:

- 1. WE is High for READ Cycle.
- 2. Device is continuously selected CE≤V<sub>IL</sub>.
- 3. Address valid prior to or coincident with CE transition low and/or transition high.
- 4.  $OE \le V_{IL}$ .
- 5. Transition is measured ±200mV from steady state with C<sub>L</sub>=5pF.

# **AC Electrical Characteristics Write Cycle**

| JEDEC              |                   |                               | 7256 | 08-12 | 7256 | 08-15 | 7256 | 08-20 |      |
|--------------------|-------------------|-------------------------------|------|-------|------|-------|------|-------|------|
| Parameter<br>Name  | Parameter<br>Name | Parameter                     | Min. | Max.  | Min. | Max.  | Min. | Max.  | Unit |
| t <sub>AVAX</sub>  | t <sub>WC</sub>   | Write Cycle Time              | 12   | -     | 15   | -     | 20   | -     | ns   |
| t <sub>E1LWH</sub> | t <sub>CW</sub>   | Chip Select to End of Write   | 10   | -     | 12   | -     | 15   | -     | ns   |
| t <sub>AVWL</sub>  | t <sub>AS</sub>   | Address Set up Time           | 0    | -     | 0    | -     | 0    | -     | ns   |
| t <sub>AVWH</sub>  | t <sub>AW</sub>   | Address Valid to End of Write | 10   | -     | 12   | -     | 15   | -     | ns   |
| t <sub>WLWH</sub>  | t <sub>WP</sub>   | Write Pulse Width             | 10   | -     | 12   | -     | 15   | -     | ns   |
| t <sub>WHAX</sub>  | t <sub>WR1</sub>  | Write Recovery Time, WE       | 0    | -     | 0    | -     | 0    | -     | ns   |
| t <sub>E2LAX</sub> | t <sub>WR2</sub>  | Write Recovery Time, CE       | 0    | -     | 0    | -     | 0    | -     | ns   |
| t <sub>WLQZ</sub>  | t <sub>WHZ</sub>  | Write to Output in High Z     | -    | 7     | -    | 8     | -    | 10    | ns   |
| t <sub>DVWH</sub>  | t <sub>DW</sub>   | Data to Write Time Overlap    | 6    | -     | 7    | -     | 8    | -     | ns   |
| t <sub>WHDX</sub>  | t <sub>DH</sub>   | Data Hold from Write Time     | 0    | -     | 0    | -     | 0    | -     | ns   |
| t <sub>WHQX</sub>  | t <sub>OW</sub>   | End of Write to Output Active | 3    | -     | 3    | -     | 3    | -     | ns   |

# **Switching Waveforms(Write Cycle)**

WRITE CYCLE 1<sup>(1)</sup>



# Switching Waveform (Write Cycle) WRITE CYCLE 2<sup>(1,6)</sup>



#### Note:

- 1. WE must be high during address transitions.
- 2. The internal write time of the memory is defined by the overlap CE low and WE low. All signals must be active to initiate a write and any one signal can terminate a write by going inactive. The data input setup and hold timing should be referenced to the second transition edge of the signal that terminates the write.
- 3. T<sub>WR</sub> is measured from the earlier of CE or WE going high at the end of write cycle.
- 4. During this period, I/O pins are in the output state so that the input signals of opposite phase to the outputs must not be applied.
- 5. If the CE low transition occurs simultaneously with the WE low transitions or after the WE transition, outputs remain in a high impedance state.
- 6.  $\overline{OE}$  is continuously low ( $\overline{OE} = V_{IL}$ ).
- 7.  $D_{\text{OUT}}$  is the same phase of write data of this write cycle.
- 8.  $D_{\text{OUT}}$  is the read data of next address.
- 9. If CE is low during this period, I/O pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them.
- 10. Transition is measured  $\pm 200 \text{mV}$  from steady state with  $C_L = 5 \text{pF}$ .
- 11.  $t_{\text{CW}}$  is measured from CE going low to the end of write.

## **Ordering Information**

| Part Number    | SPEED | POWER  | PACKAGE        |
|----------------|-------|--------|----------------|
| GLT725608-12J3 | 12ns  | Normal | SOJ 300mil 28L |
| GLT725608-15J3 | 15ns  | Normal | SOJ 300mil 28L |
| GLT725608-20J3 | 20ns  | Normal | SOJ 300mil 28L |
| GLT725608-12TS | 12ns  | Normal | TSOP 28L       |
| GLT725608-15TS | 15ns  | Normal | TSOPI 28L      |
| GLT725608-20TS | 20ns  | Normal | TSOPI 28L      |
| GLT725608-12TC | 12ns  | Normal | TSOPII 28L     |
| GLT725608-15TC | 15ns  | Normal | TSOPII 28L     |
| GLT725608-20TC | 20ns  | Normal | TSOPII 28L     |
| GLT725608-12FB | 12ns  | Normal | SOP 330mil 28L |
| GLT725608-15FB | 15ns  | Normal | SOP 330mil 28L |
| GLT725608-20FB | 20ns  | Normal | SOP 330mil 28L |

# Parts Numbers (Top Mark) Definition:





# **Package Information**

300mil 28 Lead Small Outline J-form Package (SOJ)



28L (8×13.4 mm) Thin Small Outline Package (TSOP) Type I





28L (8×20mm) Thin Small Outline Package (TSOP) Type I





330mil 28 Lead Thin Small Outline (Gull-Wing) Package (SOP)



